HomeSort by: relevance | last modified time | path
    Searched refs:mmVCE_VCPU_CACHE_OFFSET2 (Results 1 - 7 of 7) sorted by relevancy

  /src/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/vce/
vce_1_0_d.h 60 #define mmVCE_VCPU_CACHE_OFFSET2 0x800D
vce_2_0_d.h 35 #define mmVCE_VCPU_CACHE_OFFSET2 0x800d
vce_3_0_d.h 35 #define mmVCE_VCPU_CACHE_OFFSET2 0x800d
vce_4_0_offset.h 42 #define mmVCE_VCPU_CACHE_OFFSET2 0x0a0d
  /src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/
amdgpu_vce_v2_0.c 202 WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0x7fffffff);
amdgpu_vce_v3_0.c 563 WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0x7fffffff);
572 WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0xfffffff);
amdgpu_vce_v4_0.c 301 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET2),
657 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET2), (offset & ~0x0f000000) | (2 << 24));

Completed in 14 milliseconds