HomeSort by: relevance | last modified time | path
    Searched refs:ref_clk (Results 1 - 25 of 37) sorted by relevancy

1 2

  /src/sys/external/gpl2/dts/dist/arch/arm/boot/dts/
da850-enbw-cmc.dts 34 &ref_clk {
zynq-7000.dtsi 216 clock-names = "ref_clk", "pclk";
228 clock-names = "ref_clk", "pclk";
358 clock-names = "ref_clk";
da850.dtsi 82 ref_clk: ref_clk { label in label:clocks
85 clock-output-names = "ref_clk";
138 clocks = <&ref_clk>, <&pll1_sysclk 3>;
698 clocks = <&ref_clk>;
owl-s500-roseapplepi.dts 243 ref_clk-pinconf {
da850-evm.dts 157 &ref_clk {
da850-lcdk.dts 168 &ref_clk {
da850-lego-ev3.dts 209 &ref_clk {
imx7d-zii-rpu2.dts 455 clock-names = "clk_in", "ref_clk";
imx6qdl-zii-rdu2.dtsi 541 clock-names = "clk_in", "ref_clk";
  /src/sys/arch/mips/atheros/
ar9344.c 125 uint32_t ref_clk; local in function:ar9344_get_freqs
129 ref_clk = 40 * 1000000;
131 ref_clk = 25 * 1000000;
134 freqs->freq_ref = ref_clk;
145 const uint32_t cpu_pll_freq = (nint * ref_clk / ref_div) >> out_div;
156 const uint32_t ddr_pll_freq = (nint * ref_clk / ref_div) >> out_div;
  /src/sys/external/bsd/drm2/dist/drm/i915/display/
vlv_dsi_pll.c 68 int delta, ref_clk; local in function:dsi_calc_mnp
77 ref_clk = 100000;
82 ref_clk = 25000;
90 delta = abs(target_dsi_clk - (m_min * ref_clk) / (p_min * n));
98 int calc_dsi_clk = (m * ref_clk) / (p * n);
  /src/sys/external/bsd/drm2/dist/drm/radeon/
radeon_rv6xx_dpm.c 168 u32 ref_clk = rdev->clock.spll.reference_freq; local in function:rv6xx_output_stepping
188 fb_divider = ((step->vco_frequency * pi->spll_ref_div) / ref_clk) >>
433 u32 ref_clk = rdev->clock.spll.reference_freq; local in function:rv6xx_compute_count_for_delay
435 return rv6xx_scale_count_given_unit(rdev, delay_us * (ref_clk / 100), unit);
556 u32 ref_clk = rdev->clock.spll.reference_freq; local in function:rv6xx_program_engine_spread_spectrum
566 vco_freq = rv6xx_calculate_vco_frequency(ref_clk, &dividers,
572 (ref_clk / (dividers.ref_div + 1)),
578 (ref_clk / (dividers.ref_div + 1)));
637 u32 ref_clk,
647 vco_freq_temp = rv6xx_calculate_vco_frequency(ref_clk, &req_dividers
660 u32 ref_clk = rdev->clock.mpll.reference_freq; local in function:rv6xx_program_mclk_spread_spectrum_parameters
845 u32 ref_clk = rdev->clock.spll.reference_freq; local in function:rv6xx_program_bsp
    [all...]
radeon_cypress_dpm.c 449 u32 ref_clk = rdev->clock.mpll.reference_freq; local in function:cypress_map_clkf_to_ibias
450 u32 vco = clkf * ref_clk;
453 if (ref_clk == 10000) {
  /src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/renesas/
hihope-rev4.dtsi 58 clock-names = "clk_in", "ref_clk";
ulcb.dtsi 239 clock-names = "clk_in", "ref_clk";
r8a77995-draak.dts 442 clock-names = "clk_in", "ref_clk";
r8a77990-ebisu.dts 486 clock-names = "clk_in", "ref_clk";
salvator-common.dtsi 503 clock-names = "clk_in", "ref_clk";
  /src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/xilinx/
zynqmp.dtsi 644 clock-names = "ref_clk", "pclk";
736 clock-names = "ref_clk", "pclk";
748 clock-names = "ref_clk", "pclk";
  /src/sys/arch/arm/sociox/
if_scx.c 700 long ref_clk; local in function:scx_fdt_attach
724 ref_clk = get_clk_freq(phandle, "phy_ref_clk");
725 if (ref_clk == -1)
726 ref_clk = 250 * 1000 * 1000;
732 phy_mode, (int)phy_id, ref_clk);
754 sc->sc_freq = ref_clk;
  /src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn20/
dcn20_link_encoder.h 272 uint32_t ref_clk; member in struct:mpll_cfg
  /src/sys/external/bsd/drm2/dist/drm/amd/powerplay/smumgr/
amdgpu_vegam_smumgr.c 675 uint32_t i, ref_clk; local in function:vegam_get_sclk_range_table
679 ref_clk = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
704 (ref_clk * Range_Table[i].fcw_trans_lower) >> Range_Table[i].postdiv;
706 (ref_clk * Range_Table[i].fcw_trans_upper) >> Range_Table[i].postdiv;
amdgpu_polaris10_smumgr.c 807 uint32_t i, ref_clk; local in function:polaris10_get_sclk_range_table
811 ref_clk = amdgpu_asic_get_xclk((struct amdgpu_device *)hwmgr->adev);
830 smu_data->range_table[i].trans_lower_frequency = (ref_clk * Range_Table[i].fcw_trans_lower) >> Range_Table[i].postdiv;
831 smu_data->range_table[i].trans_upper_frequency = (ref_clk * Range_Table[i].fcw_trans_upper) >> Range_Table[i].postdiv;
  /src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/exynos/
exynos7.dtsi 656 clock-names = "ref_clk", "rx1_symbol_clk",
  /src/sys/external/gpl2/dts/dist/arch/arm64/boot/dts/freescale/
imx8mq-zii-ultra.dtsi 462 clock-names = "clk_in", "ref_clk";

Completed in 34 milliseconds

1 2