Searched refs:regoff (Results 1 - 13 of 13) sorted by relevance

/src/sys/dev/i2c/
H A Dact8846.c288 uint8_t val, regoff, regmask; local in function:act8846_is_enabled
292 regoff = ACT_DCDC_CTRL_OFFSET;
295 regoff = ACT_LDO_CTRL_OFFSET;
300 error = act8846_read(sc, c->c_base + regoff, &val);
313 uint8_t val, regoff, regmask; local in function:act8846_enable
317 regoff = ACT_DCDC_CTRL_OFFSET;
320 regoff = ACT_LDO_CTRL_OFFSET;
325 if ((error = act8846_read(sc, c->c_base + regoff, &val)) != 0)
328 error = act8846_write(sc, c->c_base + regoff, val);
343 uint8_t val, regoff, regmas local in function:act8846_disable
[all...]
/src/sys/arch/sh3/dev/
H A Dadc.c123 int regoff; local in function:adc_sample_channel
133 regoff = (chan & 0x03) << 2;
134 hireg = (volatile uint8_t *)(SH7709_ADDRAH + regoff);
135 loreg = (volatile uint8_t *)(SH7709_ADDRAL + regoff);
/src/sys/dev/pci/
H A Disp_pci.c961 isp_pci_rd_reg_2400(ispsoftc_t *isp, int regoff) argument
965 int block = regoff & _BLK_REG_MASK;
971 return (BXR2(pcs, IspVirt2Off(pcs, regoff)));
973 isp_prt(isp, ISP_LOGWARN, "SXP_BLOCK read at 0x%x", regoff);
976 isp_prt(isp, ISP_LOGWARN, "RISC_BLOCK read at 0x%x", regoff);
979 isp_prt(isp, ISP_LOGWARN, "DMA_BLOCK read at 0x%x", regoff);
982 isp_prt(isp, ISP_LOGWARN, "unknown block read at 0x%x", regoff);
987 switch (regoff) {
1005 rv = BXR4(pcs, IspVirt2Off(pcs, regoff));
1008 rv = BXR4(pcs, IspVirt2Off(pcs, regoff));
1023 isp_pci_wr_reg_2400(ispsoftc_t * isp,int regoff,uint32_t val) argument
1080 isp_pci_rd_reg(struct ispsoftc * isp,int regoff) argument
1102 isp_pci_wr_reg(struct ispsoftc * isp,int regoff,uint32_t val) argument
1123 isp_pci_rd_reg_1080(struct ispsoftc * isp,int regoff) argument
1153 isp_pci_wr_reg_1080(struct ispsoftc * isp,int regoff,uint32_t val) argument
[all...]
/src/sys/arch/arm/broadcom/
H A Dbcm53xx_idm.c66 static const bus_size_t regoff[] = { local in function:bcmeth_unreset
74 for (size_t idx = 0; idx < __arraycount(regoff); idx++) {
75 const bus_size_t off = regoff[idx];
/src/sys/arch/arm/ti/
H A Dam3_prcm.c217 bus_size_t regoff = be32toh(cells[0]); local in function:am3_prcm_clock_decode
231 regoff += (regbase - sc->sc_regbase);
241 if (tclk->u.hwmod.reg == regoff)
H A Domap4_prcm.c245 bus_size_t regoff = be32toh(cells[0]); local in function:omap4_prcm_clock_decode
259 regoff += (regbase - sc->sc_regbase);
269 if (tclk->u.hwmod.reg == regoff)
H A Dti_sdhc.c73 bus_size_t regoff; member in struct:ti_sdhc_config
85 .regoff = 0x100
89 .regoff = 0x100
181 if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0 || size <= conf->regoff) {
185 addr += conf->regoff;
186 size -= conf->regoff;
/src/sys/dev/sbus/
H A Disp_sbus.c322 isp_sbus_rd_reg(ispsoftc_t *isp, int regoff) argument
325 int offset = sbc->sbus_poff[(regoff & _BLK_REG_MASK) >> _BLK_REG_SHFT];
326 offset += (regoff & 0xff);
331 isp_sbus_wr_reg(ispsoftc_t *isp, int regoff, uint32_t val) argument
334 int offset = sbc->sbus_poff[(regoff & _BLK_REG_MASK) >> _BLK_REG_SHFT];
335 offset += (regoff & 0xff);
/src/sys/arch/riscv/starfive/
H A Djh7100_pinctrl.c129 const bus_size_t regoff = PAD_GPIO(pad_no); local in function:jh7100_padctl_rmw
135 uint32_t reg = PCTLRD4(sc, regoff);
139 PCTLWR4(sc, regoff, reg);
144 oreg, reg, regoff);
/src/sys/dev/marvell/
H A Dgt.c751 u_int32_t cfgbits, mppbits, mppmask, regoff, r; local in function:gt_watchdog_init
780 for (regoff = GT_MPP_Control0; regoff <= GT_MPP_Control3; regoff += 4) {
799 r = gt_read(gt, regoff);
802 gt_write(gt, regoff, r);
803 aprint_normal(" mpp %#x %#x", regoff, mppbits);
/src/sys/external/bsd/drm2/include/
H A Di915_trace.h265 uint32_t regoff __trace_used = i915_mmio_reg_offset(reg);
270 TRACE3(i915,, register__read, regoff, value, len);
272 TRACE3(i915,, register__write, regoff, value, len);
/src/sys/arch/mips/rmi/
H A Drmixl_fmn.c533 u_int regoff = fmnp->fmn_stinfo[sid].si_regbase; local in function:rmixl_fmn_config_noncore
534 if (regoff != 0) {
536 regoff += RMIXL_FMN_BS_FIRST;
538 RMIXL_IOREG_WRITE(regoff, 0);
539 regoff += sizeof(uint32_t);
/src/sys/arch/arm/rockchip/
H A Drk3588_cru.c76 #define RK3588_CORE_L_SEL_CORE(regoff, apllcore) \
78 .reg = CLKSEL_CON(DSU, 6 + (regoff)), \

Completed in 17 milliseconds