/src/sys/external/bsd/drm2/dist/drm/amd/display/dmub/src/ |
amdgpu_dmub_reg.c | 81 uint32_t reg_val; local in function:dmub_reg_update 89 reg_val = srv->funcs.reg_read(srv->user_ctx, addr); 90 reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value; 91 srv->funcs.reg_write(srv->user_ctx, addr, reg_val); 94 void dmub_reg_set(struct dmub_srv *srv, uint32_t addr, uint32_t reg_val, int n, 105 reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value; 106 srv->funcs.reg_write(srv->user_ctx, addr, reg_val); 112 uint32_t reg_val = srv->funcs.reg_read(srv->user_ctx, addr) local in function:dmub_reg_get [all...] |
amdgpu_dmub_reg.c | 81 uint32_t reg_val; local in function:dmub_reg_update 89 reg_val = srv->funcs.reg_read(srv->user_ctx, addr); 90 reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value; 91 srv->funcs.reg_write(srv->user_ctx, addr, reg_val); 94 void dmub_reg_set(struct dmub_srv *srv, uint32_t addr, uint32_t reg_val, int n, 105 reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value; 106 srv->funcs.reg_write(srv->user_ctx, addr, reg_val); 112 uint32_t reg_val = srv->funcs.reg_read(srv->user_ctx, addr) local in function:dmub_reg_get [all...] |
/src/sys/external/bsd/drm2/dist/drm/i915/display/ |
intel_dsb.c | 205 u32 reg_val; local in function:intel_dsb_indexed_reg_write 233 reg_val = buf[dsb->ins_start_offset + 1] & DSB_REG_VALUE_MASK; 234 if (reg_val != i915_mmio_reg_offset(reg)) {
|
intel_dsb.c | 205 u32 reg_val; local in function:intel_dsb_indexed_reg_write 233 reg_val = buf[dsb->ins_start_offset + 1] & DSB_REG_VALUE_MASK; 234 if (reg_val != i915_mmio_reg_offset(reg)) {
|
intel_dp_aux_backlight.c | 35 u8 reg_val = 0; local in function:set_aux_backlight_enable 42 ®_val) < 0) { 48 reg_val |= DP_EDP_BACKLIGHT_ENABLE; 50 reg_val &= ~(DP_EDP_BACKLIGHT_ENABLE); 53 reg_val) != 1) {
|
intel_dp_aux_backlight.c | 35 u8 reg_val = 0; local in function:set_aux_backlight_enable 42 ®_val) < 0) { 48 reg_val |= DP_EDP_BACKLIGHT_ENABLE; 50 reg_val &= ~(DP_EDP_BACKLIGHT_ENABLE); 53 reg_val) != 1) {
|
/src/sys/dev/i2c/ |
axp809.c | 206 u_int vol, reg_val; local in function:axp809_set_voltage 216 reg_val = 0; 221 ++reg_val; 225 ++reg_val; 236 val |= __SHIFTIN(reg_val, c->c_voltage_mask); 252 int reg_val, error; local in function:axp809_get_voltage 264 reg_val = __SHIFTOUT(val, c->c_voltage_mask); 265 if (reg_val < c->c_step1cnt) { 266 *pvol = c->c_min + reg_val * c->c_step1; 269 ((reg_val - c->c_step1cnt) * c->c_step2) [all...] |
axp809.c | 206 u_int vol, reg_val; local in function:axp809_set_voltage 216 reg_val = 0; 221 ++reg_val; 225 ++reg_val; 236 val |= __SHIFTIN(reg_val, c->c_voltage_mask); 252 int reg_val, error; local in function:axp809_get_voltage 264 reg_val = __SHIFTOUT(val, c->c_voltage_mask); 265 if (reg_val < c->c_step1cnt) { 266 *pvol = c->c_min + reg_val * c->c_step1; 269 ((reg_val - c->c_step1cnt) * c->c_step2) [all...] |
/src/sys/external/bsd/drm2/dist/drm/amd/display/dc/ |
amdgpu_dc_helper.c | 171 uint32_t reg_val) 189 cmd_buf->write_values[offload->reg_seq_count] = reg_val; 254 uint32_t reg_val; local in function:generic_reg_update_ex 270 reg_val = dm_read_reg(ctx, addr); 271 reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value; 272 dm_write_reg(ctx, addr, reg_val); 273 return reg_val; 277 uint32_t addr, uint32_t reg_val, int n, 293 reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value 334 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get 343 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get2 354 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get3 367 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get4 382 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get5 399 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get6 418 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get7 439 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get8 487 uint32_t reg_val; local in function:generic_reg_wait [all...] |
amdgpu_dc_helper.c | 171 uint32_t reg_val) 189 cmd_buf->write_values[offload->reg_seq_count] = reg_val; 254 uint32_t reg_val; local in function:generic_reg_update_ex 270 reg_val = dm_read_reg(ctx, addr); 271 reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value; 272 dm_write_reg(ctx, addr, reg_val); 273 return reg_val; 277 uint32_t addr, uint32_t reg_val, int n, 293 reg_val = (reg_val & ~field_value_mask.mask) | field_value_mask.value 334 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get 343 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get2 354 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get3 367 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get4 382 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get5 399 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get6 418 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get7 439 uint32_t reg_val = dm_read_reg(ctx, addr); local in function:generic_reg_get8 487 uint32_t reg_val; local in function:generic_reg_wait [all...] |
/src/sys/dev/pci/ixgbe/ |
ixgbe_vf.c | 265 u32 reg_val; local in function:ixgbe_stop_adapter_vf 286 reg_val = IXGBE_VFREAD_REG(hw, IXGBE_VFRXDCTL(i)); 287 reg_val &= ~IXGBE_RXDCTL_ENABLE; 288 IXGBE_VFWRITE_REG(hw, IXGBE_VFRXDCTL(i), reg_val);
|
ixgbe_vf.c | 265 u32 reg_val; local in function:ixgbe_stop_adapter_vf 286 reg_val = IXGBE_VFREAD_REG(hw, IXGBE_VFRXDCTL(i)); 287 reg_val &= ~IXGBE_RXDCTL_ENABLE; 288 IXGBE_VFWRITE_REG(hw, IXGBE_VFRXDCTL(i), reg_val);
|
/src/sys/external/bsd/drm2/dist/drm/i915/gem/ |
i915_gem_stolen.c | 180 u32 reg_val = intel_uncore_read(uncore, local in function:g4x_get_stolen_reserved 187 IS_GM45(i915) ? "CTG" : "ELK", reg_val); 189 if ((reg_val & G4X_STOLEN_RESERVED_ENABLE) == 0) 197 reg_val); 199 if (!(reg_val & G4X_STOLEN_RESERVED_ADDR2_MASK)) 202 if (!(reg_val & G4X_STOLEN_RESERVED_ADDR2_MASK)) 205 *base = (reg_val & G4X_STOLEN_RESERVED_ADDR2_MASK) << 16; 206 WARN_ON((reg_val & G4X_STOLEN_RESERVED_ADDR1_MASK) < *base); 216 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:gen6_get_stolen_reserved 218 DRM_DEBUG_DRIVER("GEN6_STOLEN_RESERVED = %08x\n", reg_val); 249 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:vlv_get_stolen_reserved 278 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:gen7_get_stolen_reserved 305 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:chv_get_stolen_reserved 338 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:bdw_get_stolen_reserved 358 u64 reg_val = intel_uncore_read64(uncore, GEN6_STOLEN_RESERVED); local in function:icl_get_stolen_reserved [all...] |
i915_gem_stolen.c | 180 u32 reg_val = intel_uncore_read(uncore, local in function:g4x_get_stolen_reserved 187 IS_GM45(i915) ? "CTG" : "ELK", reg_val); 189 if ((reg_val & G4X_STOLEN_RESERVED_ENABLE) == 0) 197 reg_val); 199 if (!(reg_val & G4X_STOLEN_RESERVED_ADDR2_MASK)) 202 if (!(reg_val & G4X_STOLEN_RESERVED_ADDR2_MASK)) 205 *base = (reg_val & G4X_STOLEN_RESERVED_ADDR2_MASK) << 16; 206 WARN_ON((reg_val & G4X_STOLEN_RESERVED_ADDR1_MASK) < *base); 216 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:gen6_get_stolen_reserved 218 DRM_DEBUG_DRIVER("GEN6_STOLEN_RESERVED = %08x\n", reg_val); 249 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:vlv_get_stolen_reserved 278 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:gen7_get_stolen_reserved 305 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:chv_get_stolen_reserved 338 u32 reg_val = intel_uncore_read(uncore, GEN6_STOLEN_RESERVED); local in function:bdw_get_stolen_reserved 358 u64 reg_val = intel_uncore_read64(uncore, GEN6_STOLEN_RESERVED); local in function:icl_get_stolen_reserved [all...] |
/src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn10/ |
amdgpu_dcn10_hubp.c | 56 uint32_t reg_val = REG_READ(DCHUBP_CNTL); local in function:hubp1_set_blank 58 if (reg_val) { 62 * we just wrote reg_val to non-0, if it stay 0
|
amdgpu_dcn10_hubp.c | 56 uint32_t reg_val = REG_READ(DCHUBP_CNTL); local in function:hubp1_set_blank 58 if (reg_val) { 62 * we just wrote reg_val to non-0, if it stay 0
|
/src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dcn20/ |
amdgpu_dcn20_hubp.c | 924 uint32_t reg_val = REG_READ(DCHUBP_CNTL); local in function:hubp2_set_blank 926 if (reg_val) { 930 * we just wrote reg_val to non-0, if it stay 0
|
amdgpu_dcn20_hubp.c | 924 uint32_t reg_val = REG_READ(DCHUBP_CNTL); local in function:hubp2_set_blank 926 if (reg_val) { 930 * we just wrote reg_val to non-0, if it stay 0
|
/src/sys/dev/usb/ |
if_smsc.c | 581 uint32_t reg_val; local in function:smsc_chip_init 618 if ((err = smsc_readreg(un, SMSC_HW_CFG, ®_val)) != 0) { 622 reg_val |= SMSC_HW_CFG_BIR; 623 smsc_writereg(un, SMSC_HW_CFG, reg_val); 653 if ((err = smsc_readreg(un, SMSC_HW_CFG, ®_val)) < 0) { 663 reg_val |= (SMSC_HW_CFG_MEF | SMSC_HW_CFG_BCE); 669 reg_val |= ETHER_ALIGN << SMSC_HW_CFG_RXDOFF_SHIFT; 671 smsc_writereg(un, SMSC_HW_CFG, reg_val); 683 reg_val = SMSC_LED_GPIO_CFG_SPD_LED | SMSC_LED_GPIO_CFG_LNK_LED | 685 smsc_writereg(un, SMSC_LED_GPIO_CFG, reg_val); [all...] |
if_smsc.c | 581 uint32_t reg_val; local in function:smsc_chip_init 618 if ((err = smsc_readreg(un, SMSC_HW_CFG, ®_val)) != 0) { 622 reg_val |= SMSC_HW_CFG_BIR; 623 smsc_writereg(un, SMSC_HW_CFG, reg_val); 653 if ((err = smsc_readreg(un, SMSC_HW_CFG, ®_val)) < 0) { 663 reg_val |= (SMSC_HW_CFG_MEF | SMSC_HW_CFG_BCE); 669 reg_val |= ETHER_ALIGN << SMSC_HW_CFG_RXDOFF_SHIFT; 671 smsc_writereg(un, SMSC_HW_CFG, reg_val); 683 reg_val = SMSC_LED_GPIO_CFG_SPD_LED | SMSC_LED_GPIO_CFG_LNK_LED | 685 smsc_writereg(un, SMSC_LED_GPIO_CFG, reg_val); [all...] |
/src/sys/external/bsd/drm2/dist/drm/amd/display/dc/dce120/ |
amdgpu_dce120_resource.c | 667 uint32_t reg_val = dm_read_reg_soc15(ctx, mmCC_DC_MISC_STRAPS, 0); local in function:read_dce_straps 669 straps->audio_stream_number = get_reg_field_value(reg_val, 672 straps->hdmi_disable = get_reg_field_value(reg_val, 676 reg_val = dm_read_reg_soc15(ctx, mmDC_PINSTRAPS, 0); 677 straps->dc_pinstraps_audio = get_reg_field_value(reg_val,
|
amdgpu_dce120_resource.c | 667 uint32_t reg_val = dm_read_reg_soc15(ctx, mmCC_DC_MISC_STRAPS, 0); local in function:read_dce_straps 669 straps->audio_stream_number = get_reg_field_value(reg_val, 672 straps->hdmi_disable = get_reg_field_value(reg_val, 676 reg_val = dm_read_reg_soc15(ctx, mmDC_PINSTRAPS, 0); 677 straps->dc_pinstraps_audio = get_reg_field_value(reg_val,
|
/src/sys/external/bsd/drm2/dist/drm/i915/ |
intel_uncore.h | 482 u32 reg_val; local in function:intel_uncore_write_and_verify 485 reg_val = intel_uncore_read(uncore, reg); 487 return (reg_val & mask) != expected_val ? -EINVAL : 0;
|
intel_uncore.h | 482 u32 reg_val; local in function:intel_uncore_write_and_verify 485 reg_val = intel_uncore_read(uncore, reg); 487 return (reg_val & mask) != expected_val ? -EINVAL : 0;
|
/src/sys/external/bsd/drm2/dist/drm/i915/gvt/ |
handlers.c | 718 u32 reg_val; local in function:dp_tp_status_mmio_write 721 reg_val = *((u32 *)p_data); 724 vgpu_vreg(vgpu, offset) = (reg_val & ~sticky_mask) | 726 vgpu_vreg(vgpu, offset) &= ~(reg_val & sticky_mask);
|