| intel_dpll_mgr.c | 963 i915_reg_t ctl, cfgcr1, cfgcr2; member in struct:skl_dpll_regs 977 .cfgcr2 = DPLL_CFGCR2(SKL_DPLL1), 983 .cfgcr2 = DPLL_CFGCR2(SKL_DPLL2), 989 .cfgcr2 = DPLL_CFGCR2(SKL_DPLL3), 1019 I915_WRITE(regs[id].cfgcr2, pll->state.hw_state.cfgcr2); 1021 POSTING_READ(regs[id].cfgcr2); 1081 hw_state->cfgcr2 = I915_READ(regs[id].cfgcr2); 1372 u32 ctrl1, cfgcr1, cfgcr2; local in function:skl_ddi_hdmi_pll_dividers [all...] |