Home | History | Annotate | Line # | Download | only in opcodes
      1   1.1  christos /* d10v-opc.c -- D10V opcode list
      2  1.10  christos    Copyright (C) 1996-2025 Free Software Foundation, Inc.
      3   1.1  christos    Written by Martin Hunt, Cygnus Support
      4   1.1  christos 
      5   1.1  christos    This file is part of the GNU opcodes library.
      6   1.1  christos 
      7   1.1  christos    This library is free software; you can redistribute it and/or modify
      8   1.1  christos    it under the terms of the GNU General Public License as published by
      9   1.1  christos    the Free Software Foundation; either version 3, or (at your option)
     10   1.1  christos    any later version.
     11   1.1  christos 
     12   1.1  christos    It is distributed in the hope that it will be useful, but WITHOUT
     13   1.1  christos    ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
     14   1.1  christos    or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
     15   1.1  christos    License for more details.
     16   1.1  christos 
     17   1.1  christos    You should have received a copy of the GNU General Public License
     18   1.1  christos    along with this file; see the file COPYING.  If not, write to the Free
     19   1.1  christos    Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
     20   1.1  christos    MA 02110-1301, USA.  */
     21   1.1  christos 
     22   1.8  christos #include <stddef.h>
     23   1.1  christos #include "opcode/d10v.h"
     24   1.1  christos 
     25   1.1  christos 
     26   1.1  christos /*   The table is sorted. Suitable for searching by a binary search. */
     27   1.1  christos const struct pd_reg d10v_predefined_registers[] =
     28   1.1  christos {
     29   1.1  christos   { "a0", NULL, OPERAND_ACC0+0 },
     30   1.1  christos   { "a1", NULL, OPERAND_ACC1+1 },
     31   1.1  christos   { "bpc", NULL, OPERAND_CONTROL+3 },
     32   1.1  christos   { "bpsw", NULL, OPERAND_CONTROL+1 },
     33   1.1  christos   { "c", NULL, OPERAND_CFLAG+3 },
     34   1.1  christos   { "cr0", "psw", OPERAND_CONTROL },
     35   1.1  christos   { "cr1", "bpsw", OPERAND_CONTROL+1 },
     36   1.1  christos   { "cr10", "mod_s", OPERAND_CONTROL+10 },
     37   1.1  christos   { "cr11", "mod_e", OPERAND_CONTROL+11 },
     38   1.1  christos   { "cr12", NULL, OPERAND_CONTROL+12 },
     39   1.1  christos   { "cr13", NULL, OPERAND_CONTROL+13 },
     40   1.1  christos   { "cr14", "iba", OPERAND_CONTROL+14 },
     41   1.1  christos   { "cr15", NULL, OPERAND_CONTROL+15 },
     42   1.1  christos   { "cr2", "pc", OPERAND_CONTROL+2 },
     43   1.1  christos   { "cr3", "bpc", OPERAND_CONTROL+3 },
     44   1.1  christos   { "cr4", "dpsw", OPERAND_CONTROL+4 },
     45   1.1  christos   { "cr5", "dpc", OPERAND_CONTROL+5 },
     46   1.1  christos   { "cr6", NULL, OPERAND_CONTROL+6 },
     47   1.1  christos   { "cr7", "rpt_c", OPERAND_CONTROL+7 },
     48   1.1  christos   { "cr8", "rpt_s", OPERAND_CONTROL+8 },
     49   1.1  christos   { "cr9", "rpt_e", OPERAND_CONTROL+9 },
     50   1.1  christos   { "dpc", NULL, OPERAND_CONTROL+5 },
     51   1.1  christos   { "dpsw", NULL, OPERAND_CONTROL+4 },
     52   1.1  christos   { "f0", NULL, OPERAND_FFLAG+0 },
     53   1.1  christos   { "f1", NULL, OPERAND_FFLAG+1 },
     54   1.1  christos   { "iba", NULL, OPERAND_CONTROL+14 },
     55   1.1  christos   { "link", "r13", OPERAND_GPR+13 },
     56   1.1  christos   { "mod_e", NULL, OPERAND_CONTROL+11 },
     57   1.1  christos   { "mod_s", NULL, OPERAND_CONTROL+10 },
     58   1.1  christos   { "pc", NULL, OPERAND_CONTROL+2 },
     59   1.1  christos   { "psw", NULL, OPERAND_CONTROL+0 },
     60   1.1  christos   { "r0", NULL, OPERAND_GPR+0 },
     61   1.1  christos   { "r0-r1", NULL, OPERAND_GPR+0},
     62   1.1  christos   { "r1", NULL, OPERAND_GPR+1 },
     63   1.1  christos   { "r1", NULL, OPERAND_GPR+1 },
     64   1.1  christos   { "r10", NULL, OPERAND_GPR+10 },
     65   1.1  christos   { "r10-r11", NULL, OPERAND_GPR+10 },
     66   1.1  christos   { "r11", NULL, OPERAND_GPR+11 },
     67   1.1  christos   { "r12", NULL, OPERAND_GPR+12 },
     68   1.1  christos   { "r12-r13", NULL, OPERAND_GPR+12 },
     69   1.1  christos   { "r13", NULL, OPERAND_GPR+13 },
     70   1.1  christos   { "r14", NULL, OPERAND_GPR+14 },
     71   1.1  christos   { "r14-r15", NULL, OPERAND_GPR+14 },
     72   1.1  christos   { "r15", "sp", OPERAND_SP|(OPERAND_GPR+15) },
     73   1.1  christos   { "r2", NULL, OPERAND_GPR+2 },
     74   1.1  christos   { "r2-r3", NULL, OPERAND_GPR+2 },
     75   1.1  christos   { "r3", NULL, OPERAND_GPR+3 },
     76   1.1  christos   { "r4", NULL, OPERAND_GPR+4 },
     77   1.1  christos   { "r4-r5", NULL, OPERAND_GPR+4 },
     78   1.1  christos   { "r5", NULL, OPERAND_GPR+5 },
     79   1.1  christos   { "r6", NULL, OPERAND_GPR+6 },
     80   1.1  christos   { "r6-r7", NULL, OPERAND_GPR+6 },
     81   1.1  christos   { "r7", NULL, OPERAND_GPR+7 },
     82   1.1  christos   { "r8", NULL, OPERAND_GPR+8 },
     83   1.1  christos   { "r8-r9", NULL, OPERAND_GPR+8 },
     84   1.1  christos   { "r9", NULL, OPERAND_GPR+9 },
     85   1.1  christos   { "rpt_c", NULL, OPERAND_CONTROL+7 },
     86   1.1  christos   { "rpt_e", NULL, OPERAND_CONTROL+9 },
     87   1.1  christos   { "rpt_s", NULL, OPERAND_CONTROL+8 },
     88   1.1  christos   { "sp", NULL, OPERAND_SP|(OPERAND_GPR+15) },
     89   1.1  christos };
     90   1.1  christos 
     91   1.3  christos int
     92   1.3  christos d10v_reg_name_cnt (void)
     93   1.1  christos {
     94   1.1  christos   return (sizeof(d10v_predefined_registers) / sizeof(struct pd_reg));
     95   1.1  christos }
     96   1.1  christos 
     97   1.1  christos const struct d10v_operand d10v_operands[] =
     98   1.1  christos {
     99   1.1  christos #define UNUSED	(0)
    100   1.1  christos   { 0, 0, 0 },
    101   1.1  christos #define RSRC	(UNUSED + 1)
    102   1.1  christos   { 4, 1, OPERAND_GPR|OPERAND_REG },
    103   1.1  christos #define RSRC_SP (RSRC + 1)
    104   1.1  christos   { 4, 1, OPERAND_SP|OPERAND_GPR|OPERAND_REG },
    105   1.1  christos #define RSRC_NOSP (RSRC_SP + 1)
    106   1.1  christos   { 4, 1, OPERAND_NOSP|OPERAND_GPR|OPERAND_REG },
    107   1.1  christos #define RDST	(RSRC_NOSP + 1)
    108   1.1  christos   { 4, 5, OPERAND_DEST|OPERAND_GPR|OPERAND_REG },
    109   1.1  christos #define ASRC	(RDST + 1)
    110   1.1  christos   { 1, 4, OPERAND_ACC0|OPERAND_ACC1|OPERAND_REG },
    111   1.1  christos #define ASRC0ONLY (ASRC + 1)
    112   1.1  christos   { 1, 4, OPERAND_ACC0|OPERAND_REG },
    113   1.1  christos #define ADST	(ASRC0ONLY + 1)
    114   1.1  christos   { 1, 8, OPERAND_DEST|OPERAND_ACC0|OPERAND_ACC1|OPERAND_REG },
    115   1.1  christos #define RSRCE	(ADST + 1)
    116   1.1  christos   { 4, 1, OPERAND_EVEN|OPERAND_GPR|OPERAND_REG },
    117   1.1  christos #define RDSTE	(RSRCE + 1)
    118   1.1  christos   { 4, 5, OPERAND_EVEN|OPERAND_DEST|OPERAND_GPR|OPERAND_REG },
    119   1.1  christos #define NUM16	(RDSTE + 1)
    120   1.1  christos   { 16, 0, OPERAND_NUM|OPERAND_SIGNED },
    121   1.1  christos #define NUM3	(NUM16 + 1)			/* rac, rachi */
    122   1.1  christos   { 3, 1, OPERAND_NUM|OPERAND_SIGNED|RESTRICTED_NUM3 },
    123   1.1  christos #define NUM4	(NUM3 + 1)
    124   1.1  christos   { 4, 1, OPERAND_NUM|OPERAND_SIGNED },
    125   1.1  christos #define UNUM4	(NUM4 + 1)
    126   1.1  christos   { 4, 1, OPERAND_NUM },
    127   1.1  christos #define UNUM4S	(UNUM4 + 1)			/* addi, slli, srai, srli, subi */
    128   1.1  christos   { 4, 1, OPERAND_NUM|OPERAND_SHIFT },
    129   1.1  christos #define UNUM8	(UNUM4S + 1)			/* repi */
    130   1.1  christos   { 8, 16, OPERAND_NUM },
    131   1.1  christos #define UNUM16	(UNUM8 + 1)			/* cmpui */
    132   1.1  christos   { 16, 0, OPERAND_NUM },
    133   1.1  christos #define ANUM16	(UNUM16 + 1)
    134   1.1  christos   { 16, 0, OPERAND_ADDR|OPERAND_SIGNED },
    135   1.1  christos #define ANUM8	(ANUM16 + 1)
    136   1.1  christos   { 8, 0, OPERAND_ADDR|OPERAND_SIGNED },
    137   1.1  christos #define ASRC2	(ANUM8 + 1)
    138   1.1  christos   { 1, 8, OPERAND_ACC0|OPERAND_ACC1|OPERAND_REG },
    139   1.1  christos #define RSRC2	(ASRC2 + 1)
    140   1.1  christos   { 4, 5, OPERAND_GPR|OPERAND_REG },
    141   1.1  christos #define RSRC2E	(RSRC2 + 1)
    142   1.1  christos   { 4, 5, OPERAND_GPR|OPERAND_REG|OPERAND_EVEN },
    143   1.1  christos #define ASRC0	(RSRC2E + 1)
    144   1.1  christos   { 1, 0, OPERAND_ACC0|OPERAND_ACC1|OPERAND_REG },
    145   1.1  christos #define ADST0	(ASRC0 + 1)
    146   1.1  christos   { 1, 0, OPERAND_ACC0|OPERAND_ACC1|OPERAND_REG|OPERAND_DEST },
    147   1.1  christos #define FFSRC	(ADST0 + 1)
    148   1.1  christos   { 2, 1, OPERAND_REG | OPERAND_FFLAG },
    149   1.1  christos #define CFSRC	(FFSRC + 1)
    150   1.1  christos   { 2, 1, OPERAND_REG | OPERAND_CFLAG },
    151   1.1  christos #define FDST	(CFSRC + 1)
    152   1.1  christos   { 1, 5, OPERAND_REG | OPERAND_FFLAG | OPERAND_DEST},
    153   1.1  christos #define ATSIGN	(FDST + 1)
    154   1.1  christos   { 0, 0, OPERAND_ATSIGN},
    155   1.1  christos #define ATPAR	(ATSIGN + 1)	/* "@(" */
    156   1.1  christos   { 0, 0, OPERAND_ATPAR},
    157   1.1  christos #define PLUS	(ATPAR + 1)	/* postincrement */
    158   1.1  christos   { 0, 0, OPERAND_PLUS},
    159   1.1  christos #define MINUS	(PLUS + 1)	/* postdecrement */
    160   1.1  christos   { 0, 0, OPERAND_MINUS},
    161   1.1  christos #define ATMINUS	(MINUS + 1)	/* predecrement */
    162   1.1  christos   { 0, 0, OPERAND_ATMINUS},
    163   1.1  christos #define CSRC	(ATMINUS + 1)	/* control register */
    164   1.1  christos   { 4, 1, OPERAND_REG|OPERAND_CONTROL},
    165   1.1  christos #define CDST	(CSRC + 1)	/* control register */
    166   1.1  christos   { 4, 5, OPERAND_REG|OPERAND_CONTROL|OPERAND_DEST},
    167   1.1  christos };
    168   1.1  christos 
    169   1.1  christos const struct d10v_opcode d10v_opcodes[] = {
    170   1.1  christos   { "abs", SHORT_2, 1, EITHER, PAR|WF0, 0x4607, 0x7e1f, { RDST } },
    171   1.1  christos   { "abs", SHORT_2, 1, IU, PAR|WF0, 0x5607, 0x7eff, { ADST } },
    172   1.1  christos   { "add", SHORT_2, 1, EITHER, PAR|WCAR, 0x0200, 0x7e01, { RDST, RSRC } },
    173   1.1  christos   { "add", SHORT_2, 1, IU, PAR, 0x1201, 0x7ee3, { ADST, RSRCE } },
    174   1.1  christos   { "add", SHORT_2, 1, IU, PAR, 0x1203, 0x7eef, { ADST, ASRC } },
    175   1.1  christos   { "add2w", SHORT_2, 2, IU, PAR|WCAR, 0x1200, 0x7e23, { RDSTE, RSRCE } },
    176   1.1  christos   { "add3", LONG_L, 1, MU, SEQ|WCAR, 0x1000000, 0x3f000000, { RDST, RSRC, NUM16 } },
    177   1.1  christos   { "addac3", LONG_R, 1, IU, SEQ, 0x17000200, 0x3ffffe22, { RDSTE, RSRCE, ASRC0 } },
    178   1.1  christos   { "addac3", LONG_R, 1, IU, SEQ, 0x17000202, 0x3ffffe2e, { RDSTE, ASRC, ASRC0 } },
    179   1.1  christos   { "addac3s", LONG_R, 1, IU, SEQ, 0x17001200, 0x3ffffe22, { RDSTE, RSRCE, ASRC0 } },
    180   1.1  christos   { "addac3s", LONG_R, 1, IU, SEQ, 0x17001202, 0x3ffffe2e, { RDSTE, ASRC, ASRC0 } },
    181   1.1  christos   { "addi", SHORT_2, 1, EITHER, PAR|WCAR,  0x201, 0x7e01, { RDST, UNUM4S } },
    182   1.1  christos   { "and", SHORT_2, 1, EITHER, PAR, 0xc00, 0x7e01, { RDST, RSRC } },
    183   1.1  christos   { "and3", LONG_L, 1, MU, SEQ, 0x6000000, 0x3f000000, { RDST, RSRC, NUM16 } },
    184   1.1  christos   { "bclri", SHORT_2, 1, IU, PAR, 0xc01, 0x7e01, { RDST, UNUM4 } },
    185   1.1  christos   { "bl", OPCODE_FAKE, 0, 0, 0, 0, 0, { 0, 8, 16, 0 } },
    186   1.1  christos   { "bl.s", SHORT_B, 3, MU, ALONE|BRANCH_LINK|PAR, 0x4900, 0x7f00, { ANUM8 } },
    187   1.1  christos   { "bl.l", LONG_B, 3, MU, BRANCH_LINK|SEQ, 0x24800000, 0x3fff0000, { ANUM16 } },
    188   1.1  christos   { "bnoti", SHORT_2, 1, IU, PAR, 0xa01, 0x7e01, { RDST, UNUM4 } },
    189   1.1  christos   { "bra", OPCODE_FAKE, 0, 0, 0, 0, 0, { 0, 8, 16, 0 } },
    190   1.1  christos   { "bra.s", SHORT_B, 3, MU, ALONE|BRANCH|PAR, 0x4800, 0x7f00, { ANUM8 } },
    191   1.1  christos   { "bra.l", LONG_B, 3, MU, BRANCH|SEQ, 0x24000000, 0x3fff0000, { ANUM16 } },
    192   1.1  christos   { "brf0f", OPCODE_FAKE, 0, 0, 0, 0, 0, { 0, 8, 16, 0 } },
    193   1.1  christos   { "brf0f.s", SHORT_B, 3, MU, BRANCH|PAR|RF0, 0x4a00, 0x7f00, { ANUM8 } },
    194   1.1  christos   { "brf0f.l", LONG_B, 3, MU, SEQ, 0x25000000, 0x3fff0000, { ANUM16 } },
    195   1.1  christos   { "brf0t", OPCODE_FAKE, 0, 0, 0, 0, 0, { 0, 8, 16, 0 } },
    196   1.1  christos   { "brf0t.s", SHORT_B, 3, MU, BRANCH|PAR|RF0, 0x4b00, 0x7f00, { ANUM8 } },
    197   1.1  christos   { "brf0t.l", LONG_B, 3, MU, SEQ, 0x25800000, 0x3fff0000, { ANUM16 } },
    198   1.1  christos   { "bseti", SHORT_2, 1, IU, PAR, 0x801, 0x7e01, { RDST, UNUM4 } },
    199   1.1  christos   { "btsti", SHORT_2, 1, IU, PAR|WF0, 0xe01, 0x7e01, { RSRC2, UNUM4 } },
    200   1.1  christos   { "clrac", SHORT_2, 1, IU, PAR, 0x5601, 0x7eff, { ADST } },
    201   1.1  christos   { "cmp", SHORT_2, 1, EITHER, PAR|WF0, 0x600, 0x7e01, { RSRC2, RSRC } },
    202   1.1  christos   { "cmp", SHORT_2, 1, IU, PAR|WF0, 0x1603, 0x7eef, { ASRC2, ASRC } },
    203   1.1  christos   { "cmpeq", SHORT_2, 1, EITHER, PAR|WF0, 0x400, 0x7e01, { RSRC2, RSRC } },
    204   1.1  christos   { "cmpeq", SHORT_2, 1, IU, PAR|WF0, 0x1403, 0x7eef, { ASRC2, ASRC } },
    205   1.1  christos   { "cmpeqi", OPCODE_FAKE, 0, 0, 0, 0, 0, { 1, 4, 16, 0 } },
    206   1.1  christos   { "cmpeqi.s", SHORT_2, 1, EITHER, PAR|WF0, 0x401, 0x7e01, { RSRC2, NUM4 } },
    207   1.1  christos   { "cmpeqi.l", LONG_L, 1, MU, SEQ, 0x2000000, 0x3f0f0000, { RSRC2, NUM16 } },
    208   1.1  christos   { "cmpi", OPCODE_FAKE, 0, 0, 0, 0, 0, { 1, 4, 16, 0 } },
    209   1.1  christos   { "cmpi.s", SHORT_2, 1, EITHER, PAR|WF0, 0x601, 0x7e01, { RSRC2, NUM4 } },
    210   1.1  christos   { "cmpi.l", LONG_L, 1, MU, SEQ, 0x3000000, 0x3f0f0000, { RSRC2, NUM16 } },
    211   1.1  christos   { "cmpu", SHORT_2, 1, EITHER, PAR|WF0, 0x4600, 0x7e01, { RSRC2, RSRC } },
    212   1.1  christos   { "cmpui", LONG_L, 1, MU, SEQ, 0x23000000, 0x3f0f0000, { RSRC2, UNUM16 } },
    213   1.1  christos   { "cpfg", SHORT_2, 1, MU, PAR, 0x4e0f, 0x7fdf, { FDST, CFSRC } },
    214   1.1  christos   { "cpfg", SHORT_2, 1, MU, PAR, 0x4e09, 0x7fd9, { FDST, FFSRC } },
    215   1.1  christos   { "dbt", SHORT_2, 5, MU, ALONE|PAR, 0x5f20, 0x7fff, { 0 } },
    216   1.1  christos   { "divs", LONG_L, 1, BOTH, SEQ, 0x14002800, 0x3f10fe21, { RDSTE, RSRC } },
    217   1.1  christos   { "exef0f", SHORT_2, 1, EITHER, PARONLY, 0x4e04, 0x7fff, { 0 } },
    218   1.1  christos   { "exef0t", SHORT_2, 1, EITHER, PARONLY, 0x4e24, 0x7fff, { 0 } },
    219   1.1  christos   { "exef1f", SHORT_2, 1, EITHER, PARONLY, 0x4e40, 0x7fff, { 0 } },
    220   1.1  christos   { "exef1t", SHORT_2, 1, EITHER, PARONLY, 0x4e42, 0x7fff, { 0 } },
    221   1.1  christos   { "exefaf", SHORT_2, 1, EITHER, PARONLY, 0x4e00, 0x7fff, { 0 } },
    222   1.1  christos   { "exefat", SHORT_2, 1, EITHER, PARONLY, 0x4e02, 0x7fff, { 0 } },
    223   1.1  christos   { "exetaf", SHORT_2, 1, EITHER, PARONLY, 0x4e20, 0x7fff, { 0 } },
    224   1.1  christos   { "exetat", SHORT_2, 1, EITHER, PARONLY, 0x4e22, 0x7fff, { 0 } },
    225   1.1  christos   { "exp", LONG_R, 1, IU, SEQ, 0x15002a00, 0x3ffffe03, { RDST, RSRCE } },
    226   1.1  christos   { "exp", LONG_R, 1, IU, SEQ, 0x15002a02, 0x3ffffe0f, { RDST, ASRC } },
    227   1.1  christos   { "jl", SHORT_2, 3, MU, ALONE|BRANCH_LINK|PAR, 0x4d00, 0x7fe1, { RSRC } },
    228   1.1  christos   { "jmp", SHORT_2, 3, MU, ALONE|BRANCH|PAR, 0x4c00, 0x7fe1, { RSRC } },
    229   1.1  christos   { "ld", LONG_L, 1, MU, SEQ, 0x30000000, 0x3f000000, { RDST, ATPAR, NUM16, RSRC } },
    230   1.1  christos   { "ld", SHORT_2, 1, MU, PAR|RMEM, 0x6401, 0x7e01, { RDST, ATSIGN, RSRC, MINUS } },
    231   1.1  christos   { "ld", SHORT_2, 1, MU, PAR|RMEM, 0x6001, 0x7e01, { RDST, ATSIGN, RSRC, PLUS } },
    232   1.1  christos   { "ld", SHORT_2, 1, MU, PAR|RMEM, 0x6000, 0x7e01, { RDST, ATSIGN, RSRC } },
    233   1.1  christos   { "ld", LONG_L, 1, MU, SEQ, 0x32010000, 0x3f0f0000, { RDST, ATSIGN, NUM16 } },
    234   1.1  christos   { "ld2w", LONG_L, 1, MU, SEQ, 0x31000000, 0x3f100000, { RDSTE, ATPAR, NUM16, RSRC } },
    235   1.1  christos   { "ld2w", SHORT_2, 1, MU, PAR|RMEM, 0x6601, 0x7e21, { RDSTE, ATSIGN, RSRC, MINUS } },
    236   1.1  christos   { "ld2w", SHORT_2, 1, MU, PAR|RMEM, 0x6201, 0x7e21, { RDSTE, ATSIGN, RSRC, PLUS } },
    237   1.1  christos   { "ld2w", SHORT_2, 1, MU, PAR|RMEM, 0x6200, 0x7e21, { RDSTE, ATSIGN, RSRC } },
    238   1.1  christos   { "ld2w", LONG_L, 1, MU, SEQ, 0x33010000, 0x3f1f0000, { RDSTE, ATSIGN, NUM16 } },
    239   1.1  christos   { "ldb", LONG_L, 1, MU, SEQ, 0x38000000, 0x3f000000, { RDST, ATPAR, NUM16, RSRC } },
    240   1.1  christos   { "ldb", SHORT_2, 1, MU, PAR|RMEM, 0x7000, 0x7e01, { RDST, ATSIGN, RSRC } },
    241   1.1  christos   { "ldi", OPCODE_FAKE, 0, 0, 0, 0, 0, { 1, 4, 16, 0 } },
    242   1.1  christos   { "ldi.s", SHORT_2, 1, EITHER, PAR|RMEM, 0x4001, 0x7e01 , { RDST, NUM4 } },
    243   1.1  christos   { "ldi.l", LONG_L, 1, MU, SEQ, 0x20000000, 0x3f0f0000, { RDST, NUM16 } },
    244   1.1  christos   { "ldub", LONG_L, 1, MU, SEQ, 0x39000000, 0x3f000000, { RDST, ATPAR, NUM16, RSRC } },
    245   1.1  christos   { "ldub", SHORT_2, 1, MU, PAR|RMEM, 0x7200, 0x7e01, { RDST, ATSIGN, RSRC } },
    246   1.1  christos   { "mac", SHORT_2, 1, IU, PAR, 0x2a00, 0x7e00, { ADST0, RSRC2, RSRC } },
    247   1.1  christos   { "macsu", SHORT_2, 1, IU, PAR, 0x1a00, 0x7e00, { ADST0, RSRC2, RSRC } },
    248   1.1  christos   { "macu", SHORT_2, 1, IU, PAR, 0x3a00, 0x7e00, { ADST0, RSRC2, RSRC } },
    249   1.1  christos   { "max", SHORT_2, 1, IU, PAR|WF0, 0x2600, 0x7e01, { RDST, RSRC } },
    250   1.1  christos   { "max", SHORT_2, 1, IU, PAR|WF0, 0x3600, 0x7ee3, { ADST, RSRCE } },
    251   1.1  christos   { "max", SHORT_2, 1, IU, PAR|WF0, 0x3602, 0x7eef, { ADST, ASRC } },
    252   1.1  christos   { "min", SHORT_2, 1, IU, PAR|WF0, 0x2601, 0x7e01 , { RDST, RSRC } },
    253   1.1  christos   { "min", SHORT_2, 1, IU, PAR|WF0, 0x3601, 0x7ee3 , { ADST, RSRCE } },
    254   1.1  christos   { "min", SHORT_2, 1, IU, PAR|WF0, 0x3603, 0x7eef, { ADST, ASRC } },
    255   1.1  christos   { "msb", SHORT_2, 1, IU, PAR, 0x2800, 0x7e00, { ADST0, RSRC2, RSRC } },
    256   1.1  christos   { "msbsu", SHORT_2, 1, IU, PAR, 0x1800, 0x7e00, { ADST0, RSRC2, RSRC } },
    257   1.1  christos   { "msbu", SHORT_2, 1, IU, PAR, 0x3800, 0x7e00, { ADST0, RSRC2, RSRC } },
    258   1.1  christos   { "mul", SHORT_2, 1, IU, PAR, 0x2e00, 0x7e01 , { RDST, RSRC } },
    259   1.1  christos   { "mulx", SHORT_2, 1, IU, PAR, 0x2c00, 0x7e00, { ADST0, RSRC2, RSRC } },
    260   1.1  christos   { "mulxsu", SHORT_2, 1, IU, PAR, 0x1c00, 0x7e00, { ADST0, RSRC2, RSRC } },
    261   1.1  christos   { "mulxu", SHORT_2, 1, IU, PAR, 0x3c00, 0x7e00, { ADST0, RSRC2, RSRC } },
    262   1.1  christos   { "mv", SHORT_2, 1, EITHER, PAR, 0x4000, 0x7e01, { RDST, RSRC } },
    263   1.1  christos   { "mv2w", SHORT_2, 1, IU, PAR, 0x5000, 0x7e23, { RDSTE, RSRCE } },
    264   1.1  christos   { "mv2wfac", SHORT_2, 1, IU, PAR, 0x3e00, 0x7e2f, { RDSTE, ASRC } },
    265   1.1  christos   { "mv2wtac", SHORT_2, 1, IU, PAR, 0x3e01, 0x7ee3, { RSRCE, ADST } },
    266   1.1  christos   { "mvac", SHORT_2, 1, IU, PAR, 0x3e03, 0x7eef, { ADST, ASRC } },
    267   1.1  christos   { "mvb", SHORT_2, 1, IU, PAR, 0x5400, 0x7e01, { RDST, RSRC } },
    268   1.1  christos   { "mvf0f", SHORT_2, 1, EITHER, PAR|RF0, 0x4400, 0x7e01, { RDST, RSRC } },
    269   1.1  christos   { "mvf0t", SHORT_2, 1, EITHER, PAR|RF0, 0x4401, 0x7e01, { RDST, RSRC } },
    270   1.1  christos   { "mvfacg", SHORT_2, 1, IU, PAR, 0x1e04, 0x7e0f, { RDST, ASRC } },
    271   1.1  christos   { "mvfachi", SHORT_2, 1, IU, PAR, 0x1e00, 0x7e0f, { RDST, ASRC } },
    272   1.1  christos   { "mvfaclo", SHORT_2, 1, IU, PAR, 0x1e02, 0x7e0f, { RDST, ASRC } },
    273   1.1  christos   { "mvfc", SHORT_2, 1, MU, PAR, 0x5200, 0x7e01, { RDST, CSRC } },
    274   1.1  christos   { "mvtacg", SHORT_2, 1, IU, PAR, 0x1e41, 0x7ee1, { RSRC, ADST } },
    275   1.1  christos   { "mvtachi", SHORT_2, 1, IU, PAR, 0x1e01, 0x7ee1, { RSRC, ADST } },
    276   1.1  christos   { "mvtaclo", SHORT_2, 1, IU, PAR, 0x1e21, 0x7ee1, { RSRC, ADST } },
    277   1.1  christos   { "mvtc", SHORT_2, 1, MU, PAR, 0x5600, 0x7e01, { RSRC, CDST } },
    278   1.1  christos   { "mvub", SHORT_2, 1, IU, PAR, 0x5401, 0x7e01, { RDST, RSRC } },
    279   1.1  christos   { "neg", SHORT_2, 1, EITHER, PAR, 0x4605, 0x7e1f, { RDST } },
    280   1.1  christos   { "neg", SHORT_2, 1, IU, PAR, 0x5605, 0x7eff, { ADST } },
    281   1.1  christos   { "nop", SHORT_2, 1, EITHER, PAR, 0x5e00, 0x7fff, { 0 } },
    282   1.1  christos   { "not", SHORT_2, 1, EITHER, PAR, 0x4603, 0x7e1f, { RDST } },
    283   1.1  christos   { "or", SHORT_2, 1, EITHER, PAR, 0x800, 0x7e01, { RDST, RSRC } },
    284   1.1  christos   { "or3", LONG_L, 1, MU, SEQ, 0x4000000, 0x3f000000, { RDST, RSRC, NUM16 } },
    285   1.1  christos   /* Special case. sac&sachi must occur before rac&rachi because they have
    286   1.1  christos      intersecting masks! The masks for rac&rachi will match sac&sachi but
    287   1.1  christos      not the other way around.
    288   1.1  christos    */
    289   1.1  christos   { "sac", SHORT_2, 1, IU, PAR|RF0|WF0, 0x5209, 0x7e2f, { RDSTE, ASRC } },
    290   1.1  christos   { "sachi", SHORT_2, 1, IU, PAR|RF0|WF0, 0x4209, 0x7e0f, { RDST, ASRC } },
    291   1.1  christos   { "rac", SHORT_2, 1, IU, PAR|WF0, 0x5201, 0x7e21, { RDSTE, ASRC0ONLY, NUM3 } },
    292   1.1  christos   { "rachi", SHORT_2, 1, IU, PAR|WF0, 0x4201, 0x7e01, { RDST, ASRC, NUM3 } },
    293   1.1  christos   { "rep", LONG_L, 2, MU, SEQ, 0x27000000, 0x3ff00000, { RSRC, ANUM16 } },
    294   1.1  christos   { "repi", LONG_L, 2, MU, SEQ, 0x2f000000, 0x3f000000, { UNUM8, ANUM16 } },
    295   1.1  christos   { "rtd", SHORT_2, 3, MU, ALONE|PAR, 0x5f60, 0x7fff, { 0 } },
    296   1.1  christos   { "rte", SHORT_2, 3, MU, ALONE|PAR, 0x5f40, 0x7fff, { 0 } },
    297   1.1  christos   { "sadd", SHORT_2, 1, IU, PAR, 0x1223, 0x7eef, { ADST, ASRC } },
    298   1.1  christos   { "setf0f", SHORT_2, 1, MU, PAR|RF0, 0x4611, 0x7e1f, { RDST } },
    299   1.1  christos   { "setf0t", SHORT_2, 1, MU, PAR|RF0, 0x4613, 0x7e1f, { RDST } },
    300   1.1  christos   { "slae", SHORT_2, 1, IU, PAR, 0x3220, 0x7ee1, { ADST, RSRC } },
    301   1.1  christos   { "sleep", SHORT_2, 1, MU, ALONE|PAR, 0x5fc0, 0x7fff, { 0 } },
    302   1.1  christos   { "sll", SHORT_2, 1, IU, PAR, 0x2200, 0x7e01, { RDST, RSRC } },
    303   1.1  christos   { "sll", SHORT_2, 1, IU, PAR, 0x3200, 0x7ee1, { ADST, RSRC } },
    304   1.1  christos   { "slli", SHORT_2, 1, IU, PAR, 0x2201, 0x7e01, { RDST, UNUM4 } },
    305   1.1  christos   { "slli", SHORT_2, 1, IU, PAR, 0x3201, 0x7ee1, { ADST, UNUM4S } },
    306   1.1  christos   { "slx", SHORT_2, 1, IU, PAR|RF0, 0x460b, 0x7e1f, { RDST } },
    307   1.1  christos   { "sra", SHORT_2, 1, IU, PAR, 0x2400, 0x7e01, { RDST, RSRC } },
    308   1.1  christos   { "sra", SHORT_2, 1, IU, PAR, 0x3400, 0x7ee1, { ADST, RSRC } },
    309   1.1  christos   { "srai", SHORT_2, 1, IU, PAR, 0x2401, 0x7e01, { RDST, UNUM4 } },
    310   1.1  christos   { "srai", SHORT_2, 1, IU, PAR, 0x3401, 0x7ee1, { ADST, UNUM4S } },
    311   1.1  christos   { "srl", SHORT_2, 1, IU, PAR, 0x2000, 0x7e01, { RDST, RSRC } },
    312   1.1  christos   { "srl", SHORT_2, 1, IU, PAR, 0x3000, 0x7ee1, { ADST, RSRC } },
    313   1.1  christos   { "srli", SHORT_2, 1, IU, PAR, 0x2001, 0x7e01, { RDST, UNUM4 } },
    314   1.1  christos   { "srli", SHORT_2, 1, IU, PAR, 0x3001, 0x7ee1, { ADST, UNUM4S } },
    315   1.1  christos   { "srx", SHORT_2, 1, IU, PAR|RF0, 0x4609, 0x7e1f, { RDST } },
    316   1.1  christos   { "st", LONG_L, 1, MU, SEQ, 0x34000000, 0x3f000000, { RSRC2, ATPAR, NUM16, RSRC } },
    317   1.1  christos   { "st", SHORT_2, 1, MU, PAR|WMEM, 0x6800, 0x7e01, { RSRC2, ATSIGN, RSRC } },
    318   1.1  christos   { "st", SHORT_2, 1, MU, PAR|WMEM, 0x6c1f, 0x7e1f, { RSRC2, ATMINUS, RSRC_SP } },
    319   1.1  christos   { "st", SHORT_2, 1, MU, PAR|WMEM, 0x6801, 0x7e01, { RSRC2, ATSIGN, RSRC, PLUS } },
    320   1.1  christos   { "st", SHORT_2, 1, MU, PAR|WMEM, 0x6c01, 0x7e01, { RSRC2, ATSIGN, RSRC_NOSP, MINUS } },
    321   1.1  christos   { "st", LONG_L, 1, MU, SEQ, 0x36010000, 0x3f0f0000, { RSRC2, ATSIGN, NUM16 } },
    322   1.1  christos   { "st2w", LONG_L, 1, MU, SEQ, 0x35000000, 0x3f100000, { RSRC2E, ATPAR, NUM16, RSRC } },
    323   1.1  christos   { "st2w", SHORT_2, 1, MU, PAR|WMEM, 0x6a00, 0x7e21, { RSRC2E, ATSIGN, RSRC } },
    324   1.1  christos   { "st2w", SHORT_2, 1, MU, PAR|WMEM, 0x6e1f, 0x7e3f, { RSRC2E, ATMINUS, RSRC_SP } },
    325   1.1  christos   { "st2w", SHORT_2, 1, MU, PAR|WMEM, 0x6a01, 0x7e21, { RSRC2E, ATSIGN, RSRC, PLUS } },
    326   1.1  christos   { "st2w", SHORT_2, 1, MU, PAR|WMEM, 0x6e01, 0x7e21, { RSRC2E, ATSIGN, RSRC_NOSP, MINUS } },
    327   1.1  christos   { "st2w", LONG_L, 1, MU, SEQ, 0x37010000, 0x3f1f0000, { RSRC2E, ATSIGN, NUM16 } },
    328   1.1  christos   { "stb", LONG_L, 1, MU, SEQ, 0x3c000000, 0x3f000000, { RSRC2, ATPAR, NUM16, RSRC } },
    329   1.1  christos   { "stb", SHORT_2, 1, MU, PAR|WMEM, 0x7800, 0x7e01, { RSRC2, ATSIGN, RSRC } },
    330   1.1  christos   { "stop", SHORT_2, 1, MU, ALONE|PAR, 0x5fe0, 0x7fff, { 0 } },
    331   1.1  christos   { "sub", SHORT_2, 1, EITHER, PAR|WCAR, 0x0, 0x7e01, { RDST, RSRC } },
    332   1.1  christos   { "sub", SHORT_2, 1, IU, PAR, 0x1001, 0x7ee3, { ADST, RSRC } },
    333   1.1  christos   { "sub", SHORT_2, 1, IU, PAR, 0x1003, 0x7eef, { ADST, ASRC } },
    334   1.1  christos   { "sub2w", SHORT_2, 1, IU, PAR|WCAR, 0x1000, 0x7e23, { RDSTE, RSRCE } },
    335   1.1  christos   { "subac3", LONG_R, 1, IU, SEQ, 0x17000000, 0x3ffffe22, { RDSTE, RSRCE, ASRC0 } },
    336   1.1  christos   { "subac3", LONG_R, 1, IU, SEQ, 0x17000002, 0x3ffffe2e, { RDSTE, ASRC, ASRC0 } },
    337   1.1  christos   { "subac3s", LONG_R, 1, IU, SEQ, 0x17001000, 0x3ffffe22, { RDSTE, RSRCE, ASRC0 } },
    338   1.1  christos   { "subac3s", LONG_R, 1, IU, SEQ, 0x17001002, 0x3ffffe2e, { RDSTE, ASRC, ASRC0 } },
    339   1.1  christos   { "subi", SHORT_2, 1, EITHER, PAR, 0x1, 0x7e01, { RDST, UNUM4S } },
    340   1.1  christos   { "trap", SHORT_2, 5, MU, ALONE|BRANCH_LINK|PAR, 0x5f00, 0x7fe1, { UNUM4 } },
    341   1.1  christos   { "tst0i", LONG_L, 1, MU, SEQ, 0x7000000, 0x3f0f0000, { RSRC2, NUM16 } },
    342   1.1  christos   { "tst1i", LONG_L, 1, MU, SEQ, 0xf000000, 0x3f0f0000, { RSRC2, NUM16 } },
    343   1.1  christos   { "wait", SHORT_2, 1, MU, ALONE|PAR, 0x5f80, 0x7fff, { 0 } },
    344   1.1  christos   { "xor", SHORT_2, 1, EITHER, PAR, 0xa00, 0x7e01, { RDST, RSRC } },
    345   1.1  christos   { "xor3", LONG_L, 1, MU, SEQ, 0x5000000, 0x3f000000, { RDST, RSRC, NUM16 } },
    346   1.1  christos   { 0, 0, 0, 0, 0, 0, 0, { 0 } },
    347   1.1  christos };
    348   1.1  christos 
    349   1.1  christos 
    350