1 1.1 skrll ; IQ2000/IQ10 Common CPU description. -*- Scheme -*- 2 1.1.1.2 christos ; Copyright 2001, 2002, 2007, 2009 Free Software Foundation, Inc. 3 1.1 skrll ; 4 1.1 skrll ; Contributed by Red Hat Inc; developed under contract from Fujitsu. 5 1.1 skrll ; 6 1.1 skrll ; This file is part of the GNU Binutils. 7 1.1 skrll ; 8 1.1 skrll ; This program is free software; you can redistribute it and/or modify 9 1.1 skrll ; it under the terms of the GNU General Public License as published by 10 1.1 skrll ; the Free Software Foundation; either version 3 of the License, or 11 1.1 skrll ; (at your option) any later version. 12 1.1 skrll ; 13 1.1 skrll ; This program is distributed in the hope that it will be useful, 14 1.1 skrll ; but WITHOUT ANY WARRANTY; without even the implied warranty of 15 1.1 skrll ; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16 1.1 skrll ; GNU General Public License for more details. 17 1.1 skrll ; 18 1.1 skrll ; You should have received a copy of the GNU General Public License 19 1.1 skrll ; along with this program; if not, write to the Free Software 20 1.1 skrll ; Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, 21 1.1 skrll ; MA 02110-1301, USA. 22 1.1 skrll 23 1.1 skrll (include "simplify.inc") 24 1.1 skrll 25 1.1 skrll (define-arch 26 1.1 skrll (name iq2000) 27 1.1 skrll (comment "IQ2000 architecture") 28 1.1 skrll (insn-lsb0? #t) 29 1.1 skrll (machs iq2000 iq10) 30 1.1 skrll (isas iq2000) 31 1.1 skrll ) 32 1.1 skrll 33 1.1 skrll (define-isa 34 1.1 skrll (name iq2000) 35 1.1 skrll (comment "Basic IQ2000 instruction set") 36 1.1 skrll (default-insn-word-bitsize 32) 37 1.1 skrll (default-insn-bitsize 32) 38 1.1 skrll (base-insn-bitsize 32) 39 1.1 skrll (decode-assist (31 30 29 28 27 26)) 40 1.1 skrll ) 41 1.1 skrll 42 1.1 skrll (define-cpu 43 1.1 skrll (name iq2000bf) 44 1.1 skrll (comment "IQ2000 family") 45 1.1 skrll (endian big) 46 1.1 skrll (word-bitsize 32) 47 1.1 skrll (file-transform "") 48 1.1 skrll ) 49 1.1 skrll 50 1.1 skrll (define-cpu 51 1.1 skrll (name iq10bf) 52 1.1 skrll (comment "IQ10 coprocessor family") 53 1.1 skrll (endian big) 54 1.1 skrll (word-bitsize 32) 55 1.1 skrll (file-transform "") 56 1.1 skrll 57 1.1 skrll ) 58 1.1 skrll 59 1.1 skrll (define-mach 60 1.1 skrll (name iq2000) 61 1.1 skrll (comment "IQ2000 packet processing engine") 62 1.1 skrll (cpu iq2000bf) 63 1.1 skrll (isas iq2000) 64 1.1 skrll ) 65 1.1 skrll 66 1.1 skrll (define-mach 67 1.1 skrll (name iq10) 68 1.1 skrll (comment "IQ10 coprocessor") 69 1.1 skrll (cpu iq10bf) 70 1.1 skrll (isas iq2000) 71 1.1 skrll ) 72 1.1 skrll 73 1.1 skrll (define-model 74 1.1 skrll (name iq2000) 75 1.1 skrll (comment "IQ2000 microprocessor") 76 1.1 skrll (mach iq2000) 77 1.1 skrll (unit u-exec "Execution Unit" () 78 1.1 skrll 1 1 ; issue done 79 1.1 skrll () () () ()) 80 1.1 skrll ) 81 1.1 skrll 82 1.1 skrll (define-model 83 1.1 skrll (name iq10) 84 1.1 skrll (comment "IQ10 coprocessor") 85 1.1 skrll (mach iq10) 86 1.1 skrll (unit u-exec "Execution Unit" () 87 1.1 skrll 1 1 ; issue done 88 1.1 skrll () () () ()) 89 1.1 skrll ) 90 1.1 skrll 91 1.1 skrll ; Macros to simplify MACH attribute specification. 92 1.1 skrll 93 1.1 skrll (define-pmacro MACH2000 (MACH iq2000)) 94 1.1 skrll (define-pmacro MACH10 (MACH iq10)) 95 1.1 skrll 96 1.1 skrll 98 1.1 skrll ; Hardware elements. 99 1.1 skrll 100 1.1 skrll (define-hardware 101 1.1 skrll (name h-pc) 102 1.1 skrll (comment "program counter") 103 1.1 skrll (attrs PC PROFILE (ISA iq2000)) 104 1.1 skrll (type pc) 105 1.1 skrll (get () (c-call USI "get_h_pc")) 106 1.1 skrll (set (newval) (c-call VOID "set_h_pc" newval)) 107 1.1 skrll ) 108 1.1 skrll ; FIXME: it would be nice if the hardwired zero in R0 could be 109 1.1 skrll ; specified as a virtual hardware element, with one less register in 110 1.1 skrll ; the register file proper. 111 1.1 skrll 112 1.1 skrll (define-keyword 113 1.1 skrll (name gr-names) 114 1.1 skrll (print-name h-gr) 115 1.1 skrll (values (r0 0) (%0 0) (r1 1) (%1 1) (r2 2) (%2 2) (r3 3) (%3 3) 116 1.1 skrll (r4 4) (%4 4) (r5 5) (%5 5) (r6 6) (%6 6) (r7 7) (%7 7) 117 1.1 skrll (r8 8) (%8 8) (r9 9) (%9 9) (r10 10) (%10 10) (r11 11) (%11 11) 118 1.1 skrll (r12 12) (%12 12) (r13 13) (%13 13) (r14 14) (%14 14) (r15 15) (%15 15) 119 1.1 skrll (r16 16) (%16 16) (r17 17) (%17 17) (r18 18) (%18 18) (r19 19) (%19 19) 120 1.1 skrll (r20 20) (%20 20) (r21 21) (%21 21) (r22 22) (%22 22) (r23 23) (%23 23) 121 1.1 skrll (r24 24) (%24 24) (r25 25) (%25 25) (r26 26) (%26 26) (r27 27) (%27 27) 122 1.1 skrll (r28 28) (%28 28) (r29 29) (%29 29) (r30 30) (%30 30) (r31 31) (%31 31)) 123 1.1 skrll ) 124 1.1 skrll 125 1.1 skrll (define-hardware 126 1.1 skrll (name h-gr) 127 1.1 skrll (comment "General purpose registers") 128 1.1 skrll ; (attrs (ISA iq2000) CACHE-ADDR) 129 1.1 skrll (type register SI (32)) 130 1.1 skrll (indices extern-keyword gr-names) 131 1.1 skrll (get (idx) 132 1.1 skrll (cond SI 133 1.1 skrll ((eq idx 0) (const 0)) 134 1.1 skrll (else (raw-reg h-gr idx)))) 135 1.1 skrll (set (idx newval) 136 1.1 skrll (cond VOID 137 1.1 skrll ((eq idx 0) (nop)) 138 1.1 skrll (else (set (raw-reg h-gr idx) newval)))) 139 1.1 skrll ) 140 1.1 skrll 141 1.1 skrll 143 1.1 skrll ; Instruction fields. 144 1.1 skrll 145 1.1 skrll (dnf f-opcode "opcode field" () 31 6) 146 1.1 skrll (dnf f-rs "register field Rs" () 25 5) 147 1.1 skrll (dnf f-rt "register field Rt" () 20 5) 148 1.1 skrll (dnf f-rd "register field Rd" () 15 5) 149 1.1 skrll (dnf f-shamt "shift amount field" () 10 5) 150 1.1 skrll (dnf f-cp-op "coprocessor op field" () 10 3) 151 1.1 skrll (dnf f-cp-op-10 "coprocessor op field for CAM" () 10 5) 152 1.1 skrll (dnf f-cp-grp "coprocessor group field" () 7 2) 153 1.1 skrll (dnf f-func "function field" () 5 6) 154 1.1 skrll (dnf f-imm "immediate field" () 15 16) 155 1.1 skrll 156 1.1 skrll (define-multi-ifield 157 1.1 skrll (name f-rd-rs) 158 1.1 skrll (comment "register Rd implied from Rs") 159 1.1 skrll (attrs) 160 1.1 skrll (mode UINT) 161 1.1 skrll (subfields f-rd f-rs) 162 1.1 skrll (insert (sequence () 163 1.1 skrll (set (ifield f-rd) (ifield f-rd-rs)) 164 1.1 skrll (set (ifield f-rs) (ifield f-rd-rs)) 165 1.1 skrll )) 166 1.1 skrll (extract (sequence () 167 1.1 skrll (set (ifield f-rd-rs) (ifield f-rs)) 168 1.1 skrll )) 169 1.1 skrll ) 170 1.1 skrll 171 1.1 skrll (define-multi-ifield 172 1.1 skrll (name f-rd-rt) 173 1.1 skrll (comment "register Rd implied from Rt") 174 1.1 skrll (attrs) 175 1.1 skrll (mode UINT) 176 1.1 skrll (subfields f-rd f-rt) 177 1.1 skrll (insert (sequence () 178 1.1 skrll (set (ifield f-rd) (ifield f-rd-rt)) 179 1.1 skrll (set (ifield f-rt) (ifield f-rd-rt)) 180 1.1 skrll )) 181 1.1 skrll (extract (sequence () 182 1.1 skrll (set (ifield f-rd-rt) (ifield f-rt)) 183 1.1 skrll )) 184 1.1 skrll ) 185 1.1 skrll 186 1.1 skrll (define-multi-ifield 187 1.1 skrll (name f-rt-rs) 188 1.1 skrll (comment "register Rt implied from Rs") 189 1.1 skrll (attrs) 190 1.1 skrll (mode UINT) 191 1.1 skrll (subfields f-rt f-rs) 192 1.1 skrll (insert (sequence () 193 1.1 skrll (set (ifield f-rt) (ifield f-rt-rs)) 194 1.1 skrll (set (ifield f-rs) (ifield f-rt-rs)) 195 1.1 skrll )) 196 1.1 skrll (extract (sequence () 197 1.1 skrll (set (ifield f-rd-rs) (ifield f-rs)) 198 1.1 skrll )) 199 1.1 skrll ) 200 1.1 skrll 201 1.1 skrll (df f-jtarg "jump target field" (ABS-ADDR) 15 16 UINT 202 1.1 skrll ((value pc) (srl USI (and USI value #x03FFFF) 2)) 203 1.1 skrll ((value pc) (or USI (and USI pc #xF0000000) (sll USI value 2)))) 204 1.1 skrll 205 1.1 skrll (df f-jtargq10 "iq10 jump target field" (ABS-ADDR) 20 21 UINT 206 1.1 skrll ((value pc) (srl SI (and SI value #x7FFFFF) 2)) 207 1.1 skrll ((value pc) (or SI (and SI pc #xF0000000) (sll SI value 2)))) 208 1.1 skrll 209 1.1 skrll (df f-offset "pc offset field" (PCREL-ADDR) 15 16 INT 210 1.1.1.3 christos ; Actually, this is relative to the address of the delay slot. 211 1.1 skrll ((value pc) (sra SI (sub SI value pc) 2)) 212 1.1 skrll ((value pc) (add SI (mul SI value 4) (add pc 4)))) 213 1.1 skrll 214 1.1 skrll ; Instruction fields that scarcely appear in instructions. 215 1.1 skrll 216 1.1 skrll (dnf f-count "count field" () 15 7) 217 1.1 skrll (dnf f-bytecount "byte count field" () 7 8) 218 1.1 skrll (dnf f-index "index field" () 8 9) 219 1.1 skrll (dnf f-mask "mask field" () 9 4) 220 1.1 skrll (dnf f-maskq10 "iq10 mask field" () 10 5) 221 1.1 skrll (dnf f-maskl "mask left field" () 4 5) 222 1.1 skrll (dnf f-excode "execcode field" () 25 20) 223 1.1 skrll (dnf f-rsrvd "reserved field" () 25 10) 224 1.1 skrll (dnf f-10-11 "bits 10:0" () 10 11) 225 1.1 skrll (dnf f-24-19 "bits 24:6" () 24 19) 226 1.1 skrll (dnf f-5 "bit 5" () 5 1) 227 1.1 skrll (dnf f-10 "bit 10" () 10 1) 228 1.1 skrll (dnf f-25 "bit 25" () 25 1) 229 1.1 skrll (dnf f-cam-z "cam global mask z" () 5 3) 230 1.1 skrll (dnf f-cam-y "cam operation y" () 2 3) 231 1.1 skrll (dnf f-cm-3func "CM 3 bit fn field" () 5 3) 232 1.1 skrll (dnf f-cm-4func "CM 4 bit fn field" () 5 4) 233 1.1 skrll (dnf f-cm-3z "CM 3Z field" () 1 2) 234 1.1 skrll (dnf f-cm-4z "CM 4Z field" () 2 3) 235 1.1 skrll 236 1.1 skrll 238 1.1 skrll ; Enumerations. 239 1.1 skrll 240 1.1 skrll (define-normal-insn-enum 241 1.1 skrll opcodes "primary opcodes" () OP_ f-opcode 242 1.1 skrll (("SPECIAL" 0) ("REGIMM" 1) ("J" 2) ("JAL" 3) ("BEQ" 4) ("BNE" 5) ("BLEZ" 6) ("BGTZ" 7) 243 1.1 skrll ("ADDI" 8) ("ADDIU" 9) ("SLTI" 10) ("SLTIU" 11) ("ANDI" 12) ("ORI" 13) ("XORI" 14) ("LUI" 15) 244 1.1 skrll ("COP0" 16) ("COP1" 17) ("COP2" 18) ("COP3" 19) ("BEQL" 20) ("BNEL" 21) ("BLEZL" 22) ("BGTZL" 23) 245 1.1 skrll ("BMB0" 24) ("BMB1" 25) ("BMB2" 26) ("BMB3" 27) ("BBI" 28) ("BBV" 29) ("BBIN" 30) ("BBVN" 31) 246 1.1 skrll ("LB" 32) ("LH" 33) ("LW" 35) ("LBU" 36) ("LHU" 37) ("RAM" 39) 247 1.1 skrll ("SB" 40) ("SH" 41) ("SW" 43) ("ANDOI" 44) ("BMB" 45) ("ORUI" 47) 248 1.1 skrll ("LDW" 48) 249 1.1 skrll ("SDW" 56) ("ANDOUI" 63)) 250 1.1 skrll ) 251 1.1 skrll 252 1.1 skrll (define-normal-insn-enum 253 1.1 skrll q10_opcodes "iq10-only primary opcodes" () OP10_ f-opcode 254 1.1 skrll (("BMB" 6) ("ORUI" 15) ("BMBL" 22) ("ANDOUI" 47) ("BBIL" 60) ("BBVL" 61) ("BBINL" 62) ("BBVNL" 63)) 255 1.1 skrll ) 256 1.1 skrll 257 1.1 skrll (define-normal-insn-enum 258 1.1 skrll regimm-functions "branch sub-opcodes" () FUNC_ f-rt 259 1.1 skrll (("BLTZ" 0) ("BGEZ" 1) ("BLTZL" 2) ("BGEZL" 3) ("BLEZ" 4) ("BGTZ" 5) ("BLEZL" 6) ("BGTZL" 7) 260 1.1 skrll ("BRI" 8) ("BRV" 9) ("BCTX" 12) 261 1.1 skrll ("BLTZAL" 16) ("BGEZAL" 17) ("BLTZALL" 18) ("BGEZALL" 19) ("BLEZAL" 20) ("BGTZAL" 21) ("BLEZALL" 22) ("BGTZALL" 23)) 262 1.1 skrll ) 263 1.1 skrll 264 1.1 skrll (define-normal-insn-enum 265 1.1 skrll functions "function sub-opcodes" () FUNC_ f-func 266 1.1 skrll (("SLL" 0) ("SLMV" 1) ("SRL" 2) ("SRA" 3) ("SLLV" 4) ("SRMV" 5) ("SRLV" 6) ("SRAV" 7) 267 1.1 skrll ("JR" 8) ("JALR" 9) ("JCR" 10) ("SYSCALL" 12) ("BREAK" 13) ("SLEEP" 14) 268 1.1 skrll ("ADD" 32) ("ADDU" 33) ("SUB" 34) ("SUBU" 35) ("AND" 36) ("OR" 37) ("XOR" 38) ("NOR" 39) 269 1.1 skrll ("ADO16" 41) ("SLT" 42) ("SLTU" 43) ("MRGB" 45)) 270 1.1 skrll ) 271 1.1 skrll 272 1.1 skrll ; iq10 special function sub-opcodes 273 1.1 skrll (define-normal-insn-enum 274 1.1 skrll q10s_functions "iq10-only special function sub-opcodes" () FUNC10_ f-func 275 1.1 skrll (("YIELD" 14) ("CNT1S" 46)) 276 1.1 skrll ) 277 1.1 skrll 278 1.1 skrll ; coprocessor opcodes in concert with f-cp-grp 279 1.1 skrll (define-normal-insn-enum 280 1.1 skrll cop_functions "iq10 function sub-opcodes" () FUNC10_ f-func 281 1.1 skrll (("CFC" 0) ("LOCK" 1) ("CTC" 2) ("UNLK" 3) ("SWRD" 4) ("SWRDL" 5) ("SWWR" 6) ("SWWRU" 7) 282 1.1 skrll ("RBA" 8) ("RBAL" 9) ("RBAR" 10) ("DWRD" 12) ("DWRDL" 13) 283 1.1 skrll ("WBA" 16) ("WBAU" 17) ("WBAC" 18) ("CRC32" 20) ("CRC32B" 21) 284 1.1 skrll ("MCID" 32) ("DBD" 33) ("DBA" 34) ("DPWT" 35) ("AVAIL" 36) ("FREE" 37) ("CHKHDR" 38) ("TSTOD" 39) 285 1.1 skrll ("PKRLA" 40) ("PKRLAU" 41) ("PKRLAH" 42) ("PKRLAC" 43) ("CMPHDR" 44) 286 1.1 skrll 287 1.1 skrll ("CM64RS" 0) ("CM64RD" 1) ("CM64RI" 4) ("CM64CLR" 5) 288 1.1 skrll ("CM64SS" 8) ("CM64SD" 9) ("CM64SI" 12) 289 1.1 skrll ("CM64RA" 16) ("CM64RIA2" 20) ("CM128RIA2" 21) 290 1.1 skrll ("CM64SA" 24) ("CM64SIA2" 28) ("CM128SIA2" 29) 291 1.1 skrll ("CM32RS" 32) ("CM32RD" 33) ("CM32XOR" 34) ("CM32ANDN" 35) ("CM32RI" 36) ("CM128VSA" 38) 292 1.1 skrll ("CM32SS" 40) ("CM32SD" 41) ("CM32OR" 42) ("CM32AND" 43) ("CM32SI" 44) 293 1.1 skrll ("CM32RA" 48) 294 1.1 skrll ("CM32SA" 56) ) 295 1.1 skrll ) 296 1.1 skrll 297 1.1 skrll ; coprocessor opcodes in concert with f-cp-grp 298 1.1 skrll (define-normal-insn-enum 299 1.1 skrll cop_cm128_4functions "iq10 function sub-opcodes" () FUNC10_ f-cm-4func 300 1.1 skrll (("CM128RIA3" 4) ("CM128SIA3" 6)) 301 1.1 skrll ) 302 1.1 skrll 303 1.1 skrll (define-normal-insn-enum 304 1.1 skrll cop_cm128_3functions "iq10 function sub-opcodes" () FUNC10_ f-cm-3func 305 1.1 skrll (("CM128RIA4" 6) ("CM128SIA4" 7)) 306 1.1 skrll ) 307 1.1 skrll 308 1.1 skrll (define-normal-insn-enum 309 1.1 skrll cop2_functions "iq10 coprocessor sub-opcodes" () FUNC10_ f-cp-op 310 1.1 skrll (("PKRLI" 0) ("PKRLIU" 1) ("PKRLIH" 2) ("PKRLIC" 3) ("RBIR" 1) ("RBI" 2) ("RBIL" 3) ("WBIC" 5) ("WBI" 6) ("WBIU" 7)) 311 1.1 skrll ) 312 1.1 skrll 313 1.1 skrll (define-normal-insn-enum 314 1.1 skrll cop3_cam_functions "iq10 coprocessor cam sub-opcodes" () FUNC10_ f-cp-op-10 315 1.1 skrll (("CAM36" 16) ("CAM72" 17) ("CAM144" 18) ("CAM288" 19)) 316 1.1 skrll ) 317 1.1 skrll 318 1.1 skrll 320 1.1 skrll ; Attributes. 321 1.1 skrll 322 1.1 skrll (define-attr 323 1.1 skrll (for insn) 324 1.1 skrll (type boolean) 325 1.1 skrll (name YIELD-INSN) 326 1.1 skrll (comment "insn generates a context yield") 327 1.1 skrll ) 328 1.1 skrll 329 1.1 skrll (define-attr 330 1.1 skrll (for insn) 331 1.1 skrll (type boolean) 332 1.1 skrll (name LOAD-DELAY) 333 1.1 skrll (comment "insn has a load delay") 334 1.1 skrll ) 335 1.1 skrll 336 1.1 skrll (define-attr 337 1.1 skrll (for insn) 338 1.1 skrll (type boolean) 339 1.1 skrll (name EVEN-REG-NUM) 340 1.1 skrll (comment "insn requires an even numbered register in rt(2000) or rd(10)") 341 1.1 skrll ) 342 1.1 skrll 343 1.1 skrll (define-attr 344 1.1 skrll (for insn) 345 1.1 skrll (type boolean) 346 1.1 skrll (name UNSUPPORTED) 347 1.1 skrll (comment "insn is unsupported") 348 1.1 skrll ) 349 1.1 skrll 350 1.1 skrll (define-pmacro (define-reg-use-attr regfield) 351 1.1 skrll (define-attr 352 1.1 skrll (for insn) 353 1.1 skrll (type boolean) 354 1.1 skrll (name (.sym USES- (.upcase regfield))) 355 1.1 skrll (comment ("insn accesses register operand " regfield)))) 356 1.1 skrll 357 1.1 skrll (define-reg-use-attr "rd") 358 1.1 skrll (define-reg-use-attr "rs") 359 1.1 skrll (define-reg-use-attr "rt") 360 1.1 skrll (define-reg-use-attr "r31") 361 1.1 skrll 362 1.1 skrll 364 1.1 skrll ; Operands. 365 1.1 skrll 366 1.1 skrll (dnop rs "register Rs" () h-gr f-rs) 367 1.1 skrll (dnop rt "register Rt" () h-gr f-rt) 368 1.1 skrll (dnop rd "register Rd" () h-gr f-rd) 369 1.1 skrll (dnop rd-rs "register Rd from Rs" () h-gr f-rd-rs) 370 1.1 skrll (dnop rd-rt "register Rd from Rt" () h-gr f-rd-rt) 371 1.1 skrll (dnop rt-rs "register Rt from Rs" () h-gr f-rt-rs) 372 1.1 skrll (dnop shamt "shift amount" () h-uint f-shamt) 373 1.1 skrll (define-operand (name imm) (comment "immediate") (attrs) 374 1.1 skrll (type h-uint) (index f-imm) (handlers (parse "imm"))) 375 1.1 skrll (dnop offset "pc-relative offset" () h-iaddr f-offset) 376 1.1 skrll (dnop baseoff "base register offset" () h-iaddr f-imm) 377 1.1 skrll (dnop jmptarg "jump target" () h-iaddr f-jtarg) 378 1.1 skrll (dnop mask "mask" () h-uint f-mask) 379 1.1 skrll (dnop maskq10 "iq10 mask" () h-uint f-maskq10) 380 1.1 skrll (dnop maskl "mask left" () h-uint f-maskl) 381 1.1 skrll (dnop count "count" () h-uint f-count) 382 1.1 skrll (dnop _index "index" () h-uint f-index) 383 1.1 skrll (dnop execode "execcode" () h-uint f-excode) 384 1.1 skrll (dnop bytecount "byte count" () h-uint f-bytecount) 385 1.1 skrll (dnop cam-y "cam global opn y" () h-uint f-cam-y) 386 1.1 skrll (dnop cam-z "cam global mask z" () h-uint f-cam-z) 387 1.1 skrll (dnop cm-3func "CM 3 bit fn field" () h-uint f-cm-3func) 388 1.1 skrll (dnop cm-4func "CM 4 bit fn field" () h-uint f-cm-4func) 389 1.1 skrll (dnop cm-3z "CM 3 bit Z field" () h-uint f-cm-3z) 390 1.1 skrll (dnop cm-4z "CM 4 bit Z field" () h-uint f-cm-4z) 391 1.1 skrll 392 1.1 skrll ; Aliases for the rs and rt operands. This just makes the load/store 393 1.1 skrll ; insns easier to compare with the instruction set documentation. 394 1.1 skrll 395 1.1 skrll (dnop base "base register" () h-gr f-rs) 396 1.1 skrll (dnop maskr "mask right" () h-uint f-rs) 397 1.1 skrll (dnop bitnum "bit number" () h-uint f-rt) 398 1.1 skrll 399 1.1 skrll ; For high(foo). 400 1.1 skrll (define-operand 401 1.1 skrll (name hi16) 402 1.1 skrll (comment "high 16 bit immediate") 403 1.1 skrll (attrs) 404 1.1 skrll (type h-uint) 405 1.1 skrll (index f-imm) 406 1.1 skrll (handlers (parse "hi16")) 407 1.1 skrll ) 408 1.1 skrll 409 1.1 skrll ; For low(foo). 410 1.1 skrll (define-operand 411 1.1 skrll (name lo16) 412 1.1 skrll (comment "16 bit signed immediate, for low") 413 1.1 skrll (attrs) 414 1.1 skrll (type h-uint) 415 1.1 skrll (index f-imm) 416 1.1 skrll (handlers (parse "lo16")) 417 1.1 skrll ) 418 1.1 skrll 419 1.1 skrll ; For negated imm. 420 1.1 skrll (define-operand 421 1.1 skrll (name mlo16) 422 1.1 skrll (comment "negated 16 bit signed immediate") 423 1.1 skrll (attrs) 424 1.1 skrll (type h-uint) 425 1.1 skrll (index f-imm) 426 1.1 skrll (handlers (parse "mlo16")) 427 1.1 skrll ) 428 1.1 skrll 429 1.1 skrll ; For iq10 jmps 430 1.1 skrll ; In the future, we'll want the j & jal to use the 21 bit target, with 431 1.1 skrll ; the upper five bits shifted up. For now, don't use this. 432 1.1 skrll (define-operand 433 1.1 skrll (name jmptargq10) 434 1.1 skrll (comment "iq10 21-bit jump offset") 435 1.1 skrll (attrs) 436 1.1 skrll (type h-iaddr) 437 1.1 skrll (index f-jtargq10) 438 1.1 skrll (handlers (parse "jtargq10")) 439 1.1 skrll ) 440 1.1 skrll 441 1.1 skrll 443 1.1 skrll ; Instructions. 444 1.1 skrll 445 1.1 skrll ; A pmacro for use in semantic bodies of unimplemented insns. 446 1.1 skrll (define-pmacro (unimp mnemonic) (nop)) 447 1.1 skrll 448 1.1 skrll (define-pmacro (bitset? value bit-num) 449 1.1 skrll (and value (sll 1 bit-num))) 450 1.1 skrll 451 1.1 skrll (define-pmacro (bitclear? value bit-num) 452 1.1 skrll (not (bitset? value bit-num))) 453 1.1 skrll 454 1.1 skrll ; Arithmetic/logic instructions. 455 1.1 skrll 456 1.1 skrll (dni add2 "add registers" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 457 1.1 skrll "add ${rd-rs},$rt" 458 1.1 skrll (+ OP_SPECIAL rt rd-rs (f-shamt 0) FUNC_ADD) 459 1.1 skrll (set rd-rs (add rt rd-rs)) 460 1.1 skrll ()) 461 1.1 skrll 462 1.1 skrll (dni add "add registers" (USES-RD USES-RS USES-RT) 463 1.1 skrll "add $rd,$rs,$rt" 464 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_ADD) 465 1.1 skrll (set rd (add rs rt)) 466 1.1 skrll ()) 467 1.1 skrll 468 1.1 skrll 469 1.1 skrll (dni addi2 "add immediate" (ALIAS NO-DIS USES-RS USES-RT) 470 1.1 skrll "addi ${rt-rs},$lo16" 471 1.1 skrll (+ OP_ADDI rt-rs lo16) 472 1.1 skrll (set rt-rs (add rt-rs (ext SI (trunc HI lo16)))) 473 1.1 skrll ()) 474 1.1 skrll 475 1.1 skrll (dni addi "add immediate" (USES-RS USES-RT) 476 1.1 skrll "addi $rt,$rs,$lo16" 477 1.1 skrll (+ OP_ADDI rs rt lo16) 478 1.1 skrll (set rt (add rs (ext SI (trunc HI lo16)))) 479 1.1 skrll ()) 480 1.1 skrll 481 1.1 skrll (dni addiu2 "add immediate unsigned" (ALIAS NO-DIS USES-RS USES-RT) 482 1.1 skrll "addiu ${rt-rs},$lo16" 483 1.1 skrll (+ OP_ADDIU rt-rs lo16) 484 1.1 skrll (set rt-rs (add rt-rs (ext SI (trunc HI lo16)))) 485 1.1 skrll ()) 486 1.1 skrll 487 1.1 skrll (dni addiu "add immediate unsigned" (USES-RS USES-RT) 488 1.1 skrll "addiu $rt,$rs,$lo16" 489 1.1 skrll (+ OP_ADDIU rs rt lo16) 490 1.1 skrll (set rt (add rs (ext SI (trunc HI lo16)))) 491 1.1 skrll ()) 492 1.1 skrll 493 1.1 skrll (dni addu2 "add unsigned" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 494 1.1 skrll "addu ${rd-rs},$rt" 495 1.1 skrll (+ OP_SPECIAL rd-rs rt (f-shamt 0) FUNC_ADDU) 496 1.1 skrll (set rd-rs (add rd-rs rt)) 497 1.1 skrll ()) 498 1.1 skrll 499 1.1 skrll (dni addu "add unsigned" (USES-RD USES-RS USES-RT) 500 1.1 skrll "addu $rd,$rs,$rt" 501 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_ADDU) 502 1.1 skrll (set rd (add rs rt)) 503 1.1 skrll ()) 504 1.1 skrll 505 1.1 skrll (dni ado162 "add 16, ones complement" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 506 1.1 skrll "ado16 ${rd-rs},$rt" 507 1.1 skrll (+ OP_SPECIAL rd-rs rt (f-shamt 0) FUNC_ADO16) 508 1.1 skrll (sequence ((HI high) (HI low)) 509 1.1 skrll (set low (add HI (and HI rd-rs #xFFFF) (and HI rt #xFFFF))) 510 1.1 skrll (set high (add HI (srl rd-rs 16) (srl rt 16))) 511 1.1 skrll (set rd-rs (or SI (sll SI high 16) low))) 512 1.1 skrll ()) 513 1.1 skrll 514 1.1 skrll (dni ado16 "add 16, ones complement" (USES-RD USES-RS USES-RT) 515 1.1 skrll "ado16 $rd,$rs,$rt" 516 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_ADO16) 517 1.1 skrll (sequence ((HI high) (HI low)) 518 1.1 skrll (set low (add HI (and HI rs #xFFFF) (and HI rt #xFFFF))) 519 1.1 skrll (set high (add HI (srl rs 16) (srl rt 16))) 520 1.1 skrll (set rd (or SI (sll SI high 16) low))) 521 1.1 skrll ()) 522 1.1 skrll 523 1.1 skrll (dni and2 "and register" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 524 1.1 skrll "and ${rd-rs},$rt" 525 1.1 skrll (+ OP_SPECIAL rd-rs rt (f-shamt 0) FUNC_AND) 526 1.1 skrll (set rd-rs (and rd-rs rt)) 527 1.1 skrll ()) 528 1.1 skrll 529 1.1 skrll (dni and "and register" (USES-RD USES-RS USES-RT) 530 1.1 skrll "and $rd,$rs,$rt" 531 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_AND) 532 1.1 skrll (set rd (and rs rt)) 533 1.1 skrll ()) 534 1.1 skrll 535 1.1 skrll (dni andi2 "and immediate" (ALIAS NO-DIS USES-RS USES-RT) 536 1.1 skrll "andi ${rt-rs},$lo16" 537 1.1 skrll (+ OP_ANDI rt-rs lo16) 538 1.1 skrll (set rt-rs (and rt-rs (zext SI lo16))) 539 1.1 skrll ()) 540 1.1 skrll 541 1.1 skrll (dni andi "and immediate" (USES-RS USES-RT) 542 1.1 skrll "andi $rt,$rs,$lo16" 543 1.1 skrll (+ OP_ANDI rs rt lo16) 544 1.1 skrll (set rt (and rs (zext SI lo16))) 545 1.1 skrll ()) 546 1.1 skrll 547 1.1 skrll (dni andoi2 "and ones immediate" (ALIAS NO-DIS USES-RS USES-RT) 548 1.1 skrll "andoi ${rt-rs},$lo16" 549 1.1 skrll (+ OP_ANDOI rt-rs lo16) 550 1.1 skrll (set rt-rs (and rt-rs (or #xFFFF0000 (ext SI (trunc HI lo16))))) 551 1.1 skrll ()) 552 1.1 skrll 553 1.1 skrll (dni andoi "and ones immediate" (USES-RS USES-RT) 554 1.1 skrll "andoi $rt,$rs,$lo16" 555 1.1 skrll (+ OP_ANDOI rs rt lo16) 556 1.1 skrll (set rt (and rs (or #xFFFF0000 (ext SI (trunc HI lo16))))) 557 1.1 skrll ()) 558 1.1 skrll 559 1.1 skrll (dni nor2 "nor" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 560 1.1 skrll "nor ${rd-rs},$rt" 561 1.1 skrll (+ OP_SPECIAL rd-rs rt (f-shamt 0) FUNC_NOR) 562 1.1 skrll (set rd-rs (inv (or rd-rs rt))) 563 1.1 skrll ()) 564 1.1 skrll 565 1.1 skrll (dni nor "nor" (USES-RD USES-RS USES-RT) 566 1.1 skrll "nor $rd,$rs,$rt" 567 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_NOR) 568 1.1 skrll (set rd (inv (or rs rt))) 569 1.1 skrll ()) 570 1.1 skrll 571 1.1 skrll (dni or2 "or" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 572 1.1 skrll "or ${rd-rs},$rt" 573 1.1 skrll (+ OP_SPECIAL rd-rs rt (f-shamt 0) FUNC_OR) 574 1.1 skrll (set rd-rs (or rd-rs rt)) 575 1.1 skrll ()) 576 1.1 skrll 577 1.1 skrll (dni or "or" (USES-RD USES-RS USES-RT) 578 1.1 skrll "or $rd,$rs,$rt" 579 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_OR) 580 1.1 skrll (set rd (or rs rt)) 581 1.1 skrll ()) 582 1.1 skrll 583 1.1 skrll (dni ori2 "or immediate" (ALIAS NO-DIS USES-RS USES-RT) 584 1.1 skrll "ori ${rt-rs},$lo16" 585 1.1 skrll (+ OP_ORI rt-rs lo16) 586 1.1 skrll (set rt-rs (or rt-rs (zext SI lo16))) 587 1.1 skrll ()) 588 1.1 skrll 589 1.1 skrll (dni ori "or immediate" (USES-RS USES-RT) 590 1.1 skrll "ori $rt,$rs,$lo16" 591 1.1 skrll (+ OP_ORI rs rt lo16) 592 1.1 skrll (set rt (or rs (zext SI lo16))) 593 1.1 skrll ()) 594 1.1 skrll 595 1.1 skrll (dni ram "rotate and mask" (USES-RD USES-RT) 596 1.1 skrll "ram $rd,$rt,$shamt,$maskl,$maskr" 597 1.1 skrll (+ OP_RAM maskr rt rd shamt (f-5 0) maskl) 598 1.1 skrll (sequence () 599 1.1 skrll (set rd (ror rt shamt)) 600 1.1 skrll (set rd (and rd (srl #xFFFFFFFF maskl))) 601 1.1 skrll (set rd (and rd (sll #xFFFFFFFF maskr)))) 602 1.1 skrll ()) 603 1.1 skrll 604 1.1 skrll (dni sll "shift left logical" (USES-RD USES-RT) 605 1.1 skrll "sll $rd,$rt,$shamt" 606 1.1 skrll (+ OP_SPECIAL (f-rs 0) rt rd shamt (f-func 0)) 607 1.1 skrll (set rd (sll rt shamt)) 608 1.1 skrll ()) 609 1.1 skrll 610 1.1 skrll (dni sllv2 "shift left logical variable" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 611 1.1 skrll "sllv ${rd-rt},$rs" 612 1.1 skrll (+ OP_SPECIAL rs rd-rt (f-shamt 0) FUNC_SLLV) 613 1.1 skrll (set rd-rt (sll rd-rt (and rs #x1F))) 614 1.1 skrll ()) 615 1.1 skrll 616 1.1 skrll (dni sllv "shift left logical variable" (USES-RD USES-RS USES-RT) 617 1.1 skrll "sllv $rd,$rt,$rs" 618 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_SLLV) 619 1.1 skrll (set rd (sll rt (and rs #x1F))) 620 1.1 skrll ()) 621 1.1 skrll 622 1.1 skrll (dni slmv2 "shift left and mask variable" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 623 1.1 skrll "slmv ${rd-rt},$rs,$shamt" 624 1.1 skrll (+ OP_SPECIAL rs rd-rt shamt FUNC_SLMV) 625 1.1 skrll (set rd-rt (and (sll rd-rt shamt) (srl #xFFFFFFFF rs))) 626 1.1 skrll ()) 627 1.1 skrll 628 1.1 skrll (dni slmv "shift left and mask variable" (USES-RD USES-RS USES-RT) 629 1.1 skrll "slmv $rd,$rt,$rs,$shamt" 630 1.1 skrll (+ OP_SPECIAL rs rt rd shamt FUNC_SLMV) 631 1.1 skrll (set rd (and (sll rt shamt) (srl #xFFFFFFFF rs))) 632 1.1 skrll ()) 633 1.1 skrll 634 1.1 skrll (dni slt2 "set if less than" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 635 1.1 skrll "slt ${rd-rs},$rt" 636 1.1 skrll (+ OP_SPECIAL rt rd-rs (f-shamt 0) FUNC_SLT) 637 1.1 skrll (if (lt rd-rs rt) 638 1.1 skrll (set rd-rs 1) 639 1.1 skrll (set rd-rs 0)) 640 1.1 skrll ()) 641 1.1 skrll 642 1.1 skrll (dni slt "set if less than" (USES-RD USES-RS USES-RT) 643 1.1 skrll "slt $rd,$rs,$rt" 644 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_SLT) 645 1.1 skrll (if (lt rs rt) 646 1.1 skrll (set rd 1) 647 1.1 skrll (set rd 0)) 648 1.1 skrll ()) 649 1.1 skrll 650 1.1 skrll (dni slti2 "set if less than immediate" (ALIAS NO-DIS USES-RS USES-RT) 651 1.1 skrll "slti ${rt-rs},$imm" 652 1.1 skrll (+ OP_SLTI rt-rs imm) 653 1.1 skrll (if (lt rt-rs (ext SI (trunc HI imm))) 654 1.1 skrll (set rt-rs 1) 655 1.1 skrll (set rt-rs 0)) 656 1.1 skrll ()) 657 1.1 skrll 658 1.1 skrll (dni slti "set if less than immediate" (USES-RS USES-RT) 659 1.1 skrll "slti $rt,$rs,$imm" 660 1.1 skrll (+ OP_SLTI rs rt imm) 661 1.1 skrll (if (lt rs (ext SI (trunc HI imm))) 662 1.1 skrll (set rt 1) 663 1.1 skrll (set rt 0)) 664 1.1 skrll ()) 665 1.1 skrll 666 1.1 skrll (dni sltiu2 "set if less than immediate unsigned" (ALIAS NO-DIS USES-RS USES-RT) 667 1.1 skrll "sltiu ${rt-rs},$imm" 668 1.1 skrll (+ OP_SLTIU rt-rs imm) 669 1.1 skrll (if (ltu rt-rs (ext SI (trunc HI imm))) 670 1.1 skrll (set rt-rs 1) 671 1.1 skrll (set rt-rs 0)) 672 1.1 skrll ()) 673 1.1 skrll 674 1.1 skrll (dni sltiu "set if less than immediate unsigned" (USES-RS USES-RT) 675 1.1 skrll "sltiu $rt,$rs,$imm" 676 1.1 skrll (+ OP_SLTIU rs rt imm) 677 1.1 skrll (if (ltu rs (ext SI (trunc HI imm))) 678 1.1 skrll (set rt 1) 679 1.1 skrll (set rt 0)) 680 1.1 skrll ()) 681 1.1 skrll 682 1.1 skrll (dni sltu2 "set if less than unsigned" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 683 1.1 skrll "sltu ${rd-rs},$rt" 684 1.1 skrll (+ OP_SPECIAL rd-rs rt (f-shamt 0) FUNC_SLTU) 685 1.1 skrll (if (ltu rd-rs rt) 686 1.1 skrll (set rd-rs 1) 687 1.1 skrll (set rd-rs 0)) 688 1.1 skrll ()) 689 1.1 skrll 690 1.1 skrll (dni sltu "set if less than unsigned" (USES-RD USES-RS USES-RT) 691 1.1 skrll "sltu $rd,$rs,$rt" 692 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_SLTU) 693 1.1 skrll (if (ltu rs rt) 694 1.1 skrll (set rd 1) 695 1.1 skrll (set rd 0)) 696 1.1 skrll ()) 697 1.1 skrll 698 1.1 skrll (dni sra2 "shift right arithmetic" (ALIAS NO-DIS USES-RD USES-RT) 699 1.1 skrll "sra ${rd-rt},$shamt" 700 1.1 skrll (+ OP_SPECIAL (f-rs 0) rd-rt shamt FUNC_SRA) 701 1.1 skrll (set rd-rt (sra rd-rt shamt)) 702 1.1 skrll ()) 703 1.1 skrll 704 1.1 skrll (dni sra "shift right arithmetic" (USES-RD USES-RT) 705 1.1 skrll "sra $rd,$rt,$shamt" 706 1.1 skrll (+ OP_SPECIAL (f-rs 0) rt rd shamt FUNC_SRA) 707 1.1 skrll (set rd (sra rt shamt)) 708 1.1 skrll ()) 709 1.1 skrll 710 1.1 skrll (dni srav2 "shift right arithmetic variable" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 711 1.1 skrll "srav ${rd-rt},$rs" 712 1.1 skrll (+ OP_SPECIAL rs rd-rt (f-shamt 0) FUNC_SRAV) 713 1.1 skrll (set rd-rt (sra rd-rt (and rs #x1F))) 714 1.1 skrll ()) 715 1.1 skrll 716 1.1 skrll (dni srav "shift right arithmetic variable" (USES-RD USES-RS USES-RT) 717 1.1 skrll "srav $rd,$rt,$rs" 718 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_SRAV) 719 1.1 skrll (set rd (sra rt (and rs #x1F))) 720 1.1 skrll ()) 721 1.1 skrll 722 1.1 skrll (dni srl "shift right logical" (USES-RD USES-RT) 723 1.1 skrll "srl $rd,$rt,$shamt" 724 1.1 skrll (+ OP_SPECIAL (f-rs 0) rt rd shamt FUNC_SRL) 725 1.1 skrll (set rd (srl rt shamt)) 726 1.1 skrll ()) 727 1.1 skrll 728 1.1 skrll (dni srlv2 "shift right logical variable" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 729 1.1 skrll "srlv ${rd-rt},$rs" 730 1.1 skrll (+ OP_SPECIAL rs rd-rt (f-shamt 0) FUNC_SRLV) 731 1.1 skrll (set rd-rt (srl rd-rt (and rs #x1F))) 732 1.1 skrll ()) 733 1.1 skrll 734 1.1 skrll (dni srlv "shift right logical variable" (USES-RD USES-RS USES-RT) 735 1.1 skrll "srlv $rd,$rt,$rs" 736 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_SRLV) 737 1.1 skrll (set rd (srl rt (and rs #x1F))) 738 1.1 skrll ()) 739 1.1 skrll 740 1.1 skrll (dni srmv2 "shift right and mask variable" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 741 1.1 skrll "srmv ${rd-rt},$rs,$shamt" 742 1.1 skrll (+ OP_SPECIAL rs rd-rt shamt FUNC_SRMV) 743 1.1 skrll (set rd-rt (and (srl rd-rt shamt) (sll #xFFFFFFFF rs))) 744 1.1 skrll ()) 745 1.1 skrll 746 1.1 skrll (dni srmv "shift right and mask variable" (USES-RD USES-RS USES-RT) 747 1.1 skrll "srmv $rd,$rt,$rs,$shamt" 748 1.1 skrll (+ OP_SPECIAL rs rt rd shamt FUNC_SRMV) 749 1.1 skrll (set rd (and (srl rt shamt) (sll #xFFFFFFFF rs))) 750 1.1 skrll ()) 751 1.1 skrll 752 1.1 skrll (dni sub2 "subtract" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 753 1.1 skrll "sub ${rd-rs},$rt" 754 1.1 skrll (+ OP_SPECIAL rt rd-rs (f-shamt 0) FUNC_SUB) 755 1.1 skrll (set rd-rs (sub rd-rs rt)) 756 1.1 skrll ()) 757 1.1 skrll 758 1.1 skrll (dni sub "subtract" (USES-RD USES-RS USES-RT) 759 1.1 skrll "sub $rd,$rs,$rt" 760 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_SUB) 761 1.1 skrll (set rd (sub rs rt)) 762 1.1 skrll ()) 763 1.1 skrll 764 1.1 skrll (dni subu2 "subtract unsigned" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 765 1.1 skrll "subu ${rd-rs},$rt" 766 1.1 skrll (+ OP_SPECIAL rt rd-rs (f-shamt 0) FUNC_SUBU) 767 1.1 skrll (set rd-rs (sub rd-rs rt)) 768 1.1 skrll ()) 769 1.1 skrll 770 1.1 skrll (dni subu "subtract unsigned" (USES-RD USES-RS USES-RT) 771 1.1 skrll "subu $rd,$rs,$rt" 772 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_SUBU) 773 1.1 skrll (set rd (sub rs rt)) 774 1.1 skrll ()) 775 1.1 skrll 776 1.1 skrll (dni xor2 "exclusive or" (ALIAS NO-DIS USES-RD USES-RS USES-RT) 777 1.1 skrll "xor ${rd-rs},$rt" 778 1.1 skrll (+ OP_SPECIAL rt rd-rs (f-shamt 0) FUNC_XOR) 779 1.1 skrll (set rd-rs (xor rd-rs rt)) 780 1.1 skrll ()) 781 1.1 skrll 782 1.1 skrll (dni xor "exclusive or" (USES-RD USES-RS USES-RT) 783 1.1 skrll "xor $rd,$rs,$rt" 784 1.1 skrll (+ OP_SPECIAL rs rt rd (f-shamt 0) FUNC_XOR) 785 1.1 skrll (set rd (xor rs rt)) 786 1.1 skrll ()) 787 1.1 skrll 788 1.1 skrll (dni xori2 "exclusive or immediate" (ALIAS NO-DIS USES-RS USES-RT) 789 1.1 skrll "xori ${rt-rs},$lo16" 790 1.1 skrll (+ OP_XORI rt-rs lo16) 791 1.1 skrll (set rt-rs (xor rt-rs (zext SI lo16))) 792 1.1 skrll ()) 793 1.1 skrll 794 1.1 skrll (dni xori "exclusive or immediate" (USES-RS USES-RT) 795 1.1 skrll "xori $rt,$rs,$lo16" 796 1.1 skrll (+ OP_XORI rs rt lo16) 797 1.1 skrll (set rt (xor rs (zext SI lo16))) 798 1.1 skrll ()) 799 1.1 skrll 800 1.1 skrll 802 1.1 skrll ; Branch instructions. 803 1.1 skrll 804 1.1 skrll (dni bbi "branch bit immediate" (USES-RS) 805 1.1 skrll "bbi $rs($bitnum),$offset" 806 1.1 skrll (+ OP_BBI rs bitnum offset) 807 1.1 skrll (if (bitset? rs bitnum) 808 1.1 skrll (delay 1 (set pc offset))) 809 1.1 skrll ()) 810 1.1 skrll 811 1.1 skrll (dni bbin "branch bit immediate negated" (USES-RS) 812 1.1 skrll "bbin $rs($bitnum),$offset" 813 1.1 skrll (+ OP_BBIN rs bitnum offset) 814 1.1 skrll (if (bitclear? rs bitnum) 815 1.1 skrll (delay 1 (set pc offset))) 816 1.1 skrll ()) 817 1.1 skrll 818 1.1 skrll (dni bbv "branch bit variable" (USES-RS USES-RT) 819 1.1 skrll "bbv $rs,$rt,$offset" 820 1.1 skrll (+ OP_BBV rs rt offset) 821 1.1 skrll (if (bitset? rs (and rt #x1F)) 822 1.1 skrll (delay 1 (set pc offset))) 823 1.1 skrll ()) 824 1.1 skrll 825 1.1 skrll (dni bbvn "branch bit variable negated" (USES-RS USES-RT) 826 1.1 skrll "bbvn $rs,$rt,$offset" 827 1.1 skrll (+ OP_BBVN rs rt offset) 828 1.1 skrll (if (bitclear? rs (and rt #x1F)) 829 1.1 skrll (delay 1 (set pc offset))) 830 1.1 skrll ()) 831 1.1 skrll 832 1.1 skrll (dni beq "branch if equal" (USES-RS USES-RT) 833 1.1 skrll "beq $rs,$rt,$offset" 834 1.1 skrll (+ OP_BEQ rs rt offset) 835 1.1 skrll (if (eq rs rt) 836 1.1 skrll (delay 1 (set pc offset))) 837 1.1 skrll ()) 838 1.1 skrll 839 1.1 skrll (dni beql "branch if equal likely" (USES-RS USES-RT) 840 1.1 skrll "beql $rs,$rt,$offset" 841 1.1 skrll (+ OP_BEQL rs rt offset) 842 1.1 skrll (if (eq rs rt) 843 1.1 skrll (delay 1 (set pc offset)) 844 1.1 skrll (skip 1)) 845 1.1 skrll ()) 846 1.1 skrll 847 1.1 skrll (dni bgez "branch if greater than or equal to zero" (USES-RS) 848 1.1 skrll "bgez $rs,$offset" 849 1.1 skrll (+ OP_REGIMM rs FUNC_BGEZ offset) 850 1.1 skrll (if (ge rs 0) 851 1.1 skrll (delay 1 (set pc offset))) 852 1.1 skrll ()) 853 1.1 skrll 854 1.1 skrll (dni bgezal "branch if greater than or equal to zero and link" (USES-RS USES-R31) 855 1.1 skrll "bgezal $rs,$offset" 856 1.1 skrll (+ OP_REGIMM rs FUNC_BGEZAL offset) 857 1.1 skrll (if (ge rs 0) 858 1.1 skrll (sequence () 859 1.1 skrll (set (reg h-gr 31) (add pc 8)) 860 1.1 skrll (delay 1 (set pc offset)))) 861 1.1 skrll ()) 862 1.1 skrll 863 1.1 skrll (dni bgezall 864 1.1 skrll "branch if greater than equal to zero and link likely" (USES-RS USES-R31) 865 1.1 skrll "bgezall $rs,$offset" 866 1.1 skrll (+ OP_REGIMM rs FUNC_BGEZALL offset) 867 1.1 skrll (if (ge rs 0) 868 1.1 skrll (sequence () 869 1.1 skrll (set (reg h-gr 31) (add pc 8)) 870 1.1 skrll (delay 1 (set pc offset))) 871 1.1 skrll (skip 1)) 872 1.1 skrll ()) 873 1.1 skrll 874 1.1 skrll (dni bgezl "branch if greater or equal to zero likely" (USES-RS) 875 1.1 skrll "bgezl $rs,$offset" 876 1.1 skrll (+ OP_REGIMM rs FUNC_BGEZL offset) 877 1.1 skrll (if (ge rs 0) 878 1.1 skrll (delay 1 (set pc offset)) 879 1.1 skrll (skip 1)) 880 1.1 skrll ()) 881 1.1 skrll 882 1.1 skrll (dni bltz "branch if less than zero" (USES-RS) 883 1.1 skrll "bltz $rs,$offset" 884 1.1 skrll (+ OP_REGIMM rs FUNC_BLTZ offset) 885 1.1 skrll (if (lt rs 0) 886 1.1 skrll (delay 1 (set pc offset))) 887 1.1 skrll ()) 888 1.1 skrll 889 1.1 skrll (dni bltzl "branch if less than zero likely" (USES-RS) 890 1.1 skrll "bltzl $rs,$offset" 891 1.1 skrll (+ OP_REGIMM rs FUNC_BLTZL offset) 892 1.1 skrll (if (lt rs 0) 893 1.1 skrll (delay 1 (set pc offset)) 894 1.1 skrll (skip 1)) 895 1.1 skrll ()) 896 1.1 skrll 897 1.1 skrll (dni bltzal "branch if less than zero and link" (USES-RS USES-R31) 898 1.1 skrll "bltzal $rs,$offset" 899 1.1 skrll (+ OP_REGIMM rs FUNC_BLTZAL offset) 900 1.1 skrll (if (lt rs 0) 901 1.1 skrll (sequence () 902 1.1 skrll (set (reg h-gr 31) (add pc 8)) 903 1.1 skrll (delay 1 (set pc offset)))) 904 1.1 skrll ()) 905 1.1 skrll 906 1.1 skrll (dni bltzall "branch if less than zero and link likely" (USES-RS USES-R31) 907 1.1 skrll "bltzall $rs,$offset" 908 1.1 skrll (+ OP_REGIMM rs FUNC_BLTZALL offset) 909 1.1 skrll (if (lt rs 0) 910 1.1 skrll (sequence () 911 1.1 skrll (set (reg h-gr 31) (add pc 8)) 912 1.1 skrll (delay 1 (set pc offset))) 913 1.1 skrll (skip 1)) 914 1.1 skrll ()) 915 1.1 skrll 916 1.1 skrll (dni bmb0 "branch if matching byte-lane 0" (USES-RS USES-RT) 917 1.1 skrll "bmb0 $rs,$rt,$offset" 918 1.1 skrll (+ OP_BMB0 rs rt offset) 919 1.1 skrll (if (eq (and rs #xFF) (and rt #xFF)) 920 1.1 skrll (delay 1 (set pc offset))) 921 1.1 skrll ()) 922 1.1 skrll 923 1.1 skrll (dni bmb1 "branch if matching byte-lane 1" (USES-RS USES-RT) 924 1.1 skrll "bmb1 $rs,$rt,$offset" 925 1.1 skrll (+ OP_BMB1 rs rt offset) 926 1.1 skrll (if (eq (and rs #xFF00) (and rt #xFF00)) 927 1.1 skrll (delay 1 (set pc offset))) 928 1.1 skrll ()) 929 1.1 skrll 930 1.1 skrll (dni bmb2 "branch if matching byte-lane 2" (USES-RS USES-RT) 931 1.1 skrll "bmb2 $rs,$rt,$offset" 932 1.1 skrll (+ OP_BMB2 rs rt offset) 933 1.1 skrll (if (eq (and rs #xFF0000) (and rt #xFF0000)) 934 1.1 skrll (delay 1 (set pc offset))) 935 1.1 skrll ()) 936 1.1 skrll 937 1.1 skrll (dni bmb3 "branch if matching byte-lane 3" (USES-RS USES-RT) 938 1.1 skrll "bmb3 $rs,$rt,$offset" 939 1.1 skrll (+ OP_BMB3 rs rt offset) 940 1.1 skrll (if (eq (and rs #xFF000000) (and rt #xFF000000)) 941 1.1 skrll (delay 1 (set pc offset))) 942 1.1 skrll ()) 943 1.1 skrll 944 1.1 skrll (dni bne "branch if not equal" (USES-RS USES-RT) 945 1.1 skrll "bne $rs,$rt,$offset" 946 1.1 skrll (+ OP_BNE rs rt offset) 947 1.1 skrll (if (ne rs rt) 948 1.1 skrll (delay 1 (set pc offset))) 949 1.1 skrll ()) 950 1.1 skrll 951 1.1 skrll (dni bnel "branch if not equal likely" (USES-RS USES-RT) 952 1.1 skrll "bnel $rs,$rt,$offset" 953 1.1 skrll (+ OP_BNEL rs rt offset) 954 1.1 skrll (if (ne rs rt) 955 1.1 skrll (delay 1 (set pc offset)) 956 1.1 skrll (skip 1)) 957 1.1 skrll ()) 958 1.1 skrll 959 1.1 skrll 961 1.1 skrll 962 1.1 skrll 964 1.1 skrll ; Jump instructions. 965 1.1 skrll ; Might as well jump! 966 1.1 skrll 967 1.1 skrll (dni jalr "jump and link register" (USES-RD USES-RS) 968 1.1 skrll "jalr $rd,$rs" 969 1.1 skrll (+ OP_SPECIAL rs (f-rt 0) rd (f-shamt 0) FUNC_JALR) 970 1.1 skrll (delay 1 971 1.1 skrll (sequence () 972 1.1 skrll (set rd (add pc 8)) 973 1.1 skrll (set pc rs))) 974 1.1 skrll ()) 975 1.1 skrll 976 1.1 skrll (dni jr "jump register" (USES-RS) 977 1.1 skrll "jr $rs" 978 1.1 skrll (+ OP_SPECIAL rs (f-rt 0) (f-rd 0) (f-shamt 0) FUNC_JR) 979 1.1 skrll (delay 1 (set pc rs)) 980 1.1 skrll ()) 981 1.1 skrll 982 1.1 skrll 984 1.1 skrll ; Load instructions. 985 1.1 skrll 986 1.1 skrll (dni lb "load byte" (LOAD-DELAY USES-RS USES-RT) 987 1.1 skrll "lb $rt,$lo16($base)" 988 1.1 skrll (+ OP_LB base rt lo16) 989 1.1 skrll (set rt (ext WI (mem QI (add base (ext SI (trunc HI lo16)))))) 990 1.1 skrll ; (sequence ((SI addr) (SI word)) 991 1.1 skrll ; (set addr (add base lo16)) 992 1.1 skrll ; (set word (mem SI (and addr (inv 3)))) 993 1.1 skrll ; (set word (srl word (sll (and addr 2) 3))) 994 1.1 skrll ; (set rt (ext SI word))) 995 1.1 skrll ()) 996 1.1 skrll 997 1.1 skrll (dni lbu "load byte unsigned" (LOAD-DELAY USES-RS USES-RT) 998 1.1 skrll "lbu $rt,$lo16($base)" 999 1.1 skrll (+ OP_LBU base rt lo16) 1000 1.1 skrll (set rt (zext WI (mem QI (add base (ext SI (trunc HI lo16)))))) 1001 1.1 skrll ; (sequence ((SI addr) (SI word)) 1002 1.1 skrll ; (set addr (add base lo16)) 1003 1.1 skrll ; (set word (mem SI (and addr (inv 3)))) 1004 1.1 skrll ; (set rt (srl word (sll (and addr 2) 3)))) 1005 1.1 skrll ()) 1006 1.1 skrll 1007 1.1 skrll (dni lh "load half word" (LOAD-DELAY USES-RS USES-RT) 1008 1.1 skrll "lh $rt,$lo16($base)" 1009 1.1 skrll (+ OP_LH base rt lo16) 1010 1.1 skrll (set rt (ext WI (mem HI (add base (ext SI (trunc HI lo16)))))) 1011 1.1 skrll ; (sequence ((SI addr) (HI word)) 1012 1.1 skrll ; (set addr (add base lo16)) 1013 1.1 skrll ; (set word (mem SI (and addr (inv 3)))) 1014 1.1 skrll ; (set word (srl word (sll (and addr 1) 4))) 1015 1.1 skrll ; (set rt (ext SI word))) 1016 1.1 skrll ()) 1017 1.1 skrll 1018 1.1 skrll (dni lhu "load half word unsigned" (LOAD-DELAY USES-RS USES-RT) 1019 1.1 skrll "lhu $rt,$lo16($base)" 1020 1.1 skrll (+ OP_LHU base rt lo16) 1021 1.1 skrll (set rt (zext WI (mem HI (add base (ext SI (trunc HI lo16)))))) 1022 1.1 skrll ; (sequence ((SI addr) (SI word)) 1023 1.1 skrll ; (set addr (add base lo16)) 1024 1.1 skrll ; (set word (mem SI (and addr (inv 3)))) 1025 1.1 skrll ; (set rt (srl word (sll (and addr 1) 4)))) 1026 1.1 skrll ()) 1027 1.1 skrll 1028 1.1 skrll (dni lui "load upper immediate" (USES-RT) 1029 1.1 skrll "lui $rt,$hi16" 1030 1.1 skrll (+ OP_LUI (f-rs 0) rt hi16) 1031 1.1 skrll (set rt (sll hi16 16)) 1032 1.1 skrll ()) 1033 1.1 skrll 1034 1.1 skrll (dni lw "load word" (LOAD-DELAY USES-RS USES-RT) 1035 1.1 skrll "lw $rt,$lo16($base)" 1036 1.1 skrll (+ OP_LW base rt lo16) 1037 1.1 skrll (set rt (mem SI (add base (ext SI (trunc HI lo16))))) 1038 1.1 skrll ()) 1039 1.1 skrll 1040 1.1 skrll 1042 1.1 skrll ; Store instructions. 1043 1.1 skrll 1044 1.1 skrll (dni sb "store byte" (USES-RS USES-RT) 1045 1.1 skrll "sb $rt,$lo16($base)" 1046 1.1 skrll (+ OP_SB base rt lo16) 1047 1.1 skrll (set (mem QI (add base (ext SI (trunc HI lo16)))) (and QI rt #xFF)) 1048 1.1 skrll ()) 1049 1.1 skrll 1050 1.1 skrll (dni sh "store half word" (USES-RS USES-RT) 1051 1.1 skrll "sh $rt,$lo16($base)" 1052 1.1 skrll (+ OP_SH base rt lo16) 1053 1.1 skrll (set (mem HI (add base (ext SI (trunc HI lo16)))) (and HI rt #xFFFF)) 1054 1.1 skrll ()) 1055 1.1 skrll 1056 1.1 skrll (dni sw "store word" (USES-RS USES-RT) 1057 1.1 skrll "sw $rt,$lo16($base)" 1058 1.1 skrll (+ OP_SW base rt lo16) 1059 1.1 skrll (set (mem SI (add base (ext SI (trunc HI lo16)))) rt) 1060 1.1 skrll ()) 1061 1.1 skrll 1062 1.1.1.4 christos 1064 1.1 skrll ; Special instructions for simulation/debugging 1065 1.1 skrll (dni break "breakpoint" () 1066 1.1 skrll "break" 1067 1.1 skrll (+ OP_SPECIAL (f-rs 0) (f-rt 0) (f-rd 0) (f-shamt 0) FUNC_BREAK) 1068 1.1 skrll (c-call VOID "do_break" pc) 1069 1.1 skrll ()) 1070 1.1 skrll 1071 1.1 skrll (dni syscall "system call" (YIELD-INSN) 1072 1.1 skrll "syscall" 1073 1.1 skrll (+ OP_SPECIAL execode (f-func 12)) 1074 1.1 skrll (c-call VOID "do_syscall" pc) 1075 1.1 skrll ()) 1076 1.1 skrll 1077 1.1 skrll ; Macro instructions, common to iq10 & iq2000 1078 1.1 skrll 1079 1.1 skrll (dnmi nop "nop" () 1080 1.1 skrll "nop" 1081 1.1 skrll (emit sll (rd 0) (rt 0) (shamt 0)) 1082 1.1 skrll ) 1083 1.1 skrll 1084 1.1 skrll (dnmi li "load immediate" (USES-RS NO-DIS) 1085 1.1 skrll "li $rs,$imm" 1086 1.1 skrll (emit ori (rt 0) rs imm) 1087 1.1 skrll ) 1088 1.1 skrll 1089 1.1 skrll (dnmi move "move" (USES-RD USES-RT NO-DIS) 1090 1.1 skrll "move $rd,$rt" 1091 1.1 skrll (emit or rd (rs 0) rt) 1092 1.1 skrll ) 1093 1.1 skrll 1094 1.1 skrll (dnmi lb-base-0 "load byte - implied base 0" (USES-RT NO-DIS) 1095 1.1 skrll "lb $rt,$lo16" 1096 1.1 skrll (emit lb rt lo16 (base 0)) 1097 1.1 skrll ) 1098 1.1 skrll 1099 1.1 skrll (dnmi lbu-base-0 "load byte unsigned - implied base 0" (USES-RT NO-DIS) 1100 1.1 skrll "lbu $rt,$lo16" 1101 1.1 skrll (emit lbu rt lo16 (base 0)) 1102 1.1 skrll ) 1103 1.1 skrll 1104 1.1 skrll (dnmi lh-base-0 "load half - implied base 0" (USES-RT NO-DIS) 1105 1.1 skrll "lh $rt,$lo16" 1106 1.1 skrll (emit lh rt lo16 (base 0)) 1107 1.1 skrll ) 1108 1.1 skrll 1109 1.1 skrll (dnmi lw-base-0 "load word - implied base 0" (USES-RT NO-DIS) 1110 1.1 skrll "lw $rt,$lo16" 1111 1.1 skrll (emit lw rt lo16 (base 0)) 1112 1.1 skrll ) 1113 1.1 skrll 1114 1.1 skrll (dnmi m-add "add immediate" (USES-RS USES-RT NO-DIS) 1115 1.1 skrll "add $rt,$rs,$lo16" 1116 1.1 skrll (emit addi rt rs lo16)) 1117 1.1 skrll 1118 1.1 skrll (dnmi m-addu "add immediate unsigned" (USES-RS USES-RT NO-DIS) 1119 1.1 skrll "addu $rt,$rs,$lo16" 1120 1.1 skrll (emit addiu rt rs lo16) 1121 1.1 skrll ) 1122 1.1 skrll 1123 1.1 skrll (dnmi m-and "and immediate" (USES-RS USES-RT NO-DIS) 1124 1.1 skrll "and $rt,$rs,$lo16" 1125 1.1 skrll (emit andi rt rs lo16) 1126 1.1 skrll ) 1127 1.1 skrll 1128 1.1 skrll (dnmi m-j "jump register" (USES-RS NO-DIS) 1129 1.1 skrll "j $rs" 1130 1.1 skrll (emit jr rs) 1131 1.1 skrll ) 1132 1.1 skrll 1133 1.1 skrll (dnmi m-or "or immediate" (USES-RS USES-RT NO-DIS) 1134 1.1 skrll "or $rt,$rs,$lo16" 1135 1.1 skrll (emit ori rt rs lo16) 1136 1.1 skrll ) 1137 1.1 skrll 1138 1.1 skrll (dnmi m-sll "shift left logical" (USES-RD USES-RT USES-RS NO-DIS) 1139 1.1 skrll "sll $rd,$rt,$rs" 1140 1.1 skrll (emit sllv rd rt rs) 1141 1.1 skrll ) 1142 1.1 skrll 1143 1.1 skrll (dnmi m-slt "slt immediate" (USES-RS USES-RT NO-DIS) 1144 1.1 skrll "slt $rt,$rs,$imm" 1145 1.1 skrll (emit slti rt rs imm) 1146 1.1 skrll ) 1147 1.1 skrll 1148 1.1 skrll (dnmi m-sltu "sltu immediate" (USES-RS USES-RT NO-DIS) 1149 1.1 skrll "sltu $rt,$rs,$imm" 1150 1.1 skrll (emit sltiu rt rs imm) 1151 1.1 skrll ) 1152 1.1 skrll 1153 1.1 skrll (dnmi m-sra "shift right arithmetic" (USES-RD USES-RT USES-RS NO-DIS) 1154 1.1 skrll "sra $rd,$rt,$rs" 1155 1.1 skrll (emit srav rd rt rs) 1156 1.1 skrll ) 1157 1.1 skrll 1158 1.1 skrll (dnmi m-srl "shift right logical" (USES-RD USES-RT USES-RS NO-DIS) 1159 1.1 skrll "srl $rd,$rt,$rs" 1160 1.1 skrll (emit srlv rd rt rs) 1161 1.1 skrll ) 1162 1.1 skrll 1163 1.1 skrll (dnmi not "not" (USES-RD USES-RT NO-DIS) 1164 1.1 skrll "not $rd,$rt" 1165 1.1 skrll (emit nor rd (rs 0) rt) 1166 1.1 skrll ) 1167 1.1 skrll 1168 1.1 skrll (dnmi subi "sub immediate" (USES-RS USES-RT NO-DIS) 1169 1.1 skrll "subi $rt,$rs,$mlo16" 1170 1.1 skrll (emit addiu rt rs mlo16) 1171 1.1 skrll ) 1172 1.1 skrll 1173 1.1 skrll (dnmi m-sub "subtract immediate" (USES-RS USES-RT NO-DIS) 1174 1.1 skrll "sub $rt,$rs,$mlo16" 1175 1.1 skrll (emit addiu rt rs mlo16) 1176 1.1 skrll ) 1177 1.1 skrll 1178 1.1 skrll (dnmi m-subu "subtract unsigned" (USES-RS USES-RT NO-DIS) 1179 1.1 skrll "subu $rt,$rs,$mlo16" 1180 1.1 skrll (emit addiu rt rs mlo16) 1181 1.1 skrll ) 1182 1.1 skrll 1183 1.1 skrll (dnmi sb-base-0 "store byte - implied base 0" (USES-RT NO-DIS) 1184 1.1 skrll "sb $rt,$lo16" 1185 1.1 skrll (emit sb rt lo16 (base 0)) 1186 1.1 skrll ) 1187 1.1 skrll 1188 1.1 skrll (dnmi sh-base-0 "store half - implied base 0" (USES-RT NO-DIS) 1189 1.1 skrll "sh $rt,$lo16" 1190 1.1 skrll (emit sh rt lo16 (base 0)) 1191 1.1 skrll ) 1192 1.1 skrll 1193 1.1 skrll (dnmi sw-base-0 "store word - implied base 0" (USES-RT NO-DIS) 1194 1.1 skrll "sw $rt,$lo16" 1195 1.1 skrll (emit sw rt lo16 (base 0)) 1196 1.1 skrll ) 1197 1198 (dnmi m-xor "xor immediate" (USES-RS USES-RT NO-DIS) 1199 "xor $rt,$rs,$lo16" 1200 (emit xori rt rs lo16) 1201 ) 1202 1203 1204 (if (keep-mach? (iq2000)) 1205 (include "iq2000m.cpu")) 1206 1207 (if (keep-mach? (iq10)) 1208 (include "iq10.cpu")) 1209