tc-h8300.c revision 1.1 1 1.1 skrll /* tc-h8300.c -- Assemble code for the Renesas H8/300
2 1.1 skrll Copyright 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1998, 2000,
3 1.1 skrll 2001, 2002, 2003, 2004, 2005, 2006, 2007 Free Software Foundation, Inc.
4 1.1 skrll
5 1.1 skrll This file is part of GAS, the GNU Assembler.
6 1.1 skrll
7 1.1 skrll GAS is free software; you can redistribute it and/or modify
8 1.1 skrll it under the terms of the GNU General Public License as published by
9 1.1 skrll the Free Software Foundation; either version 3, or (at your option)
10 1.1 skrll any later version.
11 1.1 skrll
12 1.1 skrll GAS is distributed in the hope that it will be useful,
13 1.1 skrll but WITHOUT ANY WARRANTY; without even the implied warranty of
14 1.1 skrll MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 1.1 skrll GNU General Public License for more details.
16 1.1 skrll
17 1.1 skrll You should have received a copy of the GNU General Public License
18 1.1 skrll along with GAS; see the file COPYING. If not, write to the Free
19 1.1 skrll Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
20 1.1 skrll 02110-1301, USA. */
21 1.1 skrll
22 1.1 skrll /* Written By Steve Chamberlain <sac (at) cygnus.com>. */
23 1.1 skrll
24 1.1 skrll #include "as.h"
25 1.1 skrll #include "subsegs.h"
26 1.1 skrll #include "dwarf2dbg.h"
27 1.1 skrll
28 1.1 skrll #define DEFINE_TABLE
29 1.1 skrll #define h8_opcodes ops
30 1.1 skrll #include "opcode/h8300.h"
31 1.1 skrll #include "safe-ctype.h"
32 1.1 skrll
33 1.1 skrll #ifdef OBJ_ELF
34 1.1 skrll #include "elf/h8.h"
35 1.1 skrll #endif
36 1.1 skrll
37 1.1 skrll const char comment_chars[] = ";";
38 1.1 skrll const char line_comment_chars[] = "#";
39 1.1 skrll const char line_separator_chars[] = "";
40 1.1 skrll
41 1.1 skrll static void sbranch (int);
42 1.1 skrll static void h8300hmode (int);
43 1.1 skrll static void h8300smode (int);
44 1.1 skrll static void h8300hnmode (int);
45 1.1 skrll static void h8300snmode (int);
46 1.1 skrll static void h8300sxmode (int);
47 1.1 skrll static void h8300sxnmode (int);
48 1.1 skrll static void pint (int);
49 1.1 skrll
50 1.1 skrll int Hmode;
51 1.1 skrll int Smode;
52 1.1 skrll int Nmode;
53 1.1 skrll int SXmode;
54 1.1 skrll
55 1.1 skrll #define PSIZE (Hmode && !Nmode ? L_32 : L_16)
56 1.1 skrll
57 1.1 skrll static int bsize = L_8; /* Default branch displacement. */
58 1.1 skrll
59 1.1 skrll struct h8_instruction
60 1.1 skrll {
61 1.1 skrll int length;
62 1.1 skrll int noperands;
63 1.1 skrll int idx;
64 1.1 skrll int size;
65 1.1 skrll const struct h8_opcode *opcode;
66 1.1 skrll };
67 1.1 skrll
68 1.1 skrll static struct h8_instruction *h8_instructions;
69 1.1 skrll
70 1.1 skrll static void
71 1.1 skrll h8300hmode (int arg ATTRIBUTE_UNUSED)
72 1.1 skrll {
73 1.1 skrll Hmode = 1;
74 1.1 skrll Smode = 0;
75 1.1 skrll if (!bfd_set_arch_mach (stdoutput, bfd_arch_h8300, bfd_mach_h8300h))
76 1.1 skrll as_warn (_("could not set architecture and machine"));
77 1.1 skrll }
78 1.1 skrll
79 1.1 skrll static void
80 1.1 skrll h8300smode (int arg ATTRIBUTE_UNUSED)
81 1.1 skrll {
82 1.1 skrll Smode = 1;
83 1.1 skrll Hmode = 1;
84 1.1 skrll if (!bfd_set_arch_mach (stdoutput, bfd_arch_h8300, bfd_mach_h8300s))
85 1.1 skrll as_warn (_("could not set architecture and machine"));
86 1.1 skrll }
87 1.1 skrll
88 1.1 skrll static void
89 1.1 skrll h8300hnmode (int arg ATTRIBUTE_UNUSED)
90 1.1 skrll {
91 1.1 skrll Hmode = 1;
92 1.1 skrll Smode = 0;
93 1.1 skrll Nmode = 1;
94 1.1 skrll if (!bfd_set_arch_mach (stdoutput, bfd_arch_h8300, bfd_mach_h8300hn))
95 1.1 skrll as_warn (_("could not set architecture and machine"));
96 1.1 skrll }
97 1.1 skrll
98 1.1 skrll static void
99 1.1 skrll h8300snmode (int arg ATTRIBUTE_UNUSED)
100 1.1 skrll {
101 1.1 skrll Smode = 1;
102 1.1 skrll Hmode = 1;
103 1.1 skrll Nmode = 1;
104 1.1 skrll if (!bfd_set_arch_mach (stdoutput, bfd_arch_h8300, bfd_mach_h8300sn))
105 1.1 skrll as_warn (_("could not set architecture and machine"));
106 1.1 skrll }
107 1.1 skrll
108 1.1 skrll static void
109 1.1 skrll h8300sxmode (int arg ATTRIBUTE_UNUSED)
110 1.1 skrll {
111 1.1 skrll Smode = 1;
112 1.1 skrll Hmode = 1;
113 1.1 skrll SXmode = 1;
114 1.1 skrll if (!bfd_set_arch_mach (stdoutput, bfd_arch_h8300, bfd_mach_h8300sx))
115 1.1 skrll as_warn (_("could not set architecture and machine"));
116 1.1 skrll }
117 1.1 skrll
118 1.1 skrll static void
119 1.1 skrll h8300sxnmode (int arg ATTRIBUTE_UNUSED)
120 1.1 skrll {
121 1.1 skrll Smode = 1;
122 1.1 skrll Hmode = 1;
123 1.1 skrll SXmode = 1;
124 1.1 skrll Nmode = 1;
125 1.1 skrll if (!bfd_set_arch_mach (stdoutput, bfd_arch_h8300, bfd_mach_h8300sxn))
126 1.1 skrll as_warn (_("could not set architecture and machine"));
127 1.1 skrll }
128 1.1 skrll
129 1.1 skrll static void
130 1.1 skrll sbranch (int size)
131 1.1 skrll {
132 1.1 skrll bsize = size;
133 1.1 skrll }
134 1.1 skrll
135 1.1 skrll static void
136 1.1 skrll pint (int arg ATTRIBUTE_UNUSED)
137 1.1 skrll {
138 1.1 skrll cons (Hmode ? 4 : 2);
139 1.1 skrll }
140 1.1 skrll
141 1.1 skrll /* This table describes all the machine specific pseudo-ops the assembler
142 1.1 skrll has to support. The fields are:
143 1.1 skrll pseudo-op name without dot
144 1.1 skrll function to call to execute this pseudo-op
145 1.1 skrll Integer arg to pass to the function. */
146 1.1 skrll
147 1.1 skrll const pseudo_typeS md_pseudo_table[] =
148 1.1 skrll {
149 1.1 skrll {"h8300h", h8300hmode, 0},
150 1.1 skrll {"h8300hn", h8300hnmode, 0},
151 1.1 skrll {"h8300s", h8300smode, 0},
152 1.1 skrll {"h8300sn", h8300snmode, 0},
153 1.1 skrll {"h8300sx", h8300sxmode, 0},
154 1.1 skrll {"h8300sxn", h8300sxnmode, 0},
155 1.1 skrll {"sbranch", sbranch, L_8},
156 1.1 skrll {"lbranch", sbranch, L_16},
157 1.1 skrll
158 1.1 skrll {"int", pint, 0},
159 1.1 skrll {"data.b", cons, 1},
160 1.1 skrll {"data.w", cons, 2},
161 1.1 skrll {"data.l", cons, 4},
162 1.1 skrll {"form", listing_psize, 0},
163 1.1 skrll {"heading", listing_title, 0},
164 1.1 skrll {"import", s_ignore, 0},
165 1.1 skrll {"page", listing_eject, 0},
166 1.1 skrll {"program", s_ignore, 0},
167 1.1 skrll {0, 0, 0}
168 1.1 skrll };
169 1.1 skrll
170 1.1 skrll const char EXP_CHARS[] = "eE";
171 1.1 skrll
172 1.1 skrll /* Chars that mean this number is a floating point constant
173 1.1 skrll As in 0f12.456
174 1.1 skrll or 0d1.2345e12. */
175 1.1 skrll const char FLT_CHARS[] = "rRsSfFdDxXpP";
176 1.1 skrll
177 1.1 skrll static struct hash_control *opcode_hash_control; /* Opcode mnemonics. */
178 1.1 skrll
179 1.1 skrll /* This function is called once, at assembler startup time. This
180 1.1 skrll should set up all the tables, etc. that the MD part of the assembler
181 1.1 skrll needs. */
182 1.1 skrll
183 1.1 skrll void
184 1.1 skrll md_begin (void)
185 1.1 skrll {
186 1.1 skrll unsigned int nopcodes;
187 1.1 skrll struct h8_opcode *p, *p1;
188 1.1 skrll struct h8_instruction *pi;
189 1.1 skrll char prev_buffer[100];
190 1.1 skrll int idx = 0;
191 1.1 skrll
192 1.1 skrll if (!bfd_set_arch_mach (stdoutput, bfd_arch_h8300, bfd_mach_h8300))
193 1.1 skrll as_warn (_("could not set architecture and machine"));
194 1.1 skrll
195 1.1 skrll opcode_hash_control = hash_new ();
196 1.1 skrll prev_buffer[0] = 0;
197 1.1 skrll
198 1.1 skrll nopcodes = sizeof (h8_opcodes) / sizeof (struct h8_opcode);
199 1.1 skrll
200 1.1 skrll h8_instructions = (struct h8_instruction *)
201 1.1 skrll xmalloc (nopcodes * sizeof (struct h8_instruction));
202 1.1 skrll
203 1.1 skrll pi = h8_instructions;
204 1.1 skrll p1 = h8_opcodes;
205 1.1 skrll /* We do a minimum amount of sorting on the opcode table; this is to
206 1.1 skrll make it easy to describe the mova instructions without unnecessary
207 1.1 skrll code duplication.
208 1.1 skrll Sorting only takes place inside blocks of instructions of the form
209 1.1 skrll X/Y, so for example mova/b, mova/w and mova/l can be intermixed. */
210 1.1 skrll while (p1)
211 1.1 skrll {
212 1.1 skrll struct h8_opcode *first_skipped = 0;
213 1.1 skrll int len, cmplen = 0;
214 1.1 skrll char *src = p1->name;
215 1.1 skrll char *dst, *buffer;
216 1.1 skrll
217 1.1 skrll if (p1->name == 0)
218 1.1 skrll break;
219 1.1 skrll /* Strip off any . part when inserting the opcode and only enter
220 1.1 skrll unique codes into the hash table. */
221 1.1 skrll dst = buffer = malloc (strlen (src) + 1);
222 1.1 skrll while (*src)
223 1.1 skrll {
224 1.1 skrll if (*src == '.')
225 1.1 skrll {
226 1.1 skrll src++;
227 1.1 skrll break;
228 1.1 skrll }
229 1.1 skrll if (*src == '/')
230 1.1 skrll cmplen = src - p1->name + 1;
231 1.1 skrll *dst++ = *src++;
232 1.1 skrll }
233 1.1 skrll *dst = 0;
234 1.1 skrll len = dst - buffer;
235 1.1 skrll if (cmplen == 0)
236 1.1 skrll cmplen = len;
237 1.1 skrll hash_insert (opcode_hash_control, buffer, (char *) pi);
238 1.1 skrll strcpy (prev_buffer, buffer);
239 1.1 skrll idx++;
240 1.1 skrll
241 1.1 skrll for (p = p1; p->name; p++)
242 1.1 skrll {
243 1.1 skrll /* A negative TIME is used to indicate that we've added this opcode
244 1.1 skrll already. */
245 1.1 skrll if (p->time == -1)
246 1.1 skrll continue;
247 1.1 skrll if (strncmp (p->name, buffer, cmplen) != 0
248 1.1 skrll || (p->name[cmplen] != '\0' && p->name[cmplen] != '.'
249 1.1 skrll && p->name[cmplen - 1] != '/'))
250 1.1 skrll {
251 1.1 skrll if (first_skipped == 0)
252 1.1 skrll first_skipped = p;
253 1.1 skrll break;
254 1.1 skrll }
255 1.1 skrll if (strncmp (p->name, buffer, len) != 0)
256 1.1 skrll {
257 1.1 skrll if (first_skipped == 0)
258 1.1 skrll first_skipped = p;
259 1.1 skrll continue;
260 1.1 skrll }
261 1.1 skrll
262 1.1 skrll p->time = -1;
263 1.1 skrll pi->size = p->name[len] == '.' ? p->name[len + 1] : 0;
264 1.1 skrll pi->idx = idx;
265 1.1 skrll
266 1.1 skrll /* Find the number of operands. */
267 1.1 skrll pi->noperands = 0;
268 1.1 skrll while (pi->noperands < 3 && p->args.nib[pi->noperands] != (op_type) E)
269 1.1 skrll pi->noperands++;
270 1.1 skrll
271 1.1 skrll /* Find the length of the opcode in bytes. */
272 1.1 skrll pi->length = 0;
273 1.1 skrll while (p->data.nib[pi->length * 2] != (op_type) E)
274 1.1 skrll pi->length++;
275 1.1 skrll
276 1.1 skrll pi->opcode = p;
277 1.1 skrll pi++;
278 1.1 skrll }
279 1.1 skrll p1 = first_skipped;
280 1.1 skrll }
281 1.1 skrll
282 1.1 skrll /* Add entry for the NULL vector terminator. */
283 1.1 skrll pi->length = 0;
284 1.1 skrll pi->noperands = 0;
285 1.1 skrll pi->idx = 0;
286 1.1 skrll pi->size = 0;
287 1.1 skrll pi->opcode = 0;
288 1.1 skrll
289 1.1 skrll linkrelax = 1;
290 1.1 skrll }
291 1.1 skrll
292 1.1 skrll struct h8_op
293 1.1 skrll {
294 1.1 skrll op_type mode;
295 1.1 skrll unsigned reg;
296 1.1 skrll expressionS exp;
297 1.1 skrll };
298 1.1 skrll
299 1.1 skrll static void clever_message (const struct h8_instruction *, struct h8_op *);
300 1.1 skrll static void fix_operand_size (struct h8_op *, int);
301 1.1 skrll static void build_bytes (const struct h8_instruction *, struct h8_op *);
302 1.1 skrll static void do_a_fix_imm (int, int, struct h8_op *, int);
303 1.1 skrll static void check_operand (struct h8_op *, unsigned int, char *);
304 1.1 skrll static const struct h8_instruction * get_specific (const struct h8_instruction *, struct h8_op *, int) ;
305 1.1 skrll static char *get_operands (unsigned, char *, struct h8_op *);
306 1.1 skrll static void get_operand (char **, struct h8_op *, int);
307 1.1 skrll static int parse_reg (char *, op_type *, unsigned *, int);
308 1.1 skrll static char *skip_colonthing (char *, int *);
309 1.1 skrll static char *parse_exp (char *, struct h8_op *);
310 1.1 skrll
311 1.1 skrll static int constant_fits_width_p (struct h8_op *, unsigned int);
312 1.1 skrll static int constant_fits_size_p (struct h8_op *, int, int);
313 1.1 skrll
314 1.1 skrll /*
315 1.1 skrll parse operands
316 1.1 skrll WREG r0,r1,r2,r3,r4,r5,r6,r7,fp,sp
317 1.1 skrll r0l,r0h,..r7l,r7h
318 1.1 skrll @WREG
319 1.1 skrll @WREG+
320 1.1 skrll @-WREG
321 1.1 skrll #const
322 1.1 skrll ccr
323 1.1 skrll */
324 1.1 skrll
325 1.1 skrll /* Try to parse a reg name. Return the number of chars consumed. */
326 1.1 skrll
327 1.1 skrll static int
328 1.1 skrll parse_reg (char *src, op_type *mode, unsigned int *reg, int direction)
329 1.1 skrll {
330 1.1 skrll char *end;
331 1.1 skrll int len;
332 1.1 skrll
333 1.1 skrll /* Cribbed from get_symbol_end. */
334 1.1 skrll if (!is_name_beginner (*src) || *src == '\001')
335 1.1 skrll return 0;
336 1.1 skrll end = src + 1;
337 1.1 skrll while ((is_part_of_name (*end) && *end != '.') || *end == '\001')
338 1.1 skrll end++;
339 1.1 skrll len = end - src;
340 1.1 skrll
341 1.1 skrll if (len == 2 && TOLOWER (src[0]) == 's' && TOLOWER (src[1]) == 'p')
342 1.1 skrll {
343 1.1 skrll *mode = PSIZE | REG | direction;
344 1.1 skrll *reg = 7;
345 1.1 skrll return len;
346 1.1 skrll }
347 1.1 skrll if (len == 3 &&
348 1.1 skrll TOLOWER (src[0]) == 'c' &&
349 1.1 skrll TOLOWER (src[1]) == 'c' &&
350 1.1 skrll TOLOWER (src[2]) == 'r')
351 1.1 skrll {
352 1.1 skrll *mode = CCR;
353 1.1 skrll *reg = 0;
354 1.1 skrll return len;
355 1.1 skrll }
356 1.1 skrll if (len == 3 &&
357 1.1 skrll TOLOWER (src[0]) == 'e' &&
358 1.1 skrll TOLOWER (src[1]) == 'x' &&
359 1.1 skrll TOLOWER (src[2]) == 'r')
360 1.1 skrll {
361 1.1 skrll *mode = EXR;
362 1.1 skrll *reg = 1;
363 1.1 skrll return len;
364 1.1 skrll }
365 1.1 skrll if (len == 3 &&
366 1.1 skrll TOLOWER (src[0]) == 'v' &&
367 1.1 skrll TOLOWER (src[1]) == 'b' &&
368 1.1 skrll TOLOWER (src[2]) == 'r')
369 1.1 skrll {
370 1.1 skrll *mode = VBR;
371 1.1 skrll *reg = 6;
372 1.1 skrll return len;
373 1.1 skrll }
374 1.1 skrll if (len == 3 &&
375 1.1 skrll TOLOWER (src[0]) == 's' &&
376 1.1 skrll TOLOWER (src[1]) == 'b' &&
377 1.1 skrll TOLOWER (src[2]) == 'r')
378 1.1 skrll {
379 1.1 skrll *mode = SBR;
380 1.1 skrll *reg = 7;
381 1.1 skrll return len;
382 1.1 skrll }
383 1.1 skrll if (len == 2 && TOLOWER (src[0]) == 'f' && TOLOWER (src[1]) == 'p')
384 1.1 skrll {
385 1.1 skrll *mode = PSIZE | REG | direction;
386 1.1 skrll *reg = 6;
387 1.1 skrll return len;
388 1.1 skrll }
389 1.1 skrll if (len == 3 && TOLOWER (src[0]) == 'e' && TOLOWER (src[1]) == 'r' &&
390 1.1 skrll src[2] >= '0' && src[2] <= '7')
391 1.1 skrll {
392 1.1 skrll *mode = L_32 | REG | direction;
393 1.1 skrll *reg = src[2] - '0';
394 1.1 skrll if (!Hmode)
395 1.1 skrll as_warn (_("Reg not valid for H8/300"));
396 1.1 skrll return len;
397 1.1 skrll }
398 1.1 skrll if (len == 2 && TOLOWER (src[0]) == 'e' && src[1] >= '0' && src[1] <= '7')
399 1.1 skrll {
400 1.1 skrll *mode = L_16 | REG | direction;
401 1.1 skrll *reg = src[1] - '0' + 8;
402 1.1 skrll if (!Hmode)
403 1.1 skrll as_warn (_("Reg not valid for H8/300"));
404 1.1 skrll return len;
405 1.1 skrll }
406 1.1 skrll
407 1.1 skrll if (TOLOWER (src[0]) == 'r')
408 1.1 skrll {
409 1.1 skrll if (src[1] >= '0' && src[1] <= '7')
410 1.1 skrll {
411 1.1 skrll if (len == 3 && TOLOWER (src[2]) == 'l')
412 1.1 skrll {
413 1.1 skrll *mode = L_8 | REG | direction;
414 1.1 skrll *reg = (src[1] - '0') + 8;
415 1.1 skrll return len;
416 1.1 skrll }
417 1.1 skrll if (len == 3 && TOLOWER (src[2]) == 'h')
418 1.1 skrll {
419 1.1 skrll *mode = L_8 | REG | direction;
420 1.1 skrll *reg = (src[1] - '0');
421 1.1 skrll return len;
422 1.1 skrll }
423 1.1 skrll if (len == 2)
424 1.1 skrll {
425 1.1 skrll *mode = L_16 | REG | direction;
426 1.1 skrll *reg = (src[1] - '0');
427 1.1 skrll return len;
428 1.1 skrll }
429 1.1 skrll }
430 1.1 skrll }
431 1.1 skrll
432 1.1 skrll return 0;
433 1.1 skrll }
434 1.1 skrll
435 1.1 skrll
436 1.1 skrll /* Parse an immediate or address-related constant and store it in OP.
437 1.1 skrll If the user also specifies the operand's size, store that size
438 1.1 skrll in OP->MODE, otherwise leave it for later code to decide. */
439 1.1 skrll
440 1.1 skrll static char *
441 1.1 skrll parse_exp (char *src, struct h8_op *op)
442 1.1 skrll {
443 1.1 skrll char *save;
444 1.1 skrll
445 1.1 skrll save = input_line_pointer;
446 1.1 skrll input_line_pointer = src;
447 1.1 skrll expression (&op->exp);
448 1.1 skrll if (op->exp.X_op == O_absent)
449 1.1 skrll as_bad (_("missing operand"));
450 1.1 skrll src = input_line_pointer;
451 1.1 skrll input_line_pointer = save;
452 1.1 skrll
453 1.1 skrll return skip_colonthing (src, &op->mode);
454 1.1 skrll }
455 1.1 skrll
456 1.1 skrll
457 1.1 skrll /* If SRC starts with an explicit operand size, skip it and store the size
458 1.1 skrll in *MODE. Leave *MODE unchanged otherwise. */
459 1.1 skrll
460 1.1 skrll static char *
461 1.1 skrll skip_colonthing (char *src, int *mode)
462 1.1 skrll {
463 1.1 skrll if (*src == ':')
464 1.1 skrll {
465 1.1 skrll src++;
466 1.1 skrll *mode &= ~SIZE;
467 1.1 skrll if (src[0] == '8' && !ISDIGIT (src[1]))
468 1.1 skrll *mode |= L_8;
469 1.1 skrll else if (src[0] == '2' && !ISDIGIT (src[1]))
470 1.1 skrll *mode |= L_2;
471 1.1 skrll else if (src[0] == '3' && !ISDIGIT (src[1]))
472 1.1 skrll *mode |= L_3;
473 1.1 skrll else if (src[0] == '4' && !ISDIGIT (src[1]))
474 1.1 skrll *mode |= L_4;
475 1.1 skrll else if (src[0] == '5' && !ISDIGIT (src[1]))
476 1.1 skrll *mode |= L_5;
477 1.1 skrll else if (src[0] == '2' && src[1] == '4' && !ISDIGIT (src[2]))
478 1.1 skrll *mode |= L_24;
479 1.1 skrll else if (src[0] == '3' && src[1] == '2' && !ISDIGIT (src[2]))
480 1.1 skrll *mode |= L_32;
481 1.1 skrll else if (src[0] == '1' && src[1] == '6' && !ISDIGIT (src[2]))
482 1.1 skrll *mode |= L_16;
483 1.1 skrll else
484 1.1 skrll as_bad (_("invalid operand size requested"));
485 1.1 skrll
486 1.1 skrll while (ISDIGIT (*src))
487 1.1 skrll src++;
488 1.1 skrll }
489 1.1 skrll return src;
490 1.1 skrll }
491 1.1 skrll
492 1.1 skrll /* The many forms of operand:
493 1.1 skrll
494 1.1 skrll Rn Register direct
495 1.1 skrll @Rn Register indirect
496 1.1 skrll @(exp[:16], Rn) Register indirect with displacement
497 1.1 skrll @Rn+
498 1.1 skrll @-Rn
499 1.1 skrll @aa:8 absolute 8 bit
500 1.1 skrll @aa:16 absolute 16 bit
501 1.1 skrll @aa absolute 16 bit
502 1.1 skrll
503 1.1 skrll #xx[:size] immediate data
504 1.1 skrll @(exp:[8], pc) pc rel
505 1.1 skrll @@aa[:8] memory indirect. */
506 1.1 skrll
507 1.1 skrll static int
508 1.1 skrll constant_fits_width_p (struct h8_op *operand, unsigned int width)
509 1.1 skrll {
510 1.1 skrll return ((operand->exp.X_add_number & ~width) == 0
511 1.1 skrll || (operand->exp.X_add_number | width) == (unsigned)(~0));
512 1.1 skrll }
513 1.1 skrll
514 1.1 skrll static int
515 1.1 skrll constant_fits_size_p (struct h8_op *operand, int size, int no_symbols)
516 1.1 skrll {
517 1.1 skrll offsetT num = operand->exp.X_add_number;
518 1.1 skrll if (no_symbols
519 1.1 skrll && (operand->exp.X_add_symbol != 0 || operand->exp.X_op_symbol != 0))
520 1.1 skrll return 0;
521 1.1 skrll switch (size)
522 1.1 skrll {
523 1.1 skrll case L_2:
524 1.1 skrll return (num & ~3) == 0;
525 1.1 skrll case L_3:
526 1.1 skrll return (num & ~7) == 0;
527 1.1 skrll case L_3NZ:
528 1.1 skrll return num >= 1 && num < 8;
529 1.1 skrll case L_4:
530 1.1 skrll return (num & ~15) == 0;
531 1.1 skrll case L_5:
532 1.1 skrll return num >= 1 && num < 32;
533 1.1 skrll case L_8:
534 1.1 skrll return (num & ~0xFF) == 0 || ((unsigned)num | 0x7F) == ~0u;
535 1.1 skrll case L_8U:
536 1.1 skrll return (num & ~0xFF) == 0;
537 1.1 skrll case L_16:
538 1.1 skrll return (num & ~0xFFFF) == 0 || ((unsigned)num | 0x7FFF) == ~0u;
539 1.1 skrll case L_16U:
540 1.1 skrll return (num & ~0xFFFF) == 0;
541 1.1 skrll case L_32:
542 1.1 skrll return 1;
543 1.1 skrll default:
544 1.1 skrll abort ();
545 1.1 skrll }
546 1.1 skrll }
547 1.1 skrll
548 1.1 skrll static void
549 1.1 skrll get_operand (char **ptr, struct h8_op *op, int direction)
550 1.1 skrll {
551 1.1 skrll char *src = *ptr;
552 1.1 skrll op_type mode;
553 1.1 skrll unsigned int num;
554 1.1 skrll unsigned int len;
555 1.1 skrll
556 1.1 skrll op->mode = 0;
557 1.1 skrll
558 1.1 skrll /* Check for '(' and ')' for instructions ldm and stm. */
559 1.1 skrll if (src[0] == '(' && src[8] == ')')
560 1.1 skrll ++ src;
561 1.1 skrll
562 1.1 skrll /* Gross. Gross. ldm and stm have a format not easily handled
563 1.1 skrll by get_operand. We deal with it explicitly here. */
564 1.1 skrll if (TOLOWER (src[0]) == 'e' && TOLOWER (src[1]) == 'r' &&
565 1.1 skrll ISDIGIT (src[2]) && src[3] == '-' &&
566 1.1 skrll TOLOWER (src[4]) == 'e' && TOLOWER (src[5]) == 'r' && ISDIGIT (src[6]))
567 1.1 skrll {
568 1.1 skrll int low, high;
569 1.1 skrll
570 1.1 skrll low = src[2] - '0';
571 1.1 skrll high = src[6] - '0';
572 1.1 skrll
573 1.1 skrll /* Check register pair's validity as per tech note TN-H8*-193A/E
574 1.1 skrll from Renesas for H8S and H8SX hardware manual. */
575 1.1 skrll if ( !(low == 0 && (high == 1 || high == 2 || high == 3))
576 1.1 skrll && !(low == 1 && (high == 2 || high == 3 || high == 4) && SXmode)
577 1.1 skrll && !(low == 2 && (high == 3 || ((high == 4 || high == 5) && SXmode)))
578 1.1 skrll && !(low == 3 && (high == 4 || high == 5 || high == 6) && SXmode)
579 1.1 skrll && !(low == 4 && (high == 5 || high == 6))
580 1.1 skrll && !(low == 4 && high == 7 && SXmode)
581 1.1 skrll && !(low == 5 && (high == 6 || high == 7) && SXmode)
582 1.1 skrll && !(low == 6 && high == 7 && SXmode))
583 1.1 skrll as_bad (_("Invalid register list for ldm/stm\n"));
584 1.1 skrll
585 1.1 skrll /* Even sicker. We encode two registers into op->reg. One
586 1.1 skrll for the low register to save, the other for the high
587 1.1 skrll register to save; we also set the high bit in op->reg
588 1.1 skrll so we know this is "very special". */
589 1.1 skrll op->reg = 0x80000000 | (high << 8) | low;
590 1.1 skrll op->mode = REG;
591 1.1 skrll if (src[7] == ')')
592 1.1 skrll *ptr = src + 8;
593 1.1 skrll else
594 1.1 skrll *ptr = src + 7;
595 1.1 skrll return;
596 1.1 skrll }
597 1.1 skrll
598 1.1 skrll len = parse_reg (src, &op->mode, &op->reg, direction);
599 1.1 skrll if (len)
600 1.1 skrll {
601 1.1 skrll src += len;
602 1.1 skrll if (*src == '.')
603 1.1 skrll {
604 1.1 skrll int size = op->mode & SIZE;
605 1.1 skrll switch (src[1])
606 1.1 skrll {
607 1.1 skrll case 'l': case 'L':
608 1.1 skrll if (size != L_32)
609 1.1 skrll as_warn (_("mismatch between register and suffix"));
610 1.1 skrll op->mode = (op->mode & ~MODE) | LOWREG;
611 1.1 skrll break;
612 1.1 skrll case 'w': case 'W':
613 1.1 skrll if (size != L_32 && size != L_16)
614 1.1 skrll as_warn (_("mismatch between register and suffix"));
615 1.1 skrll op->mode = (op->mode & ~MODE) | LOWREG;
616 1.1 skrll op->mode = (op->mode & ~SIZE) | L_16;
617 1.1 skrll break;
618 1.1 skrll case 'b': case 'B':
619 1.1 skrll op->mode = (op->mode & ~MODE) | LOWREG;
620 1.1 skrll if (size != L_32 && size != L_8)
621 1.1 skrll as_warn (_("mismatch between register and suffix"));
622 1.1 skrll op->mode = (op->mode & ~MODE) | LOWREG;
623 1.1 skrll op->mode = (op->mode & ~SIZE) | L_8;
624 1.1 skrll break;
625 1.1 skrll default:
626 1.1 skrll as_warn ("invalid suffix after register.");
627 1.1 skrll break;
628 1.1 skrll }
629 1.1 skrll src += 2;
630 1.1 skrll }
631 1.1 skrll *ptr = src;
632 1.1 skrll return;
633 1.1 skrll }
634 1.1 skrll
635 1.1 skrll if (*src == '@')
636 1.1 skrll {
637 1.1 skrll src++;
638 1.1 skrll if (*src == '@')
639 1.1 skrll {
640 1.1 skrll *ptr = parse_exp (src + 1, op);
641 1.1 skrll if (op->exp.X_add_number >= 0x100)
642 1.1 skrll {
643 1.1 skrll int divisor = 1;
644 1.1 skrll
645 1.1 skrll op->mode = VECIND;
646 1.1 skrll /* FIXME : 2? or 4? */
647 1.1 skrll if (op->exp.X_add_number >= 0x400)
648 1.1 skrll as_bad (_("address too high for vector table jmp/jsr"));
649 1.1 skrll else if (op->exp.X_add_number >= 0x200)
650 1.1 skrll divisor = 4;
651 1.1 skrll else
652 1.1 skrll divisor = 2;
653 1.1 skrll
654 1.1 skrll op->exp.X_add_number = op->exp.X_add_number / divisor - 0x80;
655 1.1 skrll }
656 1.1 skrll else
657 1.1 skrll op->mode = MEMIND;
658 1.1 skrll return;
659 1.1 skrll }
660 1.1 skrll
661 1.1 skrll if (*src == '-' || *src == '+')
662 1.1 skrll {
663 1.1 skrll len = parse_reg (src + 1, &mode, &num, direction);
664 1.1 skrll if (len == 0)
665 1.1 skrll {
666 1.1 skrll /* Oops, not a reg after all, must be ordinary exp. */
667 1.1 skrll op->mode = ABS | direction;
668 1.1 skrll *ptr = parse_exp (src, op);
669 1.1 skrll return;
670 1.1 skrll }
671 1.1 skrll
672 1.1 skrll if (((mode & SIZE) != PSIZE)
673 1.1 skrll /* For Normal mode accept 16 bit and 32 bit pointer registers. */
674 1.1 skrll && (!Nmode || ((mode & SIZE) != L_32)))
675 1.1 skrll as_bad (_("Wrong size pointer register for architecture."));
676 1.1 skrll
677 1.1 skrll op->mode = src[0] == '-' ? RDPREDEC : RDPREINC;
678 1.1 skrll op->reg = num;
679 1.1 skrll *ptr = src + 1 + len;
680 1.1 skrll return;
681 1.1 skrll }
682 1.1 skrll if (*src == '(')
683 1.1 skrll {
684 1.1 skrll src++;
685 1.1 skrll
686 1.1 skrll /* See if this is @(ERn.x, PC). */
687 1.1 skrll len = parse_reg (src, &mode, &op->reg, direction);
688 1.1 skrll if (len != 0 && (mode & MODE) == REG && src[len] == '.')
689 1.1 skrll {
690 1.1 skrll switch (TOLOWER (src[len + 1]))
691 1.1 skrll {
692 1.1 skrll case 'b':
693 1.1 skrll mode = PCIDXB | direction;
694 1.1 skrll break;
695 1.1 skrll case 'w':
696 1.1 skrll mode = PCIDXW | direction;
697 1.1 skrll break;
698 1.1 skrll case 'l':
699 1.1 skrll mode = PCIDXL | direction;
700 1.1 skrll break;
701 1.1 skrll default:
702 1.1 skrll mode = 0;
703 1.1 skrll break;
704 1.1 skrll }
705 1.1 skrll if (mode
706 1.1 skrll && src[len + 2] == ','
707 1.1 skrll && TOLOWER (src[len + 3]) != 'p'
708 1.1 skrll && TOLOWER (src[len + 4]) != 'c'
709 1.1 skrll && src[len + 5] != ')')
710 1.1 skrll {
711 1.1 skrll *ptr = src + len + 6;
712 1.1 skrll op->mode |= mode;
713 1.1 skrll return;
714 1.1 skrll }
715 1.1 skrll /* Fall through into disp case - the grammar is somewhat
716 1.1 skrll ambiguous, so we should try whether it's a DISP operand
717 1.1 skrll after all ("ER3.L" might be a poorly named label...). */
718 1.1 skrll }
719 1.1 skrll
720 1.1 skrll /* Disp. */
721 1.1 skrll
722 1.1 skrll /* Start off assuming a 16 bit offset. */
723 1.1 skrll
724 1.1 skrll src = parse_exp (src, op);
725 1.1 skrll if (*src == ')')
726 1.1 skrll {
727 1.1 skrll op->mode |= ABS | direction;
728 1.1 skrll *ptr = src + 1;
729 1.1 skrll return;
730 1.1 skrll }
731 1.1 skrll
732 1.1 skrll if (*src != ',')
733 1.1 skrll {
734 1.1 skrll as_bad (_("expected @(exp, reg16)"));
735 1.1 skrll return;
736 1.1 skrll }
737 1.1 skrll src++;
738 1.1 skrll
739 1.1 skrll len = parse_reg (src, &mode, &op->reg, direction);
740 1.1 skrll if (len == 0 || (mode & MODE) != REG)
741 1.1 skrll {
742 1.1 skrll as_bad (_("expected @(exp, reg16)"));
743 1.1 skrll return;
744 1.1 skrll }
745 1.1 skrll src += len;
746 1.1 skrll if (src[0] == '.')
747 1.1 skrll {
748 1.1 skrll switch (TOLOWER (src[1]))
749 1.1 skrll {
750 1.1 skrll case 'b':
751 1.1 skrll op->mode |= INDEXB | direction;
752 1.1 skrll break;
753 1.1 skrll case 'w':
754 1.1 skrll op->mode |= INDEXW | direction;
755 1.1 skrll break;
756 1.1 skrll case 'l':
757 1.1 skrll op->mode |= INDEXL | direction;
758 1.1 skrll break;
759 1.1 skrll default:
760 1.1 skrll as_bad (_("expected .L, .W or .B for register in indexed addressing mode"));
761 1.1 skrll }
762 1.1 skrll src += 2;
763 1.1 skrll op->reg &= 7;
764 1.1 skrll }
765 1.1 skrll else
766 1.1 skrll op->mode |= DISP | direction;
767 1.1 skrll src = skip_colonthing (src, &op->mode);
768 1.1 skrll
769 1.1 skrll if (*src != ')' && '(')
770 1.1 skrll {
771 1.1 skrll as_bad (_("expected @(exp, reg16)"));
772 1.1 skrll return;
773 1.1 skrll }
774 1.1 skrll *ptr = src + 1;
775 1.1 skrll return;
776 1.1 skrll }
777 1.1 skrll len = parse_reg (src, &mode, &num, direction);
778 1.1 skrll
779 1.1 skrll if (len)
780 1.1 skrll {
781 1.1 skrll src += len;
782 1.1 skrll if (*src == '+' || *src == '-')
783 1.1 skrll {
784 1.1 skrll if (((mode & SIZE) != PSIZE)
785 1.1 skrll /* For Normal mode accept 16 bit and 32 bit pointer registers. */
786 1.1 skrll && (!Nmode || ((mode & SIZE) != L_32)))
787 1.1 skrll as_bad (_("Wrong size pointer register for architecture."));
788 1.1 skrll op->mode = *src == '+' ? RSPOSTINC : RSPOSTDEC;
789 1.1 skrll op->reg = num;
790 1.1 skrll src++;
791 1.1 skrll *ptr = src;
792 1.1 skrll return;
793 1.1 skrll }
794 1.1 skrll if (((mode & SIZE) != PSIZE)
795 1.1 skrll /* For Normal mode accept 16 bit and 32 bit pointer registers. */
796 1.1 skrll && (!Nmode || ((mode & SIZE) != L_32)))
797 1.1 skrll as_bad (_("Wrong size pointer register for architecture."));
798 1.1 skrll
799 1.1 skrll op->mode = direction | IND | PSIZE;
800 1.1 skrll op->reg = num;
801 1.1 skrll *ptr = src;
802 1.1 skrll
803 1.1 skrll return;
804 1.1 skrll }
805 1.1 skrll else
806 1.1 skrll {
807 1.1 skrll /* must be a symbol */
808 1.1 skrll
809 1.1 skrll op->mode = ABS | direction;
810 1.1 skrll *ptr = parse_exp (src, op);
811 1.1 skrll return;
812 1.1 skrll }
813 1.1 skrll }
814 1.1 skrll
815 1.1 skrll if (*src == '#')
816 1.1 skrll {
817 1.1 skrll op->mode = IMM;
818 1.1 skrll *ptr = parse_exp (src + 1, op);
819 1.1 skrll return;
820 1.1 skrll }
821 1.1 skrll else if (strncmp (src, "mach", 4) == 0 ||
822 1.1 skrll strncmp (src, "macl", 4) == 0 ||
823 1.1 skrll strncmp (src, "MACH", 4) == 0 ||
824 1.1 skrll strncmp (src, "MACL", 4) == 0)
825 1.1 skrll {
826 1.1 skrll op->reg = TOLOWER (src[3]) == 'l';
827 1.1 skrll op->mode = MACREG;
828 1.1 skrll *ptr = src + 4;
829 1.1 skrll return;
830 1.1 skrll }
831 1.1 skrll else
832 1.1 skrll {
833 1.1 skrll op->mode = PCREL;
834 1.1 skrll *ptr = parse_exp (src, op);
835 1.1 skrll }
836 1.1 skrll }
837 1.1 skrll
838 1.1 skrll static char *
839 1.1 skrll get_operands (unsigned int noperands, char *op_end, struct h8_op *operand)
840 1.1 skrll {
841 1.1 skrll char *ptr = op_end;
842 1.1 skrll
843 1.1 skrll switch (noperands)
844 1.1 skrll {
845 1.1 skrll case 0:
846 1.1 skrll break;
847 1.1 skrll
848 1.1 skrll case 1:
849 1.1 skrll ptr++;
850 1.1 skrll get_operand (&ptr, operand + 0, SRC);
851 1.1 skrll if (*ptr == ',')
852 1.1 skrll {
853 1.1 skrll ptr++;
854 1.1 skrll get_operand (&ptr, operand + 1, DST);
855 1.1 skrll }
856 1.1 skrll break;
857 1.1 skrll
858 1.1 skrll case 2:
859 1.1 skrll ptr++;
860 1.1 skrll get_operand (&ptr, operand + 0, SRC);
861 1.1 skrll if (*ptr == ',')
862 1.1 skrll ptr++;
863 1.1 skrll get_operand (&ptr, operand + 1, DST);
864 1.1 skrll break;
865 1.1 skrll
866 1.1 skrll case 3:
867 1.1 skrll ptr++;
868 1.1 skrll get_operand (&ptr, operand + 0, SRC);
869 1.1 skrll if (*ptr == ',')
870 1.1 skrll ptr++;
871 1.1 skrll get_operand (&ptr, operand + 1, DST);
872 1.1 skrll if (*ptr == ',')
873 1.1 skrll ptr++;
874 1.1 skrll get_operand (&ptr, operand + 2, OP3);
875 1.1 skrll break;
876 1.1 skrll
877 1.1 skrll default:
878 1.1 skrll abort ();
879 1.1 skrll }
880 1.1 skrll
881 1.1 skrll return ptr;
882 1.1 skrll }
883 1.1 skrll
884 1.1 skrll /* MOVA has special requirements. Rather than adding twice the amount of
885 1.1 skrll addressing modes, we simply special case it a bit. */
886 1.1 skrll static void
887 1.1 skrll get_mova_operands (char *op_end, struct h8_op *operand)
888 1.1 skrll {
889 1.1 skrll char *ptr = op_end;
890 1.1 skrll
891 1.1 skrll if (ptr[1] != '@' || ptr[2] != '(')
892 1.1 skrll goto error;
893 1.1 skrll ptr += 3;
894 1.1 skrll operand[0].mode = 0;
895 1.1 skrll ptr = parse_exp (ptr, &operand[0]);
896 1.1 skrll
897 1.1 skrll if (*ptr !=',')
898 1.1 skrll goto error;
899 1.1 skrll ptr++;
900 1.1 skrll get_operand (&ptr, operand + 1, DST);
901 1.1 skrll
902 1.1 skrll if (*ptr =='.')
903 1.1 skrll {
904 1.1 skrll ptr++;
905 1.1 skrll switch (*ptr++)
906 1.1 skrll {
907 1.1 skrll case 'b': case 'B':
908 1.1 skrll operand[0].mode = (operand[0].mode & ~MODE) | INDEXB;
909 1.1 skrll break;
910 1.1 skrll case 'w': case 'W':
911 1.1 skrll operand[0].mode = (operand[0].mode & ~MODE) | INDEXW;
912 1.1 skrll break;
913 1.1 skrll case 'l': case 'L':
914 1.1 skrll operand[0].mode = (operand[0].mode & ~MODE) | INDEXL;
915 1.1 skrll break;
916 1.1 skrll default:
917 1.1 skrll goto error;
918 1.1 skrll }
919 1.1 skrll }
920 1.1 skrll else if ((operand[1].mode & MODE) == LOWREG)
921 1.1 skrll {
922 1.1 skrll switch (operand[1].mode & SIZE)
923 1.1 skrll {
924 1.1 skrll case L_8:
925 1.1 skrll operand[0].mode = (operand[0].mode & ~MODE) | INDEXB;
926 1.1 skrll break;
927 1.1 skrll case L_16:
928 1.1 skrll operand[0].mode = (operand[0].mode & ~MODE) | INDEXW;
929 1.1 skrll break;
930 1.1 skrll case L_32:
931 1.1 skrll operand[0].mode = (operand[0].mode & ~MODE) | INDEXL;
932 1.1 skrll break;
933 1.1 skrll default:
934 1.1 skrll goto error;
935 1.1 skrll }
936 1.1 skrll }
937 1.1 skrll else
938 1.1 skrll goto error;
939 1.1 skrll
940 1.1 skrll if (*ptr++ != ')' || *ptr++ != ',')
941 1.1 skrll goto error;
942 1.1 skrll get_operand (&ptr, operand + 2, OP3);
943 1.1 skrll /* See if we can use the short form of MOVA. */
944 1.1 skrll if (((operand[1].mode & MODE) == REG || (operand[1].mode & MODE) == LOWREG)
945 1.1 skrll && (operand[2].mode & MODE) == REG
946 1.1 skrll && (operand[1].reg & 7) == (operand[2].reg & 7))
947 1.1 skrll {
948 1.1 skrll operand[1].mode = operand[2].mode = 0;
949 1.1 skrll operand[0].reg = operand[2].reg & 7;
950 1.1 skrll }
951 1.1 skrll return;
952 1.1 skrll
953 1.1 skrll error:
954 1.1 skrll as_bad (_("expected valid addressing mode for mova: \"@(disp, ea.sz),ERn\""));
955 1.1 skrll }
956 1.1 skrll
957 1.1 skrll static void
958 1.1 skrll get_rtsl_operands (char *ptr, struct h8_op *operand)
959 1.1 skrll {
960 1.1 skrll int mode, len, type = 0;
961 1.1 skrll unsigned int num, num2;
962 1.1 skrll
963 1.1 skrll ptr++;
964 1.1 skrll if (*ptr == '(')
965 1.1 skrll {
966 1.1 skrll ptr++;
967 1.1 skrll type = 1;
968 1.1 skrll }
969 1.1 skrll len = parse_reg (ptr, &mode, &num, SRC);
970 1.1 skrll if (len == 0 || (mode & MODE) != REG)
971 1.1 skrll {
972 1.1 skrll as_bad (_("expected register"));
973 1.1 skrll return;
974 1.1 skrll }
975 1.1 skrll ptr += len;
976 1.1 skrll if (*ptr == '-')
977 1.1 skrll {
978 1.1 skrll len = parse_reg (++ptr, &mode, &num2, SRC);
979 1.1 skrll if (len == 0 || (mode & MODE) != REG)
980 1.1 skrll {
981 1.1 skrll as_bad (_("expected register"));
982 1.1 skrll return;
983 1.1 skrll }
984 1.1 skrll ptr += len;
985 1.1 skrll /* CONST_xxx are used as placeholders in the opcode table. */
986 1.1 skrll num = num2 - num;
987 1.1 skrll if (num > 3)
988 1.1 skrll {
989 1.1 skrll as_bad (_("invalid register list"));
990 1.1 skrll return;
991 1.1 skrll }
992 1.1 skrll }
993 1.1 skrll else
994 1.1 skrll num2 = num, num = 0;
995 1.1 skrll if (type == 1 && *ptr++ != ')')
996 1.1 skrll {
997 1.1 skrll as_bad (_("expected closing paren"));
998 1.1 skrll return;
999 1.1 skrll }
1000 1.1 skrll operand[0].mode = RS32;
1001 1.1 skrll operand[1].mode = RD32;
1002 1.1 skrll operand[0].reg = num;
1003 1.1 skrll operand[1].reg = num2;
1004 1.1 skrll }
1005 1.1 skrll
1006 1.1 skrll /* Passed a pointer to a list of opcodes which use different
1007 1.1 skrll addressing modes, return the opcode which matches the opcodes
1008 1.1 skrll provided. */
1009 1.1 skrll
1010 1.1 skrll static const struct h8_instruction *
1011 1.1 skrll get_specific (const struct h8_instruction *instruction,
1012 1.1 skrll struct h8_op *operands, int size)
1013 1.1 skrll {
1014 1.1 skrll const struct h8_instruction *this_try = instruction;
1015 1.1 skrll const struct h8_instruction *found_other = 0, *found_mismatched = 0;
1016 1.1 skrll int found = 0;
1017 1.1 skrll int this_index = instruction->idx;
1018 1.1 skrll int noperands = 0;
1019 1.1 skrll
1020 1.1 skrll /* There's only one ldm/stm and it's easier to just
1021 1.1 skrll get out quick for them. */
1022 1.1 skrll if (OP_KIND (instruction->opcode->how) == O_LDM
1023 1.1 skrll || OP_KIND (instruction->opcode->how) == O_STM)
1024 1.1 skrll return this_try;
1025 1.1 skrll
1026 1.1 skrll while (noperands < 3 && operands[noperands].mode != 0)
1027 1.1 skrll noperands++;
1028 1.1 skrll
1029 1.1 skrll while (this_index == instruction->idx && !found)
1030 1.1 skrll {
1031 1.1 skrll int this_size;
1032 1.1 skrll
1033 1.1 skrll found = 1;
1034 1.1 skrll this_try = instruction++;
1035 1.1 skrll this_size = this_try->opcode->how & SN;
1036 1.1 skrll
1037 1.1 skrll if (this_try->noperands != noperands)
1038 1.1 skrll found = 0;
1039 1.1 skrll else if (this_try->noperands > 0)
1040 1.1 skrll {
1041 1.1 skrll int i;
1042 1.1 skrll
1043 1.1 skrll for (i = 0; i < this_try->noperands && found; i++)
1044 1.1 skrll {
1045 1.1 skrll op_type op = this_try->opcode->args.nib[i];
1046 1.1 skrll int op_mode = op & MODE;
1047 1.1 skrll int op_size = op & SIZE;
1048 1.1 skrll int x = operands[i].mode;
1049 1.1 skrll int x_mode = x & MODE;
1050 1.1 skrll int x_size = x & SIZE;
1051 1.1 skrll
1052 1.1 skrll if (op_mode == LOWREG && (x_mode == REG || x_mode == LOWREG))
1053 1.1 skrll {
1054 1.1 skrll if ((x_size == L_8 && (operands[i].reg & 8) == 0)
1055 1.1 skrll || (x_size == L_16 && (operands[i].reg & 8) == 8))
1056 1.1 skrll as_warn (_("can't use high part of register in operand %d"), i);
1057 1.1 skrll
1058 1.1 skrll if (x_size != op_size)
1059 1.1 skrll found = 0;
1060 1.1 skrll }
1061 1.1 skrll else if (op_mode == REG)
1062 1.1 skrll {
1063 1.1 skrll if (x_mode == LOWREG)
1064 1.1 skrll x_mode = REG;
1065 1.1 skrll if (x_mode != REG)
1066 1.1 skrll found = 0;
1067 1.1 skrll
1068 1.1 skrll if (x_size == L_P)
1069 1.1 skrll x_size = (Hmode ? L_32 : L_16);
1070 1.1 skrll if (op_size == L_P)
1071 1.1 skrll op_size = (Hmode ? L_32 : L_16);
1072 1.1 skrll
1073 1.1 skrll /* The size of the reg is v important. */
1074 1.1 skrll if (op_size != x_size)
1075 1.1 skrll found = 0;
1076 1.1 skrll }
1077 1.1 skrll else if (op_mode & CTRL) /* control register */
1078 1.1 skrll {
1079 1.1 skrll if (!(x_mode & CTRL))
1080 1.1 skrll found = 0;
1081 1.1 skrll
1082 1.1 skrll switch (x_mode)
1083 1.1 skrll {
1084 1.1 skrll case CCR:
1085 1.1 skrll if (op_mode != CCR &&
1086 1.1 skrll op_mode != CCR_EXR &&
1087 1.1 skrll op_mode != CC_EX_VB_SB)
1088 1.1 skrll found = 0;
1089 1.1 skrll break;
1090 1.1 skrll case EXR:
1091 1.1 skrll if (op_mode != EXR &&
1092 1.1 skrll op_mode != CCR_EXR &&
1093 1.1 skrll op_mode != CC_EX_VB_SB)
1094 1.1 skrll found = 0;
1095 1.1 skrll break;
1096 1.1 skrll case MACH:
1097 1.1 skrll if (op_mode != MACH &&
1098 1.1 skrll op_mode != MACREG)
1099 1.1 skrll found = 0;
1100 1.1 skrll break;
1101 1.1 skrll case MACL:
1102 1.1 skrll if (op_mode != MACL &&
1103 1.1 skrll op_mode != MACREG)
1104 1.1 skrll found = 0;
1105 1.1 skrll break;
1106 1.1 skrll case VBR:
1107 1.1 skrll if (op_mode != VBR &&
1108 1.1 skrll op_mode != VBR_SBR &&
1109 1.1 skrll op_mode != CC_EX_VB_SB)
1110 1.1 skrll found = 0;
1111 1.1 skrll break;
1112 1.1 skrll case SBR:
1113 1.1 skrll if (op_mode != SBR &&
1114 1.1 skrll op_mode != VBR_SBR &&
1115 1.1 skrll op_mode != CC_EX_VB_SB)
1116 1.1 skrll found = 0;
1117 1.1 skrll break;
1118 1.1 skrll }
1119 1.1 skrll }
1120 1.1 skrll else if ((op & ABSJMP) && (x_mode == ABS || x_mode == PCREL))
1121 1.1 skrll {
1122 1.1 skrll operands[i].mode &= ~MODE;
1123 1.1 skrll operands[i].mode |= ABSJMP;
1124 1.1 skrll /* But it may not be 24 bits long. */
1125 1.1 skrll if (x_mode == ABS && !Hmode)
1126 1.1 skrll {
1127 1.1 skrll operands[i].mode &= ~SIZE;
1128 1.1 skrll operands[i].mode |= L_16;
1129 1.1 skrll }
1130 1.1 skrll if ((operands[i].mode & SIZE) == L_32
1131 1.1 skrll && (op_mode & SIZE) != L_32)
1132 1.1 skrll found = 0;
1133 1.1 skrll }
1134 1.1 skrll else if (x_mode == IMM && op_mode != IMM)
1135 1.1 skrll {
1136 1.1 skrll offsetT num = operands[i].exp.X_add_number;
1137 1.1 skrll if (op_mode == KBIT || op_mode == DBIT)
1138 1.1 skrll /* This is ok if the immediate value is sensible. */;
1139 1.1 skrll else if (op_mode == CONST_2)
1140 1.1 skrll found = num == 2;
1141 1.1 skrll else if (op_mode == CONST_4)
1142 1.1 skrll found = num == 4;
1143 1.1 skrll else if (op_mode == CONST_8)
1144 1.1 skrll found = num == 8;
1145 1.1 skrll else if (op_mode == CONST_16)
1146 1.1 skrll found = num == 16;
1147 1.1 skrll else
1148 1.1 skrll found = 0;
1149 1.1 skrll }
1150 1.1 skrll else if (op_mode == PCREL && op_mode == x_mode)
1151 1.1 skrll {
1152 1.1 skrll /* movsd, bsr/bc and bsr/bs only come in PCREL16 flavour:
1153 1.1 skrll If x_size is L_8, promote it. */
1154 1.1 skrll if (OP_KIND (this_try->opcode->how) == O_MOVSD
1155 1.1 skrll || OP_KIND (this_try->opcode->how) == O_BSRBC
1156 1.1 skrll || OP_KIND (this_try->opcode->how) == O_BSRBS)
1157 1.1 skrll if (x_size == L_8)
1158 1.1 skrll x_size = L_16;
1159 1.1 skrll
1160 1.1 skrll /* The size of the displacement is important. */
1161 1.1 skrll if (op_size != x_size)
1162 1.1 skrll found = 0;
1163 1.1 skrll }
1164 1.1 skrll else if ((op_mode == DISP || op_mode == IMM || op_mode == ABS
1165 1.1 skrll || op_mode == INDEXB || op_mode == INDEXW
1166 1.1 skrll || op_mode == INDEXL)
1167 1.1 skrll && op_mode == x_mode)
1168 1.1 skrll {
1169 1.1 skrll /* Promote a L_24 to L_32 if it makes us match. */
1170 1.1 skrll if (x_size == L_24 && op_size == L_32)
1171 1.1 skrll {
1172 1.1 skrll x &= ~SIZE;
1173 1.1 skrll x |= x_size = L_32;
1174 1.1 skrll }
1175 1.1 skrll
1176 1.1 skrll if (((x_size == L_16 && op_size == L_16U)
1177 1.1 skrll || (x_size == L_8 && op_size == L_8U)
1178 1.1 skrll || (x_size == L_3 && op_size == L_3NZ))
1179 1.1 skrll /* We're deliberately more permissive for ABS modes. */
1180 1.1 skrll && (op_mode == ABS
1181 1.1 skrll || constant_fits_size_p (operands + i, op_size,
1182 1.1 skrll op & NO_SYMBOLS)))
1183 1.1 skrll x_size = op_size;
1184 1.1 skrll
1185 1.1 skrll if (x_size != 0 && op_size != x_size)
1186 1.1 skrll found = 0;
1187 1.1 skrll else if (x_size == 0
1188 1.1 skrll && ! constant_fits_size_p (operands + i, op_size,
1189 1.1 skrll op & NO_SYMBOLS))
1190 1.1 skrll found = 0;
1191 1.1 skrll }
1192 1.1 skrll else if (op_mode != x_mode)
1193 1.1 skrll {
1194 1.1 skrll found = 0;
1195 1.1 skrll }
1196 1.1 skrll }
1197 1.1 skrll }
1198 1.1 skrll if (found)
1199 1.1 skrll {
1200 1.1 skrll if ((this_try->opcode->available == AV_H8SX && ! SXmode)
1201 1.1 skrll || (this_try->opcode->available == AV_H8S && ! Smode)
1202 1.1 skrll || (this_try->opcode->available == AV_H8H && ! Hmode))
1203 1.1 skrll found = 0, found_other = this_try;
1204 1.1 skrll else if (this_size != size && (this_size != SN && size != SN))
1205 1.1 skrll found_mismatched = this_try, found = 0;
1206 1.1 skrll
1207 1.1 skrll }
1208 1.1 skrll }
1209 1.1 skrll if (found)
1210 1.1 skrll return this_try;
1211 1.1 skrll if (found_other)
1212 1.1 skrll {
1213 1.1 skrll as_warn (_("Opcode `%s' with these operand types not available in %s mode"),
1214 1.1 skrll found_other->opcode->name,
1215 1.1 skrll (! Hmode && ! Smode ? "H8/300"
1216 1.1 skrll : SXmode ? "H8sx"
1217 1.1 skrll : Smode ? "H8/300S"
1218 1.1 skrll : "H8/300H"));
1219 1.1 skrll }
1220 1.1 skrll else if (found_mismatched)
1221 1.1 skrll {
1222 1.1 skrll as_warn (_("mismatch between opcode size and operand size"));
1223 1.1 skrll return found_mismatched;
1224 1.1 skrll }
1225 1.1 skrll return 0;
1226 1.1 skrll }
1227 1.1 skrll
1228 1.1 skrll static void
1229 1.1 skrll check_operand (struct h8_op *operand, unsigned int width, char *string)
1230 1.1 skrll {
1231 1.1 skrll if (operand->exp.X_add_symbol == 0
1232 1.1 skrll && operand->exp.X_op_symbol == 0)
1233 1.1 skrll {
1234 1.1 skrll /* No symbol involved, let's look at offset, it's dangerous if
1235 1.1 skrll any of the high bits are not 0 or ff's, find out by oring or
1236 1.1 skrll anding with the width and seeing if the answer is 0 or all
1237 1.1 skrll fs. */
1238 1.1 skrll
1239 1.1 skrll if (! constant_fits_width_p (operand, width))
1240 1.1 skrll {
1241 1.1 skrll if (width == 255
1242 1.1 skrll && (operand->exp.X_add_number & 0xff00) == 0xff00)
1243 1.1 skrll {
1244 1.1 skrll /* Just ignore this one - which happens when trying to
1245 1.1 skrll fit a 16 bit address truncated into an 8 bit address
1246 1.1 skrll of something like bset. */
1247 1.1 skrll }
1248 1.1 skrll else if (strcmp (string, "@") == 0
1249 1.1 skrll && width == 0xffff
1250 1.1 skrll && (operand->exp.X_add_number & 0xff8000) == 0xff8000)
1251 1.1 skrll {
1252 1.1 skrll /* Just ignore this one - which happens when trying to
1253 1.1 skrll fit a 24 bit address truncated into a 16 bit address
1254 1.1 skrll of something like mov.w. */
1255 1.1 skrll }
1256 1.1 skrll else
1257 1.1 skrll {
1258 1.1 skrll as_warn (_("operand %s0x%lx out of range."), string,
1259 1.1 skrll (unsigned long) operand->exp.X_add_number);
1260 1.1 skrll }
1261 1.1 skrll }
1262 1.1 skrll }
1263 1.1 skrll }
1264 1.1 skrll
1265 1.1 skrll /* RELAXMODE has one of 3 values:
1266 1.1 skrll
1267 1.1 skrll 0 Output a "normal" reloc, no relaxing possible for this insn/reloc
1268 1.1 skrll
1269 1.1 skrll 1 Output a relaxable 24bit absolute mov.w address relocation
1270 1.1 skrll (may relax into a 16bit absolute address).
1271 1.1 skrll
1272 1.1 skrll 2 Output a relaxable 16/24 absolute mov.b address relocation
1273 1.1 skrll (may relax into an 8bit absolute address). */
1274 1.1 skrll
1275 1.1 skrll static void
1276 1.1 skrll do_a_fix_imm (int offset, int nibble, struct h8_op *operand, int relaxmode)
1277 1.1 skrll {
1278 1.1 skrll int idx;
1279 1.1 skrll int size;
1280 1.1 skrll int where;
1281 1.1 skrll char *bytes = frag_now->fr_literal + offset;
1282 1.1 skrll
1283 1.1 skrll char *t = ((operand->mode & MODE) == IMM) ? "#" : "@";
1284 1.1 skrll
1285 1.1 skrll if (operand->exp.X_add_symbol == 0)
1286 1.1 skrll {
1287 1.1 skrll switch (operand->mode & SIZE)
1288 1.1 skrll {
1289 1.1 skrll case L_2:
1290 1.1 skrll check_operand (operand, 0x3, t);
1291 1.1 skrll bytes[0] |= (operand->exp.X_add_number & 3) << (nibble ? 0 : 4);
1292 1.1 skrll break;
1293 1.1 skrll case L_3:
1294 1.1 skrll case L_3NZ:
1295 1.1 skrll check_operand (operand, 0x7, t);
1296 1.1 skrll bytes[0] |= (operand->exp.X_add_number & 7) << (nibble ? 0 : 4);
1297 1.1 skrll break;
1298 1.1 skrll case L_4:
1299 1.1 skrll check_operand (operand, 0xF, t);
1300 1.1 skrll bytes[0] |= (operand->exp.X_add_number & 15) << (nibble ? 0 : 4);
1301 1.1 skrll break;
1302 1.1 skrll case L_5:
1303 1.1 skrll check_operand (operand, 0x1F, t);
1304 1.1 skrll bytes[0] |= operand->exp.X_add_number & 31;
1305 1.1 skrll break;
1306 1.1 skrll case L_8:
1307 1.1 skrll case L_8U:
1308 1.1 skrll check_operand (operand, 0xff, t);
1309 1.1 skrll bytes[0] |= operand->exp.X_add_number;
1310 1.1 skrll break;
1311 1.1 skrll case L_16:
1312 1.1 skrll case L_16U:
1313 1.1 skrll check_operand (operand, 0xffff, t);
1314 1.1 skrll bytes[0] |= operand->exp.X_add_number >> 8;
1315 1.1 skrll bytes[1] |= operand->exp.X_add_number >> 0;
1316 1.1 skrll break;
1317 1.1 skrll case L_24:
1318 1.1 skrll check_operand (operand, 0xffffff, t);
1319 1.1 skrll bytes[0] |= operand->exp.X_add_number >> 16;
1320 1.1 skrll bytes[1] |= operand->exp.X_add_number >> 8;
1321 1.1 skrll bytes[2] |= operand->exp.X_add_number >> 0;
1322 1.1 skrll break;
1323 1.1 skrll
1324 1.1 skrll case L_32:
1325 1.1 skrll /* This should be done with bfd. */
1326 1.1 skrll bytes[0] |= operand->exp.X_add_number >> 24;
1327 1.1 skrll bytes[1] |= operand->exp.X_add_number >> 16;
1328 1.1 skrll bytes[2] |= operand->exp.X_add_number >> 8;
1329 1.1 skrll bytes[3] |= operand->exp.X_add_number >> 0;
1330 1.1 skrll if (relaxmode != 0)
1331 1.1 skrll {
1332 1.1 skrll idx = (relaxmode == 2) ? R_MOV24B1 : R_MOVL1;
1333 1.1 skrll fix_new_exp (frag_now, offset, 4, &operand->exp, 0, idx);
1334 1.1 skrll }
1335 1.1 skrll break;
1336 1.1 skrll }
1337 1.1 skrll }
1338 1.1 skrll else
1339 1.1 skrll {
1340 1.1 skrll switch (operand->mode & SIZE)
1341 1.1 skrll {
1342 1.1 skrll case L_24:
1343 1.1 skrll case L_32:
1344 1.1 skrll size = 4;
1345 1.1 skrll where = (operand->mode & SIZE) == L_24 ? -1 : 0;
1346 1.1 skrll if (relaxmode == 2)
1347 1.1 skrll idx = R_MOV24B1;
1348 1.1 skrll else if (relaxmode == 1)
1349 1.1 skrll idx = R_MOVL1;
1350 1.1 skrll else
1351 1.1 skrll idx = R_RELLONG;
1352 1.1 skrll break;
1353 1.1 skrll default:
1354 1.1 skrll as_bad (_("Can't work out size of operand.\n"));
1355 1.1 skrll case L_16:
1356 1.1 skrll case L_16U:
1357 1.1 skrll size = 2;
1358 1.1 skrll where = 0;
1359 1.1 skrll if (relaxmode == 2)
1360 1.1 skrll idx = R_MOV16B1;
1361 1.1 skrll else
1362 1.1 skrll idx = R_RELWORD;
1363 1.1 skrll operand->exp.X_add_number =
1364 1.1 skrll ((operand->exp.X_add_number & 0xffff) ^ 0x8000) - 0x8000;
1365 1.1 skrll operand->exp.X_add_number |= (bytes[0] << 8) | bytes[1];
1366 1.1 skrll break;
1367 1.1 skrll case L_8:
1368 1.1 skrll size = 1;
1369 1.1 skrll where = 0;
1370 1.1 skrll idx = R_RELBYTE;
1371 1.1 skrll operand->exp.X_add_number =
1372 1.1 skrll ((operand->exp.X_add_number & 0xff) ^ 0x80) - 0x80;
1373 1.1 skrll operand->exp.X_add_number |= bytes[0];
1374 1.1 skrll }
1375 1.1 skrll
1376 1.1 skrll fix_new_exp (frag_now,
1377 1.1 skrll offset + where,
1378 1.1 skrll size,
1379 1.1 skrll &operand->exp,
1380 1.1 skrll 0,
1381 1.1 skrll idx);
1382 1.1 skrll }
1383 1.1 skrll }
1384 1.1 skrll
1385 1.1 skrll /* Now we know what sort of opcodes it is, let's build the bytes. */
1386 1.1 skrll
1387 1.1 skrll static void
1388 1.1 skrll build_bytes (const struct h8_instruction *this_try, struct h8_op *operand)
1389 1.1 skrll {
1390 1.1 skrll int i;
1391 1.1 skrll char *output = frag_more (this_try->length);
1392 1.1 skrll const op_type *nibble_ptr = this_try->opcode->data.nib;
1393 1.1 skrll op_type c;
1394 1.1 skrll unsigned int nibble_count = 0;
1395 1.1 skrll int op_at[3];
1396 1.1 skrll int nib = 0;
1397 1.1 skrll int movb = 0;
1398 1.1 skrll char asnibbles[100];
1399 1.1 skrll char *p = asnibbles;
1400 1.1 skrll int high, low;
1401 1.1 skrll
1402 1.1 skrll if (!Hmode && this_try->opcode->available != AV_H8)
1403 1.1 skrll as_warn (_("Opcode `%s' with these operand types not available in H8/300 mode"),
1404 1.1 skrll this_try->opcode->name);
1405 1.1 skrll else if (!Smode
1406 1.1 skrll && this_try->opcode->available != AV_H8
1407 1.1 skrll && this_try->opcode->available != AV_H8H)
1408 1.1 skrll as_warn (_("Opcode `%s' with these operand types not available in H8/300H mode"),
1409 1.1 skrll this_try->opcode->name);
1410 1.1 skrll else if (!SXmode
1411 1.1 skrll && this_try->opcode->available != AV_H8
1412 1.1 skrll && this_try->opcode->available != AV_H8H
1413 1.1 skrll && this_try->opcode->available != AV_H8S)
1414 1.1 skrll as_warn (_("Opcode `%s' with these operand types not available in H8/300S mode"),
1415 1.1 skrll this_try->opcode->name);
1416 1.1 skrll
1417 1.1 skrll while (*nibble_ptr != (op_type) E)
1418 1.1 skrll {
1419 1.1 skrll int d;
1420 1.1 skrll
1421 1.1 skrll nib = 0;
1422 1.1 skrll c = *nibble_ptr++;
1423 1.1 skrll
1424 1.1 skrll d = (c & OP3) == OP3 ? 2 : (c & DST) == DST ? 1 : 0;
1425 1.1 skrll
1426 1.1 skrll if (c < 16)
1427 1.1 skrll nib = c;
1428 1.1 skrll else
1429 1.1 skrll {
1430 1.1 skrll int c2 = c & MODE;
1431 1.1 skrll
1432 1.1 skrll if (c2 == REG || c2 == LOWREG
1433 1.1 skrll || c2 == IND || c2 == PREINC || c2 == PREDEC
1434 1.1 skrll || c2 == POSTINC || c2 == POSTDEC)
1435 1.1 skrll {
1436 1.1 skrll nib = operand[d].reg;
1437 1.1 skrll if (c2 == LOWREG)
1438 1.1 skrll nib &= 7;
1439 1.1 skrll }
1440 1.1 skrll
1441 1.1 skrll else if (c & CTRL) /* Control reg operand. */
1442 1.1 skrll nib = operand[d].reg;
1443 1.1 skrll
1444 1.1 skrll else if ((c & DISPREG) == (DISPREG))
1445 1.1 skrll {
1446 1.1 skrll nib = operand[d].reg;
1447 1.1 skrll }
1448 1.1 skrll else if (c2 == ABS)
1449 1.1 skrll {
1450 1.1 skrll operand[d].mode = c;
1451 1.1 skrll op_at[d] = nibble_count;
1452 1.1 skrll nib = 0;
1453 1.1 skrll }
1454 1.1 skrll else if (c2 == IMM || c2 == PCREL || c2 == ABS
1455 1.1 skrll || (c & ABSJMP) || c2 == DISP)
1456 1.1 skrll {
1457 1.1 skrll operand[d].mode = c;
1458 1.1 skrll op_at[d] = nibble_count;
1459 1.1 skrll nib = 0;
1460 1.1 skrll }
1461 1.1 skrll else if ((c & IGNORE) || (c & DATA))
1462 1.1 skrll nib = 0;
1463 1.1 skrll
1464 1.1 skrll else if (c2 == DBIT)
1465 1.1 skrll {
1466 1.1 skrll switch (operand[0].exp.X_add_number)
1467 1.1 skrll {
1468 1.1 skrll case 1:
1469 1.1 skrll nib = c;
1470 1.1 skrll break;
1471 1.1 skrll case 2:
1472 1.1 skrll nib = 0x8 | c;
1473 1.1 skrll break;
1474 1.1 skrll default:
1475 1.1 skrll as_bad (_("Need #1 or #2 here"));
1476 1.1 skrll }
1477 1.1 skrll }
1478 1.1 skrll else if (c2 == KBIT)
1479 1.1 skrll {
1480 1.1 skrll switch (operand[0].exp.X_add_number)
1481 1.1 skrll {
1482 1.1 skrll case 1:
1483 1.1 skrll nib = 0;
1484 1.1 skrll break;
1485 1.1 skrll case 2:
1486 1.1 skrll nib = 8;
1487 1.1 skrll break;
1488 1.1 skrll case 4:
1489 1.1 skrll if (!Hmode)
1490 1.1 skrll as_warn (_("#4 not valid on H8/300."));
1491 1.1 skrll nib = 9;
1492 1.1 skrll break;
1493 1.1 skrll
1494 1.1 skrll default:
1495 1.1 skrll as_bad (_("Need #1 or #2 here"));
1496 1.1 skrll break;
1497 1.1 skrll }
1498 1.1 skrll /* Stop it making a fix. */
1499 1.1 skrll operand[0].mode = 0;
1500 1.1 skrll }
1501 1.1 skrll
1502 1.1 skrll if (c & MEMRELAX)
1503 1.1 skrll operand[d].mode |= MEMRELAX;
1504 1.1 skrll
1505 1.1 skrll if (c & B31)
1506 1.1 skrll nib |= 0x8;
1507 1.1 skrll
1508 1.1 skrll if (c & B21)
1509 1.1 skrll nib |= 0x4;
1510 1.1 skrll
1511 1.1 skrll if (c & B11)
1512 1.1 skrll nib |= 0x2;
1513 1.1 skrll
1514 1.1 skrll if (c & B01)
1515 1.1 skrll nib |= 0x1;
1516 1.1 skrll
1517 1.1 skrll if (c2 == MACREG)
1518 1.1 skrll {
1519 1.1 skrll if (operand[0].mode == MACREG)
1520 1.1 skrll /* stmac has mac[hl] as the first operand. */
1521 1.1 skrll nib = 2 + operand[0].reg;
1522 1.1 skrll else
1523 1.1 skrll /* ldmac has mac[hl] as the second operand. */
1524 1.1 skrll nib = 2 + operand[1].reg;
1525 1.1 skrll }
1526 1.1 skrll }
1527 1.1 skrll nibble_count++;
1528 1.1 skrll
1529 1.1 skrll *p++ = nib;
1530 1.1 skrll }
1531 1.1 skrll
1532 1.1 skrll /* Disgusting. Why, oh why didn't someone ask us for advice
1533 1.1 skrll on the assembler format. */
1534 1.1 skrll if (OP_KIND (this_try->opcode->how) == O_LDM)
1535 1.1 skrll {
1536 1.1 skrll high = (operand[1].reg >> 8) & 0xf;
1537 1.1 skrll low = (operand[1].reg) & 0xf;
1538 1.1 skrll asnibbles[2] = high - low;
1539 1.1 skrll asnibbles[7] = high;
1540 1.1 skrll }
1541 1.1 skrll else if (OP_KIND (this_try->opcode->how) == O_STM)
1542 1.1 skrll {
1543 1.1 skrll high = (operand[0].reg >> 8) & 0xf;
1544 1.1 skrll low = (operand[0].reg) & 0xf;
1545 1.1 skrll asnibbles[2] = high - low;
1546 1.1 skrll asnibbles[7] = low;
1547 1.1 skrll }
1548 1.1 skrll
1549 1.1 skrll for (i = 0; i < this_try->length; i++)
1550 1.1 skrll output[i] = (asnibbles[i * 2] << 4) | asnibbles[i * 2 + 1];
1551 1.1 skrll
1552 1.1 skrll /* Note if this is a movb or a bit manipulation instruction
1553 1.1 skrll there is a special relaxation which only applies. */
1554 1.1 skrll if ( this_try->opcode->how == O (O_MOV, SB)
1555 1.1 skrll || this_try->opcode->how == O (O_BCLR, SB)
1556 1.1 skrll || this_try->opcode->how == O (O_BAND, SB)
1557 1.1 skrll || this_try->opcode->how == O (O_BIAND, SB)
1558 1.1 skrll || this_try->opcode->how == O (O_BILD, SB)
1559 1.1 skrll || this_try->opcode->how == O (O_BIOR, SB)
1560 1.1 skrll || this_try->opcode->how == O (O_BIST, SB)
1561 1.1 skrll || this_try->opcode->how == O (O_BIXOR, SB)
1562 1.1 skrll || this_try->opcode->how == O (O_BLD, SB)
1563 1.1 skrll || this_try->opcode->how == O (O_BNOT, SB)
1564 1.1 skrll || this_try->opcode->how == O (O_BOR, SB)
1565 1.1 skrll || this_try->opcode->how == O (O_BSET, SB)
1566 1.1 skrll || this_try->opcode->how == O (O_BST, SB)
1567 1.1 skrll || this_try->opcode->how == O (O_BTST, SB)
1568 1.1 skrll || this_try->opcode->how == O (O_BXOR, SB))
1569 1.1 skrll movb = 1;
1570 1.1 skrll
1571 1.1 skrll /* Output any fixes. */
1572 1.1 skrll for (i = 0; i < this_try->noperands; i++)
1573 1.1 skrll {
1574 1.1 skrll int x = operand[i].mode;
1575 1.1 skrll int x_mode = x & MODE;
1576 1.1 skrll
1577 1.1 skrll if (x_mode == IMM || x_mode == DISP)
1578 1.1 skrll do_a_fix_imm (output - frag_now->fr_literal + op_at[i] / 2,
1579 1.1 skrll op_at[i] & 1, operand + i, (x & MEMRELAX) != 0);
1580 1.1 skrll
1581 1.1 skrll else if (x_mode == ABS)
1582 1.1 skrll do_a_fix_imm (output - frag_now->fr_literal + op_at[i] / 2,
1583 1.1 skrll op_at[i] & 1, operand + i,
1584 1.1 skrll (x & MEMRELAX) ? movb + 1 : 0);
1585 1.1 skrll
1586 1.1 skrll else if (x_mode == PCREL)
1587 1.1 skrll {
1588 1.1 skrll int size16 = (x & SIZE) == L_16;
1589 1.1 skrll int size = size16 ? 2 : 1;
1590 1.1 skrll int type = size16 ? R_PCRWORD : R_PCRBYTE;
1591 1.1 skrll fixS *fixP;
1592 1.1 skrll
1593 1.1 skrll check_operand (operand + i, size16 ? 0x7fff : 0x7f, "@");
1594 1.1 skrll
1595 1.1 skrll if (operand[i].exp.X_add_number & 1)
1596 1.1 skrll as_warn (_("branch operand has odd offset (%lx)\n"),
1597 1.1 skrll (unsigned long) operand->exp.X_add_number);
1598 1.1 skrll #ifndef OBJ_ELF
1599 1.1 skrll /* The COFF port has always been off by one, changing it
1600 1.1 skrll now would be an incompatible change, so we leave it as-is.
1601 1.1 skrll
1602 1.1 skrll We don't want to do this for ELF as we want to be
1603 1.1 skrll compatible with the proposed ELF format from Hitachi. */
1604 1.1 skrll operand[i].exp.X_add_number -= 1;
1605 1.1 skrll #endif
1606 1.1 skrll if (size16)
1607 1.1 skrll {
1608 1.1 skrll operand[i].exp.X_add_number =
1609 1.1 skrll ((operand[i].exp.X_add_number & 0xffff) ^ 0x8000) - 0x8000;
1610 1.1 skrll }
1611 1.1 skrll else
1612 1.1 skrll {
1613 1.1 skrll operand[i].exp.X_add_number =
1614 1.1 skrll ((operand[i].exp.X_add_number & 0xff) ^ 0x80) - 0x80;
1615 1.1 skrll }
1616 1.1 skrll
1617 1.1 skrll /* For BRA/S. */
1618 1.1 skrll if (! size16)
1619 1.1 skrll operand[i].exp.X_add_number |= output[op_at[i] / 2];
1620 1.1 skrll
1621 1.1 skrll fixP = fix_new_exp (frag_now,
1622 1.1 skrll output - frag_now->fr_literal + op_at[i] / 2,
1623 1.1 skrll size,
1624 1.1 skrll &operand[i].exp,
1625 1.1 skrll 1,
1626 1.1 skrll type);
1627 1.1 skrll fixP->fx_signed = 1;
1628 1.1 skrll }
1629 1.1 skrll else if (x_mode == MEMIND)
1630 1.1 skrll {
1631 1.1 skrll check_operand (operand + i, 0xff, "@@");
1632 1.1 skrll fix_new_exp (frag_now,
1633 1.1 skrll output - frag_now->fr_literal + 1,
1634 1.1 skrll 1,
1635 1.1 skrll &operand[i].exp,
1636 1.1 skrll 0,
1637 1.1 skrll R_MEM_INDIRECT);
1638 1.1 skrll }
1639 1.1 skrll else if (x_mode == VECIND)
1640 1.1 skrll {
1641 1.1 skrll check_operand (operand + i, 0x7f, "@@");
1642 1.1 skrll /* FIXME: approximating the effect of "B31" here...
1643 1.1 skrll This is very hackish, and ought to be done a better way. */
1644 1.1 skrll operand[i].exp.X_add_number |= 0x80;
1645 1.1 skrll fix_new_exp (frag_now,
1646 1.1 skrll output - frag_now->fr_literal + 1,
1647 1.1 skrll 1,
1648 1.1 skrll &operand[i].exp,
1649 1.1 skrll 0,
1650 1.1 skrll R_MEM_INDIRECT);
1651 1.1 skrll }
1652 1.1 skrll else if (x & ABSJMP)
1653 1.1 skrll {
1654 1.1 skrll int where = 0;
1655 1.1 skrll bfd_reloc_code_real_type reloc_type = R_JMPL1;
1656 1.1 skrll
1657 1.1 skrll #ifdef OBJ_ELF
1658 1.1 skrll /* To be compatible with the proposed H8 ELF format, we
1659 1.1 skrll want the relocation's offset to point to the first byte
1660 1.1 skrll that will be modified, not to the start of the instruction. */
1661 1.1 skrll
1662 1.1 skrll if ((operand->mode & SIZE) == L_32)
1663 1.1 skrll {
1664 1.1 skrll where = 2;
1665 1.1 skrll reloc_type = R_RELLONG;
1666 1.1 skrll }
1667 1.1 skrll else
1668 1.1 skrll where = 1;
1669 1.1 skrll #endif
1670 1.1 skrll
1671 1.1 skrll /* This jmp may be a jump or a branch. */
1672 1.1 skrll
1673 1.1 skrll check_operand (operand + i,
1674 1.1 skrll SXmode ? 0xffffffff : Hmode ? 0xffffff : 0xffff,
1675 1.1 skrll "@");
1676 1.1 skrll
1677 1.1 skrll if (operand[i].exp.X_add_number & 1)
1678 1.1 skrll as_warn (_("branch operand has odd offset (%lx)\n"),
1679 1.1 skrll (unsigned long) operand->exp.X_add_number);
1680 1.1 skrll
1681 1.1 skrll if (!Hmode)
1682 1.1 skrll operand[i].exp.X_add_number =
1683 1.1 skrll ((operand[i].exp.X_add_number & 0xffff) ^ 0x8000) - 0x8000;
1684 1.1 skrll fix_new_exp (frag_now,
1685 1.1 skrll output - frag_now->fr_literal + where,
1686 1.1 skrll 4,
1687 1.1 skrll &operand[i].exp,
1688 1.1 skrll 0,
1689 1.1 skrll reloc_type);
1690 1.1 skrll }
1691 1.1 skrll }
1692 1.1 skrll }
1693 1.1 skrll
1694 1.1 skrll /* Try to give an intelligent error message for common and simple to
1695 1.1 skrll detect errors. */
1696 1.1 skrll
1697 1.1 skrll static void
1698 1.1 skrll clever_message (const struct h8_instruction *instruction,
1699 1.1 skrll struct h8_op *operand)
1700 1.1 skrll {
1701 1.1 skrll /* Find out if there was more than one possible opcode. */
1702 1.1 skrll
1703 1.1 skrll if ((instruction + 1)->idx != instruction->idx)
1704 1.1 skrll {
1705 1.1 skrll int argn;
1706 1.1 skrll
1707 1.1 skrll /* Only one opcode of this flavour, try to guess which operand
1708 1.1 skrll didn't match. */
1709 1.1 skrll for (argn = 0; argn < instruction->noperands; argn++)
1710 1.1 skrll {
1711 1.1 skrll switch (instruction->opcode->args.nib[argn])
1712 1.1 skrll {
1713 1.1 skrll case RD16:
1714 1.1 skrll if (operand[argn].mode != RD16)
1715 1.1 skrll {
1716 1.1 skrll as_bad (_("destination operand must be 16 bit register"));
1717 1.1 skrll return;
1718 1.1 skrll
1719 1.1 skrll }
1720 1.1 skrll break;
1721 1.1 skrll
1722 1.1 skrll case RS8:
1723 1.1 skrll if (operand[argn].mode != RS8)
1724 1.1 skrll {
1725 1.1 skrll as_bad (_("source operand must be 8 bit register"));
1726 1.1 skrll return;
1727 1.1 skrll }
1728 1.1 skrll break;
1729 1.1 skrll
1730 1.1 skrll case ABS16DST:
1731 1.1 skrll if (operand[argn].mode != ABS16DST)
1732 1.1 skrll {
1733 1.1 skrll as_bad (_("destination operand must be 16bit absolute address"));
1734 1.1 skrll return;
1735 1.1 skrll }
1736 1.1 skrll break;
1737 1.1 skrll case RD8:
1738 1.1 skrll if (operand[argn].mode != RD8)
1739 1.1 skrll {
1740 1.1 skrll as_bad (_("destination operand must be 8 bit register"));
1741 1.1 skrll return;
1742 1.1 skrll }
1743 1.1 skrll break;
1744 1.1 skrll
1745 1.1 skrll case ABS16SRC:
1746 1.1 skrll if (operand[argn].mode != ABS16SRC)
1747 1.1 skrll {
1748 1.1 skrll as_bad (_("source operand must be 16bit absolute address"));
1749 1.1 skrll return;
1750 1.1 skrll }
1751 1.1 skrll break;
1752 1.1 skrll
1753 1.1 skrll }
1754 1.1 skrll }
1755 1.1 skrll }
1756 1.1 skrll as_bad (_("invalid operands"));
1757 1.1 skrll }
1758 1.1 skrll
1759 1.1 skrll
1760 1.1 skrll /* If OPERAND is part of an address, adjust its size and value given
1761 1.1 skrll that it addresses SIZE bytes.
1762 1.1 skrll
1763 1.1 skrll This function decides how big non-immediate constants are when no
1764 1.1 skrll size was explicitly given. It also scales down the assembly-level
1765 1.1 skrll displacement in an @(d:2,ERn) operand. */
1766 1.1 skrll
1767 1.1 skrll static void
1768 1.1 skrll fix_operand_size (struct h8_op *operand, int size)
1769 1.1 skrll {
1770 1.1 skrll if (SXmode && (operand->mode & MODE) == DISP)
1771 1.1 skrll {
1772 1.1 skrll /* If the user didn't specify an operand width, see if we
1773 1.1 skrll can use @(d:2,ERn). */
1774 1.1 skrll if ((operand->mode & SIZE) == 0
1775 1.1 skrll && operand->exp.X_add_symbol == 0
1776 1.1 skrll && operand->exp.X_op_symbol == 0
1777 1.1 skrll && (operand->exp.X_add_number == size
1778 1.1 skrll || operand->exp.X_add_number == size * 2
1779 1.1 skrll || operand->exp.X_add_number == size * 3))
1780 1.1 skrll operand->mode |= L_2;
1781 1.1 skrll
1782 1.1 skrll /* Scale down the displacement in an @(d:2,ERn) operand.
1783 1.1 skrll X_add_number then contains the desired field value. */
1784 1.1 skrll if ((operand->mode & SIZE) == L_2)
1785 1.1 skrll {
1786 1.1 skrll if (operand->exp.X_add_number % size != 0)
1787 1.1 skrll as_warn (_("operand/size mis-match"));
1788 1.1 skrll operand->exp.X_add_number /= size;
1789 1.1 skrll }
1790 1.1 skrll }
1791 1.1 skrll
1792 1.1 skrll if ((operand->mode & SIZE) == 0)
1793 1.1 skrll switch (operand->mode & MODE)
1794 1.1 skrll {
1795 1.1 skrll case DISP:
1796 1.1 skrll case INDEXB:
1797 1.1 skrll case INDEXW:
1798 1.1 skrll case INDEXL:
1799 1.1 skrll case ABS:
1800 1.1 skrll /* Pick a 24-bit address unless we know that a 16-bit address
1801 1.1 skrll is safe. get_specific() will relax L_24 into L_32 where
1802 1.1 skrll necessary. */
1803 1.1 skrll if (Hmode
1804 1.1 skrll && !Nmode
1805 1.1 skrll && (operand->exp.X_add_number < -32768
1806 1.1 skrll || operand->exp.X_add_number > 32767
1807 1.1 skrll || operand->exp.X_add_symbol != 0
1808 1.1 skrll || operand->exp.X_op_symbol != 0))
1809 1.1 skrll operand->mode |= L_24;
1810 1.1 skrll else
1811 1.1 skrll operand->mode |= L_16;
1812 1.1 skrll break;
1813 1.1 skrll
1814 1.1 skrll case PCREL:
1815 1.1 skrll /* This condition is long standing, though somewhat suspect. */
1816 1.1 skrll if (operand->exp.X_add_number > -128
1817 1.1 skrll && operand->exp.X_add_number < 127)
1818 1.1 skrll {
1819 1.1 skrll if (operand->exp.X_add_symbol != NULL)
1820 1.1 skrll operand->mode |= bsize;
1821 1.1 skrll else
1822 1.1 skrll operand->mode |= L_8;
1823 1.1 skrll }
1824 1.1 skrll else
1825 1.1 skrll operand->mode |= L_16;
1826 1.1 skrll break;
1827 1.1 skrll }
1828 1.1 skrll }
1829 1.1 skrll
1830 1.1 skrll
1831 1.1 skrll /* This is the guts of the machine-dependent assembler. STR points to
1832 1.1 skrll a machine dependent instruction. This function is supposed to emit
1833 1.1 skrll the frags/bytes it assembles. */
1834 1.1 skrll
1835 1.1 skrll void
1836 1.1 skrll md_assemble (char *str)
1837 1.1 skrll {
1838 1.1 skrll char *op_start;
1839 1.1 skrll char *op_end;
1840 1.1 skrll struct h8_op operand[3];
1841 1.1 skrll const struct h8_instruction *instruction;
1842 1.1 skrll const struct h8_instruction *prev_instruction;
1843 1.1 skrll
1844 1.1 skrll char *dot = 0;
1845 1.1 skrll char *slash = 0;
1846 1.1 skrll char c;
1847 1.1 skrll int size, i;
1848 1.1 skrll
1849 1.1 skrll /* Drop leading whitespace. */
1850 1.1 skrll while (*str == ' ')
1851 1.1 skrll str++;
1852 1.1 skrll
1853 1.1 skrll /* Find the op code end. */
1854 1.1 skrll for (op_start = op_end = str;
1855 1.1 skrll *op_end != 0 && *op_end != ' ';
1856 1.1 skrll op_end++)
1857 1.1 skrll {
1858 1.1 skrll if (*op_end == '.')
1859 1.1 skrll {
1860 1.1 skrll dot = op_end + 1;
1861 1.1 skrll *op_end = 0;
1862 1.1 skrll op_end += 2;
1863 1.1 skrll break;
1864 1.1 skrll }
1865 1.1 skrll else if (*op_end == '/' && ! slash)
1866 1.1 skrll slash = op_end;
1867 1.1 skrll }
1868 1.1 skrll
1869 1.1 skrll if (op_end == op_start)
1870 1.1 skrll {
1871 1.1 skrll as_bad (_("can't find opcode "));
1872 1.1 skrll }
1873 1.1 skrll c = *op_end;
1874 1.1 skrll
1875 1.1 skrll *op_end = 0;
1876 1.1 skrll
1877 1.1 skrll /* The assembler stops scanning the opcode at slashes, so it fails
1878 1.1 skrll to make characters following them lower case. Fix them. */
1879 1.1 skrll if (slash)
1880 1.1 skrll while (*++slash)
1881 1.1 skrll *slash = TOLOWER (*slash);
1882 1.1 skrll
1883 1.1 skrll instruction = (const struct h8_instruction *)
1884 1.1 skrll hash_find (opcode_hash_control, op_start);
1885 1.1 skrll
1886 1.1 skrll if (instruction == NULL)
1887 1.1 skrll {
1888 1.1 skrll as_bad (_("unknown opcode"));
1889 1.1 skrll return;
1890 1.1 skrll }
1891 1.1 skrll
1892 1.1 skrll /* We used to set input_line_pointer to the result of get_operands,
1893 1.1 skrll but that is wrong. Our caller assumes we don't change it. */
1894 1.1 skrll
1895 1.1 skrll operand[0].mode = 0;
1896 1.1 skrll operand[1].mode = 0;
1897 1.1 skrll operand[2].mode = 0;
1898 1.1 skrll
1899 1.1 skrll if (OP_KIND (instruction->opcode->how) == O_MOVAB
1900 1.1 skrll || OP_KIND (instruction->opcode->how) == O_MOVAW
1901 1.1 skrll || OP_KIND (instruction->opcode->how) == O_MOVAL)
1902 1.1 skrll get_mova_operands (op_end, operand);
1903 1.1 skrll else if (OP_KIND (instruction->opcode->how) == O_RTEL
1904 1.1 skrll || OP_KIND (instruction->opcode->how) == O_RTSL)
1905 1.1 skrll get_rtsl_operands (op_end, operand);
1906 1.1 skrll else
1907 1.1 skrll get_operands (instruction->noperands, op_end, operand);
1908 1.1 skrll
1909 1.1 skrll *op_end = c;
1910 1.1 skrll prev_instruction = instruction;
1911 1.1 skrll
1912 1.1 skrll /* Now we have operands from instruction.
1913 1.1 skrll Let's check them out for ldm and stm. */
1914 1.1 skrll if (OP_KIND (instruction->opcode->how) == O_LDM)
1915 1.1 skrll {
1916 1.1 skrll /* The first operand must be @er7+, and the
1917 1.1 skrll second operand must be a register pair. */
1918 1.1 skrll if ((operand[0].mode != RSINC)
1919 1.1 skrll || (operand[0].reg != 7)
1920 1.1 skrll || ((operand[1].reg & 0x80000000) == 0))
1921 1.1 skrll as_bad (_("invalid operand in ldm"));
1922 1.1 skrll }
1923 1.1 skrll else if (OP_KIND (instruction->opcode->how) == O_STM)
1924 1.1 skrll {
1925 1.1 skrll /* The first operand must be a register pair,
1926 1.1 skrll and the second operand must be @-er7. */
1927 1.1 skrll if (((operand[0].reg & 0x80000000) == 0)
1928 1.1 skrll || (operand[1].mode != RDDEC)
1929 1.1 skrll || (operand[1].reg != 7))
1930 1.1 skrll as_bad (_("invalid operand in stm"));
1931 1.1 skrll }
1932 1.1 skrll
1933 1.1 skrll size = SN;
1934 1.1 skrll if (dot)
1935 1.1 skrll {
1936 1.1 skrll switch (TOLOWER (*dot))
1937 1.1 skrll {
1938 1.1 skrll case 'b':
1939 1.1 skrll size = SB;
1940 1.1 skrll break;
1941 1.1 skrll
1942 1.1 skrll case 'w':
1943 1.1 skrll size = SW;
1944 1.1 skrll break;
1945 1.1 skrll
1946 1.1 skrll case 'l':
1947 1.1 skrll size = SL;
1948 1.1 skrll break;
1949 1.1 skrll }
1950 1.1 skrll }
1951 1.1 skrll if (OP_KIND (instruction->opcode->how) == O_MOVAB ||
1952 1.1 skrll OP_KIND (instruction->opcode->how) == O_MOVAW ||
1953 1.1 skrll OP_KIND (instruction->opcode->how) == O_MOVAL)
1954 1.1 skrll {
1955 1.1 skrll switch (operand[0].mode & MODE)
1956 1.1 skrll {
1957 1.1 skrll case INDEXB:
1958 1.1 skrll default:
1959 1.1 skrll fix_operand_size (&operand[1], 1);
1960 1.1 skrll break;
1961 1.1 skrll case INDEXW:
1962 1.1 skrll fix_operand_size (&operand[1], 2);
1963 1.1 skrll break;
1964 1.1 skrll case INDEXL:
1965 1.1 skrll fix_operand_size (&operand[1], 4);
1966 1.1 skrll break;
1967 1.1 skrll }
1968 1.1 skrll }
1969 1.1 skrll else
1970 1.1 skrll {
1971 1.1 skrll for (i = 0; i < 3 && operand[i].mode != 0; i++)
1972 1.1 skrll switch (size)
1973 1.1 skrll {
1974 1.1 skrll case SN:
1975 1.1 skrll case SB:
1976 1.1 skrll default:
1977 1.1 skrll fix_operand_size (&operand[i], 1);
1978 1.1 skrll break;
1979 1.1 skrll case SW:
1980 1.1 skrll fix_operand_size (&operand[i], 2);
1981 1.1 skrll break;
1982 1.1 skrll case SL:
1983 1.1 skrll fix_operand_size (&operand[i], 4);
1984 1.1 skrll break;
1985 1.1 skrll }
1986 1.1 skrll }
1987 1.1 skrll
1988 1.1 skrll instruction = get_specific (instruction, operand, size);
1989 1.1 skrll
1990 1.1 skrll if (instruction == 0)
1991 1.1 skrll {
1992 1.1 skrll /* Couldn't find an opcode which matched the operands. */
1993 1.1 skrll char *where = frag_more (2);
1994 1.1 skrll
1995 1.1 skrll where[0] = 0x0;
1996 1.1 skrll where[1] = 0x0;
1997 1.1 skrll clever_message (prev_instruction, operand);
1998 1.1 skrll
1999 1.1 skrll return;
2000 1.1 skrll }
2001 1.1 skrll
2002 1.1 skrll build_bytes (instruction, operand);
2003 1.1 skrll
2004 1.1 skrll dwarf2_emit_insn (instruction->length);
2005 1.1 skrll }
2006 1.1 skrll
2007 1.1 skrll symbolS *
2008 1.1 skrll md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
2009 1.1 skrll {
2010 1.1 skrll return 0;
2011 1.1 skrll }
2012 1.1 skrll
2013 1.1 skrll /* Various routines to kill one day. */
2014 1.1 skrll
2015 1.1 skrll char *
2016 1.1 skrll md_atof (int type, char *litP, int *sizeP)
2017 1.1 skrll {
2018 1.1 skrll return ieee_md_atof (type, litP, sizeP, TRUE);
2019 1.1 skrll }
2020 1.1 skrll
2021 1.1 skrll #define OPTION_H_TICK_HEX (OPTION_MD_BASE)
2023 1.1 skrll
2024 1.1 skrll const char *md_shortopts = "";
2025 1.1 skrll struct option md_longopts[] = {
2026 1.1 skrll { "h-tick-hex", no_argument, NULL, OPTION_H_TICK_HEX },
2027 1.1 skrll {NULL, no_argument, NULL, 0}
2028 1.1 skrll };
2029 1.1 skrll
2030 1.1 skrll size_t md_longopts_size = sizeof (md_longopts);
2031 1.1 skrll
2032 1.1 skrll int
2033 1.1 skrll md_parse_option (int c ATTRIBUTE_UNUSED, char *arg ATTRIBUTE_UNUSED)
2034 1.1 skrll {
2035 1.1 skrll switch (c)
2036 1.1 skrll {
2037 1.1 skrll case OPTION_H_TICK_HEX:
2038 1.1 skrll enable_h_tick_hex = 1;
2039 1.1 skrll break;
2040 1.1 skrll
2041 1.1 skrll default:
2042 1.1 skrll return 0;
2043 1.1 skrll }
2044 1.1 skrll return 1;
2045 1.1 skrll }
2046 1.1 skrll
2047 1.1 skrll void
2048 1.1 skrll md_show_usage (FILE *stream ATTRIBUTE_UNUSED)
2049 1.1 skrll {
2050 1.1 skrll }
2051 1.1 skrll
2052 1.1 skrll void tc_aout_fix_to_chars (void);
2054 1.1 skrll
2055 1.1 skrll void
2056 1.1 skrll tc_aout_fix_to_chars (void)
2057 1.1 skrll {
2058 1.1 skrll printf (_("call to tc_aout_fix_to_chars \n"));
2059 1.1 skrll abort ();
2060 1.1 skrll }
2061 1.1 skrll
2062 1.1 skrll void
2063 1.1 skrll md_convert_frag (bfd *headers ATTRIBUTE_UNUSED,
2064 1.1 skrll segT seg ATTRIBUTE_UNUSED,
2065 1.1 skrll fragS *fragP ATTRIBUTE_UNUSED)
2066 1.1 skrll {
2067 1.1 skrll printf (_("call to md_convert_frag \n"));
2068 1.1 skrll abort ();
2069 1.1 skrll }
2070 1.1 skrll
2071 1.1 skrll valueT
2072 1.1 skrll md_section_align (segT segment, valueT size)
2073 1.1 skrll {
2074 1.1 skrll int align = bfd_get_section_alignment (stdoutput, segment);
2075 1.1 skrll return ((size + (1 << align) - 1) & (-1 << align));
2076 1.1 skrll }
2077 1.1 skrll
2078 1.1 skrll void
2079 1.1 skrll md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
2080 1.1 skrll {
2081 1.1 skrll char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
2082 1.1 skrll long val = *valP;
2083 1.1 skrll
2084 1.1 skrll switch (fixP->fx_size)
2085 1.1 skrll {
2086 1.1 skrll case 1:
2087 1.1 skrll *buf++ = val;
2088 1.1 skrll break;
2089 1.1 skrll case 2:
2090 1.1 skrll *buf++ = (val >> 8);
2091 1.1 skrll *buf++ = val;
2092 1.1 skrll break;
2093 1.1 skrll case 4:
2094 1.1 skrll *buf++ = (val >> 24);
2095 1.1 skrll *buf++ = (val >> 16);
2096 1.1 skrll *buf++ = (val >> 8);
2097 1.1 skrll *buf++ = val;
2098 1.1 skrll break;
2099 1.1 skrll case 8:
2100 1.1 skrll /* This can arise when the .quad or .8byte pseudo-ops are used.
2101 1.1 skrll Returning here (without setting fx_done) will cause the code
2102 1.1 skrll to attempt to generate a reloc which will then fail with the
2103 1.1 skrll slightly more helpful error message: "Cannot represent
2104 1.1 skrll relocation type BFD_RELOC_64". */
2105 1.1 skrll return;
2106 1.1 skrll default:
2107 1.1 skrll abort ();
2108 1.1 skrll }
2109 1.1 skrll
2110 1.1 skrll if (fixP->fx_addsy == NULL && fixP->fx_pcrel == 0)
2111 1.1 skrll fixP->fx_done = 1;
2112 1.1 skrll }
2113 1.1 skrll
2114 1.1 skrll int
2115 1.1 skrll md_estimate_size_before_relax (fragS *fragP ATTRIBUTE_UNUSED,
2116 1.1 skrll segT segment_type ATTRIBUTE_UNUSED)
2117 1.1 skrll {
2118 1.1 skrll printf (_("call to md_estimate_size_before_relax \n"));
2119 1.1 skrll abort ();
2120 1.1 skrll }
2121 1.1 skrll
2122 1.1 skrll /* Put number into target byte order. */
2123 1.1 skrll void
2124 1.1 skrll md_number_to_chars (char *ptr, valueT use, int nbytes)
2125 1.1 skrll {
2126 1.1 skrll number_to_chars_bigendian (ptr, use, nbytes);
2127 1.1 skrll }
2128 1.1 skrll
2129 1.1 skrll long
2130 1.1 skrll md_pcrel_from (fixS *fixP ATTRIBUTE_UNUSED)
2131 1.1 skrll {
2132 1.1 skrll abort ();
2133 1.1 skrll }
2134 1.1 skrll
2135 1.1 skrll arelent *
2136 1.1 skrll tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
2137 1.1 skrll {
2138 1.1 skrll arelent *rel;
2139 1.1 skrll bfd_reloc_code_real_type r_type;
2140 1.1 skrll
2141 1.1 skrll if (fixp->fx_addsy && fixp->fx_subsy)
2142 1.1 skrll {
2143 1.1 skrll if ((S_GET_SEGMENT (fixp->fx_addsy) != S_GET_SEGMENT (fixp->fx_subsy))
2144 1.1 skrll || S_GET_SEGMENT (fixp->fx_addsy) == undefined_section)
2145 1.1 skrll {
2146 1.1 skrll as_bad_where (fixp->fx_file, fixp->fx_line,
2147 1.1 skrll _("Difference of symbols in different sections is not supported"));
2148 1.1 skrll return NULL;
2149 1.1 skrll }
2150 1.1 skrll }
2151 1.1 skrll
2152 1.1 skrll rel = xmalloc (sizeof (arelent));
2153 1.1 skrll rel->sym_ptr_ptr = xmalloc (sizeof (asymbol *));
2154 1.1 skrll *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
2155 1.1 skrll rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
2156 1.1 skrll rel->addend = fixp->fx_offset;
2157 1.1 skrll
2158 1.1 skrll r_type = fixp->fx_r_type;
2159 1.1 skrll
2160 1.1 skrll #define DEBUG 0
2161 1.1 skrll #if DEBUG
2162 1.1 skrll fprintf (stderr, "%s\n", bfd_get_reloc_code_name (r_type));
2163 1.1 skrll fflush (stderr);
2164 1.1 skrll #endif
2165 1.1 skrll rel->howto = bfd_reloc_type_lookup (stdoutput, r_type);
2166 1.1 skrll if (rel->howto == NULL)
2167 1.1 skrll {
2168 1.1 skrll as_bad_where (fixp->fx_file, fixp->fx_line,
2169 1.1 skrll _("Cannot represent relocation type %s"),
2170 1.1 skrll bfd_get_reloc_code_name (r_type));
2171 1.1 skrll return NULL;
2172 1.1 skrll }
2173 1.1 skrll
2174 return rel;
2175 }
2176