Home | History | Annotate | Line # | Download | only in opcode
v850.h revision 1.1
      1  1.1  skrll /* v850.h -- Header file for NEC V850 opcode table
      2  1.1  skrll    Copyright 1996, 1997, 2001, 2003 Free Software Foundation, Inc.
      3  1.1  skrll    Written by J.T. Conklin, Cygnus Support
      4  1.1  skrll 
      5  1.1  skrll This file is part of GDB, GAS, and the GNU binutils.
      6  1.1  skrll 
      7  1.1  skrll GDB, GAS, and the GNU binutils are free software; you can redistribute
      8  1.1  skrll them and/or modify them under the terms of the GNU General Public
      9  1.1  skrll License as published by the Free Software Foundation; either version
     10  1.1  skrll 1, or (at your option) any later version.
     11  1.1  skrll 
     12  1.1  skrll GDB, GAS, and the GNU binutils are distributed in the hope that they
     13  1.1  skrll will be useful, but WITHOUT ANY WARRANTY; without even the implied
     14  1.1  skrll warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See
     15  1.1  skrll the GNU General Public License for more details.
     16  1.1  skrll 
     17  1.1  skrll You should have received a copy of the GNU General Public License
     18  1.1  skrll along with this file; see the file COPYING.  If not, write to the Free
     19  1.1  skrll Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
     20  1.1  skrll 
     21  1.1  skrll #ifndef V850_H
     22  1.1  skrll #define V850_H
     23  1.1  skrll 
     24  1.1  skrll /* The opcode table is an array of struct v850_opcode.  */
     25  1.1  skrll 
     26  1.1  skrll struct v850_opcode
     27  1.1  skrll {
     28  1.1  skrll   /* The opcode name.  */
     29  1.1  skrll   const char *name;
     30  1.1  skrll 
     31  1.1  skrll   /* The opcode itself.  Those bits which will be filled in with
     32  1.1  skrll      operands are zeroes.  */
     33  1.1  skrll   unsigned long opcode;
     34  1.1  skrll 
     35  1.1  skrll   /* The opcode mask.  This is used by the disassembler.  This is a
     36  1.1  skrll      mask containing ones indicating those bits which must match the
     37  1.1  skrll      opcode field, and zeroes indicating those bits which need not
     38  1.1  skrll      match (and are presumably filled in by operands).  */
     39  1.1  skrll   unsigned long mask;
     40  1.1  skrll 
     41  1.1  skrll   /* An array of operand codes.  Each code is an index into the
     42  1.1  skrll      operand table.  They appear in the order which the operands must
     43  1.1  skrll      appear in assembly code, and are terminated by a zero.  */
     44  1.1  skrll   unsigned char operands[8];
     45  1.1  skrll 
     46  1.1  skrll   /* Which (if any) operand is a memory operand.  */
     47  1.1  skrll   unsigned int memop;
     48  1.1  skrll 
     49  1.1  skrll   /* Target processor(s).  A bit field of processors which support
     50  1.1  skrll      this instruction.  Note a bit field is used as some instructions
     51  1.1  skrll      are available on multiple, different processor types, whereas
     52  1.1  skrll      other instructions are only available on one specific type.  */
     53  1.1  skrll   unsigned int processors;
     54  1.1  skrll };
     55  1.1  skrll 
     56  1.1  skrll /* Values for the processors field in the v850_opcode structure.  */
     57  1.1  skrll #define PROCESSOR_V850		(1 << 0)		/* Just the V850.  */
     58  1.1  skrll #define PROCESSOR_ALL		-1			/* Any processor.  */
     59  1.1  skrll #define PROCESSOR_V850E		(1 << 1)		/* Just the V850E. */
     60  1.1  skrll #define PROCESSOR_NOT_V850	(~ PROCESSOR_V850)	/* Any processor except the V850.  */
     61  1.1  skrll #define PROCESSOR_V850EA	(1 << 2)		/* Just the V850EA. */
     62  1.1  skrll #define PROCESSOR_V850E1	(1 << 3)		/* Just the V850E1. */
     63  1.1  skrll 
     64  1.1  skrll /* The table itself is sorted by major opcode number, and is otherwise
     65  1.1  skrll    in the order in which the disassembler should consider
     66  1.1  skrll    instructions.  */
     67  1.1  skrll extern const struct v850_opcode v850_opcodes[];
     68  1.1  skrll extern const int v850_num_opcodes;
     69  1.1  skrll 
     70  1.1  skrll 
     71  1.1  skrll /* The operands table is an array of struct v850_operand.  */
     73  1.1  skrll 
     74  1.1  skrll struct v850_operand
     75  1.1  skrll {
     76  1.1  skrll   /* The number of bits in the operand.  */
     77  1.1  skrll   /* If this value is -1 then the operand's bits are in a discontinous distribution in the instruction. */
     78  1.1  skrll   int bits;
     79  1.1  skrll 
     80  1.1  skrll   /* (bits >= 0):  How far the operand is left shifted in the instruction.  */
     81  1.1  skrll   /* (bits == -1): Bit mask of the bits in the operand.  */
     82  1.1  skrll   int shift;
     83  1.1  skrll 
     84  1.1  skrll   /* Insertion function.  This is used by the assembler.  To insert an
     85  1.1  skrll      operand value into an instruction, check this field.
     86  1.1  skrll 
     87  1.1  skrll      If it is NULL, execute
     88  1.1  skrll          i |= (op & ((1 << o->bits) - 1)) << o->shift;
     89  1.1  skrll      (i is the instruction which we are filling in, o is a pointer to
     90  1.1  skrll      this structure, and op is the opcode value; this assumes twos
     91  1.1  skrll      complement arithmetic).
     92  1.1  skrll 
     93  1.1  skrll      If this field is not NULL, then simply call it with the
     94  1.1  skrll      instruction and the operand value.  It will return the new value
     95  1.1  skrll      of the instruction.  If the ERRMSG argument is not NULL, then if
     96  1.1  skrll      the operand value is illegal, *ERRMSG will be set to a warning
     97  1.1  skrll      string (the operand will be inserted in any case).  If the
     98  1.1  skrll      operand value is legal, *ERRMSG will be unchanged (most operands
     99  1.1  skrll      can accept any value).  */
    100  1.1  skrll   unsigned long (* insert)
    101  1.1  skrll     (unsigned long instruction, long op, const char ** errmsg);
    102  1.1  skrll 
    103  1.1  skrll   /* Extraction function.  This is used by the disassembler.  To
    104  1.1  skrll      extract this operand type from an instruction, check this field.
    105  1.1  skrll 
    106  1.1  skrll      If it is NULL, compute
    107  1.1  skrll          op = o->bits == -1 ? ((i) & o->shift) : ((i) >> o->shift) & ((1 << o->bits) - 1);
    108  1.1  skrll 	 if (o->flags & V850_OPERAND_SIGNED)
    109  1.1  skrll 	     op = (op << (32 - o->bits)) >> (32 - o->bits);
    110  1.1  skrll      (i is the instruction, o is a pointer to this structure, and op
    111  1.1  skrll      is the result; this assumes twos complement arithmetic).
    112  1.1  skrll 
    113  1.1  skrll      If this field is not NULL, then simply call it with the
    114  1.1  skrll      instruction value.  It will return the value of the operand.  If
    115  1.1  skrll      the INVALID argument is not NULL, *INVALID will be set to
    116  1.1  skrll      non-zero if this operand type can not actually be extracted from
    117  1.1  skrll      this operand (i.e., the instruction does not match).  If the
    118  1.1  skrll      operand is valid, *INVALID will not be changed.  */
    119  1.1  skrll   unsigned long (* extract) (unsigned long instruction, int * invalid);
    120  1.1  skrll 
    121  1.1  skrll   /* One bit syntax flags.  */
    122  1.1  skrll   int flags;
    123  1.1  skrll };
    124  1.1  skrll 
    125  1.1  skrll /* Elements in the table are retrieved by indexing with values from
    126  1.1  skrll    the operands field of the v850_opcodes table.  */
    127  1.1  skrll 
    128  1.1  skrll extern const struct v850_operand v850_operands[];
    129  1.1  skrll 
    130  1.1  skrll /* Values defined for the flags field of a struct v850_operand.  */
    131  1.1  skrll 
    132  1.1  skrll /* This operand names a general purpose register */
    133  1.1  skrll #define V850_OPERAND_REG	0x01
    134  1.1  skrll 
    135  1.1  skrll /* This operand names a system register */
    136  1.1  skrll #define V850_OPERAND_SRG	0x02
    137  1.1  skrll 
    138  1.1  skrll /* This operand names a condition code used in the setf instruction */
    139  1.1  skrll #define V850_OPERAND_CC		0x04
    140  1.1  skrll 
    141  1.1  skrll /* This operand takes signed values */
    142  1.1  skrll #define V850_OPERAND_SIGNED	0x08
    143  1.1  skrll 
    144  1.1  skrll /* This operand is the ep register.  */
    145  1.1  skrll #define V850_OPERAND_EP		0x10
    146  1.1  skrll 
    147  1.1  skrll /* This operand is a PC displacement */
    148  1.1  skrll #define V850_OPERAND_DISP	0x20
    149  1.1  skrll 
    150  1.1  skrll /* This is a relaxable operand.   Only used for D9->D22 branch relaxing
    151  1.1  skrll    right now.  We may need others in the future (or maybe handle them like
    152  1.1  skrll    promoted operands on the mn10300?)  */
    153  1.1  skrll #define V850_OPERAND_RELAX	0x40
    154  1.1  skrll 
    155  1.1  skrll /* The register specified must not be r0 */
    156  1.1  skrll #define V850_NOT_R0	        0x80
    157  1.1  skrll 
    158  1.1  skrll /* push/pop type instruction, V850E specific.  */
    159  1.1  skrll #define V850E_PUSH_POP		0x100
    160  1.1  skrll 
    161  1.1  skrll /* 16 bit immediate follows instruction, V850E specific.  */
    162  1.1  skrll #define V850E_IMMEDIATE16	0x200
    163  1.1  skrll 
    164  1.1  skrll /* 32 bit immediate follows instruction, V850E specific.  */
    165  1.1  skrll #define V850E_IMMEDIATE32	0x400
    166  1.1  skrll 
    167             #endif /* V850_H */
    168