Home | History | Annotate | Line # | Download | only in opcodes
mips-dis.c revision 1.7
      1  1.1     skrll /* Print mips instructions for GDB, the GNU debugger, or for objdump.
      2  1.7  christos    Copyright (C) 1989-2018 Free Software Foundation, Inc.
      3  1.1     skrll    Contributed by Nobuyuki Hikichi(hikichi (at) sra.co.jp).
      4  1.1     skrll 
      5  1.1     skrll    This file is part of the GNU opcodes library.
      6  1.1     skrll 
      7  1.1     skrll    This library is free software; you can redistribute it and/or modify
      8  1.1     skrll    it under the terms of the GNU General Public License as published by
      9  1.1     skrll    the Free Software Foundation; either version 3, or (at your option)
     10  1.1     skrll    any later version.
     11  1.1     skrll 
     12  1.1     skrll    It is distributed in the hope that it will be useful, but WITHOUT
     13  1.1     skrll    ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
     14  1.1     skrll    or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
     15  1.1     skrll    License for more details.
     16  1.1     skrll 
     17  1.1     skrll    You should have received a copy of the GNU General Public License
     18  1.1     skrll    along with this program; if not, write to the Free Software
     19  1.1     skrll    Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
     20  1.1     skrll    MA 02110-1301, USA.  */
     21  1.1     skrll 
     22  1.1     skrll #include "sysdep.h"
     23  1.7  christos #include "disassemble.h"
     24  1.1     skrll #include "libiberty.h"
     25  1.1     skrll #include "opcode/mips.h"
     26  1.1     skrll #include "opintl.h"
     27  1.1     skrll 
     28  1.1     skrll /* FIXME: These are needed to figure out if the code is mips16 or
     29  1.1     skrll    not. The low bit of the address is often a good indicator.  No
     30  1.1     skrll    symbol table is available when this code runs out in an embedded
     31  1.1     skrll    system as when it is used for disassembler support in a monitor.  */
     32  1.1     skrll 
     33  1.1     skrll #if !defined(EMBEDDED_ENV)
     34  1.1     skrll #define SYMTAB_AVAILABLE 1
     35  1.1     skrll #include "elf-bfd.h"
     36  1.1     skrll #include "elf/mips.h"
     37  1.1     skrll #endif
     38  1.1     skrll 
     39  1.1     skrll /* Mips instructions are at maximum this many bytes long.  */
     40  1.1     skrll #define INSNLEN 4
     41  1.1     skrll 
     42  1.1     skrll 
     43  1.1     skrll /* FIXME: These should be shared with gdb somehow.  */
     45  1.1     skrll 
     46  1.1     skrll struct mips_cp0sel_name
     47  1.1     skrll {
     48  1.1     skrll   unsigned int cp0reg;
     49  1.1     skrll   unsigned int sel;
     50  1.1     skrll   const char * const name;
     51  1.1     skrll };
     52  1.1     skrll 
     53  1.1     skrll static const char * const mips_gpr_names_numeric[32] =
     54  1.1     skrll {
     55  1.1     skrll   "$0",   "$1",   "$2",   "$3",   "$4",   "$5",   "$6",   "$7",
     56  1.1     skrll   "$8",   "$9",   "$10",  "$11",  "$12",  "$13",  "$14",  "$15",
     57  1.1     skrll   "$16",  "$17",  "$18",  "$19",  "$20",  "$21",  "$22",  "$23",
     58  1.1     skrll   "$24",  "$25",  "$26",  "$27",  "$28",  "$29",  "$30",  "$31"
     59  1.1     skrll };
     60  1.1     skrll 
     61  1.1     skrll static const char * const mips_gpr_names_oldabi[32] =
     62  1.1     skrll {
     63  1.1     skrll   "zero", "at",   "v0",   "v1",   "a0",   "a1",   "a2",   "a3",
     64  1.1     skrll   "t0",   "t1",   "t2",   "t3",   "t4",   "t5",   "t6",   "t7",
     65  1.1     skrll   "s0",   "s1",   "s2",   "s3",   "s4",   "s5",   "s6",   "s7",
     66  1.1     skrll   "t8",   "t9",   "k0",   "k1",   "gp",   "sp",   "s8",   "ra"
     67  1.1     skrll };
     68  1.1     skrll 
     69  1.1     skrll static const char * const mips_gpr_names_newabi[32] =
     70  1.1     skrll {
     71  1.1     skrll   "zero", "at",   "v0",   "v1",   "a0",   "a1",   "a2",   "a3",
     72  1.1     skrll   "a4",   "a5",   "a6",   "a7",   "t0",   "t1",   "t2",   "t3",
     73  1.1     skrll   "s0",   "s1",   "s2",   "s3",   "s4",   "s5",   "s6",   "s7",
     74  1.1     skrll   "t8",   "t9",   "k0",   "k1",   "gp",   "sp",   "s8",   "ra"
     75  1.1     skrll };
     76  1.1     skrll 
     77  1.1     skrll static const char * const mips_fpr_names_numeric[32] =
     78  1.1     skrll {
     79  1.1     skrll   "$f0",  "$f1",  "$f2",  "$f3",  "$f4",  "$f5",  "$f6",  "$f7",
     80  1.1     skrll   "$f8",  "$f9",  "$f10", "$f11", "$f12", "$f13", "$f14", "$f15",
     81  1.1     skrll   "$f16", "$f17", "$f18", "$f19", "$f20", "$f21", "$f22", "$f23",
     82  1.1     skrll   "$f24", "$f25", "$f26", "$f27", "$f28", "$f29", "$f30", "$f31"
     83  1.1     skrll };
     84  1.1     skrll 
     85  1.1     skrll static const char * const mips_fpr_names_32[32] =
     86  1.1     skrll {
     87  1.1     skrll   "fv0",  "fv0f", "fv1",  "fv1f", "ft0",  "ft0f", "ft1",  "ft1f",
     88  1.1     skrll   "ft2",  "ft2f", "ft3",  "ft3f", "fa0",  "fa0f", "fa1",  "fa1f",
     89  1.1     skrll   "ft4",  "ft4f", "ft5",  "ft5f", "fs0",  "fs0f", "fs1",  "fs1f",
     90  1.1     skrll   "fs2",  "fs2f", "fs3",  "fs3f", "fs4",  "fs4f", "fs5",  "fs5f"
     91  1.1     skrll };
     92  1.1     skrll 
     93  1.1     skrll static const char * const mips_fpr_names_n32[32] =
     94  1.1     skrll {
     95  1.1     skrll   "fv0",  "ft14", "fv1",  "ft15", "ft0",  "ft1",  "ft2",  "ft3",
     96  1.1     skrll   "ft4",  "ft5",  "ft6",  "ft7",  "fa0",  "fa1",  "fa2",  "fa3",
     97  1.1     skrll   "fa4",  "fa5",  "fa6",  "fa7",  "fs0",  "ft8",  "fs1",  "ft9",
     98  1.1     skrll   "fs2",  "ft10", "fs3",  "ft11", "fs4",  "ft12", "fs5",  "ft13"
     99  1.1     skrll };
    100  1.1     skrll 
    101  1.1     skrll static const char * const mips_fpr_names_64[32] =
    102  1.1     skrll {
    103  1.1     skrll   "fv0",  "ft12", "fv1",  "ft13", "ft0",  "ft1",  "ft2",  "ft3",
    104  1.1     skrll   "ft4",  "ft5",  "ft6",  "ft7",  "fa0",  "fa1",  "fa2",  "fa3",
    105  1.1     skrll   "fa4",  "fa5",  "fa6",  "fa7",  "ft8",  "ft9",  "ft10", "ft11",
    106  1.1     skrll   "fs0",  "fs1",  "fs2",  "fs3",  "fs4",  "fs5",  "fs6",  "fs7"
    107  1.1     skrll };
    108  1.1     skrll 
    109  1.1     skrll static const char * const mips_cp0_names_numeric[32] =
    110  1.1     skrll {
    111  1.1     skrll   "$0",   "$1",   "$2",   "$3",   "$4",   "$5",   "$6",   "$7",
    112  1.1     skrll   "$8",   "$9",   "$10",  "$11",  "$12",  "$13",  "$14",  "$15",
    113  1.1     skrll   "$16",  "$17",  "$18",  "$19",  "$20",  "$21",  "$22",  "$23",
    114  1.1     skrll   "$24",  "$25",  "$26",  "$27",  "$28",  "$29",  "$30",  "$31"
    115  1.1     skrll };
    116  1.5  christos 
    117  1.5  christos static const char * const mips_cp1_names_numeric[32] =
    118  1.5  christos {
    119  1.5  christos   "$0",   "$1",   "$2",   "$3",   "$4",   "$5",   "$6",   "$7",
    120  1.5  christos   "$8",   "$9",   "$10",  "$11",  "$12",  "$13",  "$14",  "$15",
    121  1.5  christos   "$16",  "$17",  "$18",  "$19",  "$20",  "$21",  "$22",  "$23",
    122  1.5  christos   "$24",  "$25",  "$26",  "$27",  "$28",  "$29",  "$30",  "$31"
    123  1.5  christos };
    124  1.1     skrll 
    125  1.1     skrll static const char * const mips_cp0_names_r3000[32] =
    126  1.1     skrll {
    127  1.1     skrll   "c0_index",     "c0_random",    "c0_entrylo",   "$3",
    128  1.1     skrll   "c0_context",   "$5",           "$6",           "$7",
    129  1.1     skrll   "c0_badvaddr",  "$9",           "c0_entryhi",   "$11",
    130  1.1     skrll   "c0_sr",        "c0_cause",     "c0_epc",       "c0_prid",
    131  1.1     skrll   "$16",          "$17",          "$18",          "$19",
    132  1.1     skrll   "$20",          "$21",          "$22",          "$23",
    133  1.1     skrll   "$24",          "$25",          "$26",          "$27",
    134  1.1     skrll   "$28",          "$29",          "$30",          "$31",
    135  1.1     skrll };
    136  1.1     skrll 
    137  1.1     skrll static const char * const mips_cp0_names_r4000[32] =
    138  1.1     skrll {
    139  1.1     skrll   "c0_index",     "c0_random",    "c0_entrylo0",  "c0_entrylo1",
    140  1.1     skrll   "c0_context",   "c0_pagemask",  "c0_wired",     "$7",
    141  1.1     skrll   "c0_badvaddr",  "c0_count",     "c0_entryhi",   "c0_compare",
    142  1.1     skrll   "c0_sr",        "c0_cause",     "c0_epc",       "c0_prid",
    143  1.1     skrll   "c0_config",    "c0_lladdr",    "c0_watchlo",   "c0_watchhi",
    144  1.1     skrll   "c0_xcontext",  "$21",          "$22",          "$23",
    145  1.1     skrll   "$24",          "$25",          "c0_ecc",       "c0_cacheerr",
    146  1.1     skrll   "c0_taglo",     "c0_taghi",     "c0_errorepc",  "$31",
    147  1.1     skrll };
    148  1.5  christos 
    149  1.5  christos static const char * const mips_cp0_names_r5900[32] =
    150  1.5  christos {
    151  1.5  christos   "c0_index",     "c0_random",    "c0_entrylo0",  "c0_entrylo1",
    152  1.5  christos   "c0_context",   "c0_pagemask",  "c0_wired",     "$7",
    153  1.5  christos   "c0_badvaddr",  "c0_count",     "c0_entryhi",   "c0_compare",
    154  1.5  christos   "c0_sr",        "c0_cause",     "c0_epc",       "c0_prid",
    155  1.5  christos   "c0_config",    "$17",          "$18",          "$19",
    156  1.5  christos   "$20",          "$21",          "$22",          "c0_badpaddr",
    157  1.5  christos   "c0_depc",      "c0_perfcnt",   "$26",          "$27",
    158  1.5  christos   "c0_taglo",     "c0_taghi",     "c0_errorepc",  "$31"
    159  1.5  christos };
    160  1.1     skrll 
    161  1.1     skrll static const char * const mips_cp0_names_mips3264[32] =
    162  1.1     skrll {
    163  1.1     skrll   "c0_index",     "c0_random",    "c0_entrylo0",  "c0_entrylo1",
    164  1.1     skrll   "c0_context",   "c0_pagemask",  "c0_wired",     "$7",
    165  1.1     skrll   "c0_badvaddr",  "c0_count",     "c0_entryhi",   "c0_compare",
    166  1.1     skrll   "c0_status",    "c0_cause",     "c0_epc",       "c0_prid",
    167  1.1     skrll   "c0_config",    "c0_lladdr",    "c0_watchlo",   "c0_watchhi",
    168  1.1     skrll   "c0_xcontext",  "$21",          "$22",          "c0_debug",
    169  1.1     skrll   "c0_depc",      "c0_perfcnt",   "c0_errctl",    "c0_cacheerr",
    170  1.1     skrll   "c0_taglo",     "c0_taghi",     "c0_errorepc",  "c0_desave",
    171  1.1     skrll };
    172  1.5  christos 
    173  1.5  christos static const char * const mips_cp1_names_mips3264[32] =
    174  1.5  christos {
    175  1.5  christos   "c1_fir",       "c1_ufr",       "$2",           "$3",
    176  1.5  christos   "c1_unfr",      "$5",           "$6",           "$7",
    177  1.5  christos   "$8",           "$9",           "$10",          "$11",
    178  1.5  christos   "$12",          "$13",          "$14",          "$15",
    179  1.5  christos   "$16",          "$17",          "$18",          "$19",
    180  1.5  christos   "$20",          "$21",          "$22",          "$23",
    181  1.5  christos   "$24",          "c1_fccr",      "c1_fexr",      "$27",
    182  1.5  christos   "c1_fenr",      "$29",          "$30",          "c1_fcsr"
    183  1.5  christos };
    184  1.1     skrll 
    185  1.1     skrll static const struct mips_cp0sel_name mips_cp0sel_names_mips3264[] =
    186  1.1     skrll {
    187  1.1     skrll   { 16, 1, "c0_config1"		},
    188  1.1     skrll   { 16, 2, "c0_config2"		},
    189  1.1     skrll   { 16, 3, "c0_config3"		},
    190  1.1     skrll   { 18, 1, "c0_watchlo,1"	},
    191  1.1     skrll   { 18, 2, "c0_watchlo,2"	},
    192  1.1     skrll   { 18, 3, "c0_watchlo,3"	},
    193  1.1     skrll   { 18, 4, "c0_watchlo,4"	},
    194  1.1     skrll   { 18, 5, "c0_watchlo,5"	},
    195  1.1     skrll   { 18, 6, "c0_watchlo,6"	},
    196  1.1     skrll   { 18, 7, "c0_watchlo,7"	},
    197  1.1     skrll   { 19, 1, "c0_watchhi,1"	},
    198  1.1     skrll   { 19, 2, "c0_watchhi,2"	},
    199  1.1     skrll   { 19, 3, "c0_watchhi,3"	},
    200  1.1     skrll   { 19, 4, "c0_watchhi,4"	},
    201  1.1     skrll   { 19, 5, "c0_watchhi,5"	},
    202  1.1     skrll   { 19, 6, "c0_watchhi,6"	},
    203  1.1     skrll   { 19, 7, "c0_watchhi,7"	},
    204  1.1     skrll   { 25, 1, "c0_perfcnt,1"	},
    205  1.1     skrll   { 25, 2, "c0_perfcnt,2"	},
    206  1.1     skrll   { 25, 3, "c0_perfcnt,3"	},
    207  1.1     skrll   { 25, 4, "c0_perfcnt,4"	},
    208  1.1     skrll   { 25, 5, "c0_perfcnt,5"	},
    209  1.1     skrll   { 25, 6, "c0_perfcnt,6"	},
    210  1.1     skrll   { 25, 7, "c0_perfcnt,7"	},
    211  1.1     skrll   { 27, 1, "c0_cacheerr,1"	},
    212  1.1     skrll   { 27, 2, "c0_cacheerr,2"	},
    213  1.1     skrll   { 27, 3, "c0_cacheerr,3"	},
    214  1.1     skrll   { 28, 1, "c0_datalo"		},
    215  1.1     skrll   { 29, 1, "c0_datahi"		}
    216  1.1     skrll };
    217  1.1     skrll 
    218  1.1     skrll static const char * const mips_cp0_names_mips3264r2[32] =
    219  1.1     skrll {
    220  1.1     skrll   "c0_index",     "c0_random",    "c0_entrylo0",  "c0_entrylo1",
    221  1.1     skrll   "c0_context",   "c0_pagemask",  "c0_wired",     "c0_hwrena",
    222  1.1     skrll   "c0_badvaddr",  "c0_count",     "c0_entryhi",   "c0_compare",
    223  1.1     skrll   "c0_status",    "c0_cause",     "c0_epc",       "c0_prid",
    224  1.1     skrll   "c0_config",    "c0_lladdr",    "c0_watchlo",   "c0_watchhi",
    225  1.1     skrll   "c0_xcontext",  "$21",          "$22",          "c0_debug",
    226  1.1     skrll   "c0_depc",      "c0_perfcnt",   "c0_errctl",    "c0_cacheerr",
    227  1.1     skrll   "c0_taglo",     "c0_taghi",     "c0_errorepc",  "c0_desave",
    228  1.1     skrll };
    229  1.1     skrll 
    230  1.1     skrll static const struct mips_cp0sel_name mips_cp0sel_names_mips3264r2[] =
    231  1.1     skrll {
    232  1.1     skrll   {  4, 1, "c0_contextconfig"	},
    233  1.1     skrll   {  0, 1, "c0_mvpcontrol"	},
    234  1.1     skrll   {  0, 2, "c0_mvpconf0"	},
    235  1.1     skrll   {  0, 3, "c0_mvpconf1"	},
    236  1.1     skrll   {  1, 1, "c0_vpecontrol"	},
    237  1.1     skrll   {  1, 2, "c0_vpeconf0"	},
    238  1.1     skrll   {  1, 3, "c0_vpeconf1"	},
    239  1.1     skrll   {  1, 4, "c0_yqmask"		},
    240  1.1     skrll   {  1, 5, "c0_vpeschedule"	},
    241  1.1     skrll   {  1, 6, "c0_vpeschefback"	},
    242  1.1     skrll   {  2, 1, "c0_tcstatus"	},
    243  1.1     skrll   {  2, 2, "c0_tcbind"		},
    244  1.1     skrll   {  2, 3, "c0_tcrestart"	},
    245  1.1     skrll   {  2, 4, "c0_tchalt"		},
    246  1.1     skrll   {  2, 5, "c0_tccontext"	},
    247  1.1     skrll   {  2, 6, "c0_tcschedule"	},
    248  1.1     skrll   {  2, 7, "c0_tcschefback"	},
    249  1.1     skrll   {  5, 1, "c0_pagegrain"	},
    250  1.1     skrll   {  6, 1, "c0_srsconf0"	},
    251  1.1     skrll   {  6, 2, "c0_srsconf1"	},
    252  1.1     skrll   {  6, 3, "c0_srsconf2"	},
    253  1.1     skrll   {  6, 4, "c0_srsconf3"	},
    254  1.1     skrll   {  6, 5, "c0_srsconf4"	},
    255  1.1     skrll   { 12, 1, "c0_intctl"		},
    256  1.1     skrll   { 12, 2, "c0_srsctl"		},
    257  1.1     skrll   { 12, 3, "c0_srsmap"		},
    258  1.1     skrll   { 15, 1, "c0_ebase"		},
    259  1.1     skrll   { 16, 1, "c0_config1"		},
    260  1.1     skrll   { 16, 2, "c0_config2"		},
    261  1.1     skrll   { 16, 3, "c0_config3"		},
    262  1.1     skrll   { 18, 1, "c0_watchlo,1"	},
    263  1.1     skrll   { 18, 2, "c0_watchlo,2"	},
    264  1.1     skrll   { 18, 3, "c0_watchlo,3"	},
    265  1.1     skrll   { 18, 4, "c0_watchlo,4"	},
    266  1.1     skrll   { 18, 5, "c0_watchlo,5"	},
    267  1.1     skrll   { 18, 6, "c0_watchlo,6"	},
    268  1.1     skrll   { 18, 7, "c0_watchlo,7"	},
    269  1.1     skrll   { 19, 1, "c0_watchhi,1"	},
    270  1.1     skrll   { 19, 2, "c0_watchhi,2"	},
    271  1.1     skrll   { 19, 3, "c0_watchhi,3"	},
    272  1.1     skrll   { 19, 4, "c0_watchhi,4"	},
    273  1.1     skrll   { 19, 5, "c0_watchhi,5"	},
    274  1.1     skrll   { 19, 6, "c0_watchhi,6"	},
    275  1.1     skrll   { 19, 7, "c0_watchhi,7"	},
    276  1.1     skrll   { 23, 1, "c0_tracecontrol"	},
    277  1.1     skrll   { 23, 2, "c0_tracecontrol2"	},
    278  1.1     skrll   { 23, 3, "c0_usertracedata"	},
    279  1.1     skrll   { 23, 4, "c0_tracebpc"	},
    280  1.1     skrll   { 25, 1, "c0_perfcnt,1"	},
    281  1.1     skrll   { 25, 2, "c0_perfcnt,2"	},
    282  1.1     skrll   { 25, 3, "c0_perfcnt,3"	},
    283  1.1     skrll   { 25, 4, "c0_perfcnt,4"	},
    284  1.1     skrll   { 25, 5, "c0_perfcnt,5"	},
    285  1.1     skrll   { 25, 6, "c0_perfcnt,6"	},
    286  1.1     skrll   { 25, 7, "c0_perfcnt,7"	},
    287  1.1     skrll   { 27, 1, "c0_cacheerr,1"	},
    288  1.1     skrll   { 27, 2, "c0_cacheerr,2"	},
    289  1.1     skrll   { 27, 3, "c0_cacheerr,3"	},
    290  1.1     skrll   { 28, 1, "c0_datalo"		},
    291  1.1     skrll   { 28, 2, "c0_taglo1"		},
    292  1.1     skrll   { 28, 3, "c0_datalo1"		},
    293  1.1     skrll   { 28, 4, "c0_taglo2"		},
    294  1.1     skrll   { 28, 5, "c0_datalo2"		},
    295  1.1     skrll   { 28, 6, "c0_taglo3"		},
    296  1.1     skrll   { 28, 7, "c0_datalo3"		},
    297  1.1     skrll   { 29, 1, "c0_datahi"		},
    298  1.1     skrll   { 29, 2, "c0_taghi1"		},
    299  1.1     skrll   { 29, 3, "c0_datahi1"		},
    300  1.1     skrll   { 29, 4, "c0_taghi2"		},
    301  1.1     skrll   { 29, 5, "c0_datahi2"		},
    302  1.1     skrll   { 29, 6, "c0_taghi3"		},
    303  1.1     skrll   { 29, 7, "c0_datahi3"		},
    304  1.1     skrll };
    305  1.1     skrll 
    306  1.1     skrll /* SB-1: MIPS64 (mips_cp0_names_mips3264) with minor mods.  */
    307  1.1     skrll static const char * const mips_cp0_names_sb1[32] =
    308  1.1     skrll {
    309  1.1     skrll   "c0_index",     "c0_random",    "c0_entrylo0",  "c0_entrylo1",
    310  1.1     skrll   "c0_context",   "c0_pagemask",  "c0_wired",     "$7",
    311  1.1     skrll   "c0_badvaddr",  "c0_count",     "c0_entryhi",   "c0_compare",
    312  1.1     skrll   "c0_status",    "c0_cause",     "c0_epc",       "c0_prid",
    313  1.1     skrll   "c0_config",    "c0_lladdr",    "c0_watchlo",   "c0_watchhi",
    314  1.1     skrll   "c0_xcontext",  "$21",          "$22",          "c0_debug",
    315  1.1     skrll   "c0_depc",      "c0_perfcnt",   "c0_errctl",    "c0_cacheerr_i",
    316  1.1     skrll   "c0_taglo_i",   "c0_taghi_i",   "c0_errorepc",  "c0_desave",
    317  1.1     skrll };
    318  1.1     skrll 
    319  1.1     skrll static const struct mips_cp0sel_name mips_cp0sel_names_sb1[] =
    320  1.1     skrll {
    321  1.1     skrll   { 16, 1, "c0_config1"		},
    322  1.1     skrll   { 18, 1, "c0_watchlo,1"	},
    323  1.1     skrll   { 19, 1, "c0_watchhi,1"	},
    324  1.1     skrll   { 22, 0, "c0_perftrace"	},
    325  1.1     skrll   { 23, 3, "c0_edebug"		},
    326  1.1     skrll   { 25, 1, "c0_perfcnt,1"	},
    327  1.1     skrll   { 25, 2, "c0_perfcnt,2"	},
    328  1.1     skrll   { 25, 3, "c0_perfcnt,3"	},
    329  1.1     skrll   { 25, 4, "c0_perfcnt,4"	},
    330  1.1     skrll   { 25, 5, "c0_perfcnt,5"	},
    331  1.1     skrll   { 25, 6, "c0_perfcnt,6"	},
    332  1.1     skrll   { 25, 7, "c0_perfcnt,7"	},
    333  1.1     skrll   { 26, 1, "c0_buserr_pa"	},
    334  1.1     skrll   { 27, 1, "c0_cacheerr_d"	},
    335  1.1     skrll   { 27, 3, "c0_cacheerr_d_pa"	},
    336  1.1     skrll   { 28, 1, "c0_datalo_i"	},
    337  1.1     skrll   { 28, 2, "c0_taglo_d"		},
    338  1.1     skrll   { 28, 3, "c0_datalo_d"	},
    339  1.1     skrll   { 29, 1, "c0_datahi_i"	},
    340  1.1     skrll   { 29, 2, "c0_taghi_d"		},
    341  1.1     skrll   { 29, 3, "c0_datahi_d"	},
    342  1.1     skrll };
    343  1.2      matt 
    344  1.2      matt /* Xlr cop0 register names.  */
    345  1.2      matt static const char * const mips_cp0_names_xlr[32] = {
    346  1.3  christos   "c0_index",     "c0_random",    "c0_entrylo0",  "c0_entrylo1",
    347  1.2      matt   "c0_context",   "c0_pagemask",  "c0_wired",     "$7",
    348  1.2      matt   "c0_badvaddr",  "c0_count",     "c0_entryhi",   "c0_compare",
    349  1.2      matt   "c0_status",    "c0_cause",     "c0_epc",       "c0_prid",
    350  1.3  christos   "c0_config",    "c0_lladdr",    "c0_watchlo",   "c0_watchhi",
    351  1.2      matt   "c0_xcontext",  "$21",          "$22",          "c0_debug",
    352  1.2      matt   "c0_depc",      "c0_perfcnt",   "c0_errctl",    "c0_cacheerr_i",
    353  1.2      matt   "c0_taglo_i",   "c0_taghi_i",   "c0_errorepc",  "c0_desave",
    354  1.2      matt };
    355  1.2      matt 
    356  1.2      matt /* XLR's CP0 Select Registers.  */
    357  1.2      matt 
    358  1.2      matt static const struct mips_cp0sel_name mips_cp0sel_names_xlr[] = {
    359  1.2      matt   {  9, 6, "c0_extintreq"       },
    360  1.2      matt   {  9, 7, "c0_extintmask"      },
    361  1.2      matt   { 15, 1, "c0_ebase"           },
    362  1.2      matt   { 16, 1, "c0_config1"         },
    363  1.2      matt   { 16, 2, "c0_config2"         },
    364  1.2      matt   { 16, 3, "c0_config3"         },
    365  1.2      matt   { 16, 7, "c0_procid2"         },
    366  1.2      matt   { 18, 1, "c0_watchlo,1"       },
    367  1.2      matt   { 18, 2, "c0_watchlo,2"       },
    368  1.2      matt   { 18, 3, "c0_watchlo,3"       },
    369  1.2      matt   { 18, 4, "c0_watchlo,4"       },
    370  1.2      matt   { 18, 5, "c0_watchlo,5"       },
    371  1.2      matt   { 18, 6, "c0_watchlo,6"       },
    372  1.2      matt   { 18, 7, "c0_watchlo,7"       },
    373  1.2      matt   { 19, 1, "c0_watchhi,1"       },
    374  1.2      matt   { 19, 2, "c0_watchhi,2"       },
    375  1.2      matt   { 19, 3, "c0_watchhi,3"       },
    376  1.2      matt   { 19, 4, "c0_watchhi,4"       },
    377  1.2      matt   { 19, 5, "c0_watchhi,5"       },
    378  1.2      matt   { 19, 6, "c0_watchhi,6"       },
    379  1.2      matt   { 19, 7, "c0_watchhi,7"       },
    380  1.2      matt   { 25, 1, "c0_perfcnt,1"       },
    381  1.2      matt   { 25, 2, "c0_perfcnt,2"       },
    382  1.2      matt   { 25, 3, "c0_perfcnt,3"       },
    383  1.2      matt   { 25, 4, "c0_perfcnt,4"       },
    384  1.2      matt   { 25, 5, "c0_perfcnt,5"       },
    385  1.2      matt   { 25, 6, "c0_perfcnt,6"       },
    386  1.2      matt   { 25, 7, "c0_perfcnt,7"       },
    387  1.2      matt   { 27, 1, "c0_cacheerr,1"      },
    388  1.2      matt   { 27, 2, "c0_cacheerr,2"      },
    389  1.2      matt   { 27, 3, "c0_cacheerr,3"      },
    390  1.2      matt   { 28, 1, "c0_datalo"          },
    391  1.2      matt   { 29, 1, "c0_datahi"          }
    392  1.2      matt };
    393  1.1     skrll 
    394  1.1     skrll static const char * const mips_hwr_names_numeric[32] =
    395  1.1     skrll {
    396  1.1     skrll   "$0",   "$1",   "$2",   "$3",   "$4",   "$5",   "$6",   "$7",
    397  1.1     skrll   "$8",   "$9",   "$10",  "$11",  "$12",  "$13",  "$14",  "$15",
    398  1.1     skrll   "$16",  "$17",  "$18",  "$19",  "$20",  "$21",  "$22",  "$23",
    399  1.1     skrll   "$24",  "$25",  "$26",  "$27",  "$28",  "$29",  "$30",  "$31"
    400  1.1     skrll };
    401  1.1     skrll 
    402  1.1     skrll static const char * const mips_hwr_names_mips3264r2[32] =
    403  1.1     skrll {
    404  1.1     skrll   "hwr_cpunum",   "hwr_synci_step", "hwr_cc",     "hwr_ccres",
    405  1.1     skrll   "$4",          "$5",            "$6",           "$7",
    406  1.1     skrll   "$8",   "$9",   "$10",  "$11",  "$12",  "$13",  "$14",  "$15",
    407  1.1     skrll   "$16",  "$17",  "$18",  "$19",  "$20",  "$21",  "$22",  "$23",
    408  1.1     skrll   "$24",  "$25",  "$26",  "$27",  "$28",  "$29",  "$30",  "$31"
    409  1.1     skrll };
    410  1.5  christos 
    411  1.5  christos static const char * const msa_control_names[32] =
    412  1.5  christos {
    413  1.5  christos   "msa_ir",	"msa_csr",	"msa_access",	"msa_save",
    414  1.5  christos   "msa_modify",	"msa_request",	"msa_map",	"msa_unmap",
    415  1.5  christos   "$8",   "$9",   "$10",  "$11",  "$12",  "$13",  "$14",  "$15",
    416  1.5  christos   "$16",  "$17",  "$18",  "$19",  "$20",  "$21",  "$22",  "$23",
    417  1.5  christos   "$24",  "$25",  "$26",  "$27",  "$28",  "$29",  "$30",  "$31"
    418  1.5  christos };
    419  1.1     skrll 
    420  1.1     skrll struct mips_abi_choice
    421  1.1     skrll {
    422  1.1     skrll   const char * name;
    423  1.1     skrll   const char * const *gpr_names;
    424  1.1     skrll   const char * const *fpr_names;
    425  1.1     skrll };
    426  1.1     skrll 
    427  1.1     skrll struct mips_abi_choice mips_abi_choices[] =
    428  1.1     skrll {
    429  1.1     skrll   { "numeric", mips_gpr_names_numeric, mips_fpr_names_numeric },
    430  1.1     skrll   { "32", mips_gpr_names_oldabi, mips_fpr_names_32 },
    431  1.1     skrll   { "n32", mips_gpr_names_newabi, mips_fpr_names_n32 },
    432  1.1     skrll   { "64", mips_gpr_names_newabi, mips_fpr_names_64 },
    433  1.1     skrll };
    434  1.1     skrll 
    435  1.1     skrll struct mips_arch_choice
    436  1.1     skrll {
    437  1.1     skrll   const char *name;
    438  1.1     skrll   int bfd_mach_valid;
    439  1.1     skrll   unsigned long bfd_mach;
    440  1.1     skrll   int processor;
    441  1.5  christos   int isa;
    442  1.1     skrll   int ase;
    443  1.1     skrll   const char * const *cp0_names;
    444  1.1     skrll   const struct mips_cp0sel_name *cp0sel_names;
    445  1.5  christos   unsigned int cp0sel_names_len;
    446  1.1     skrll   const char * const *cp1_names;
    447  1.1     skrll   const char * const *hwr_names;
    448  1.1     skrll };
    449  1.1     skrll 
    450  1.1     skrll const struct mips_arch_choice mips_arch_choices[] =
    451  1.5  christos {
    452  1.5  christos   { "numeric",	0, 0, 0, 0, 0,
    453  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    454  1.1     skrll     mips_hwr_names_numeric },
    455  1.5  christos 
    456  1.5  christos   { "r3000",	1, bfd_mach_mips3000, CPU_R3000, ISA_MIPS1, 0,
    457  1.5  christos     mips_cp0_names_r3000, NULL, 0, mips_cp1_names_numeric,
    458  1.5  christos     mips_hwr_names_numeric },
    459  1.5  christos   { "r3900",	1, bfd_mach_mips3900, CPU_R3900, ISA_MIPS1, 0,
    460  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    461  1.5  christos     mips_hwr_names_numeric },
    462  1.5  christos   { "r4000",	1, bfd_mach_mips4000, CPU_R4000, ISA_MIPS3, 0,
    463  1.5  christos     mips_cp0_names_r4000, NULL, 0, mips_cp1_names_numeric,
    464  1.5  christos     mips_hwr_names_numeric },
    465  1.5  christos   { "r4010",	1, bfd_mach_mips4010, CPU_R4010, ISA_MIPS2, 0,
    466  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    467  1.5  christos     mips_hwr_names_numeric },
    468  1.5  christos   { "vr4100",	1, bfd_mach_mips4100, CPU_VR4100, ISA_MIPS3, 0,
    469  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    470  1.5  christos     mips_hwr_names_numeric },
    471  1.5  christos   { "vr4111",	1, bfd_mach_mips4111, CPU_R4111, ISA_MIPS3, 0,
    472  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    473  1.5  christos     mips_hwr_names_numeric },
    474  1.5  christos   { "vr4120",	1, bfd_mach_mips4120, CPU_VR4120, ISA_MIPS3, 0,
    475  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    476  1.5  christos     mips_hwr_names_numeric },
    477  1.5  christos   { "r4300",	1, bfd_mach_mips4300, CPU_R4300, ISA_MIPS3, 0,
    478  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    479  1.5  christos     mips_hwr_names_numeric },
    480  1.5  christos   { "r4400",	1, bfd_mach_mips4400, CPU_R4400, ISA_MIPS3, 0,
    481  1.5  christos     mips_cp0_names_r4000, NULL, 0, mips_cp1_names_numeric,
    482  1.5  christos     mips_hwr_names_numeric },
    483  1.5  christos   { "r4600",	1, bfd_mach_mips4600, CPU_R4600, ISA_MIPS3, 0,
    484  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    485  1.5  christos     mips_hwr_names_numeric },
    486  1.5  christos   { "r4650",	1, bfd_mach_mips4650, CPU_R4650, ISA_MIPS3, 0,
    487  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    488  1.5  christos     mips_hwr_names_numeric },
    489  1.5  christos   { "r5000",	1, bfd_mach_mips5000, CPU_R5000, ISA_MIPS4, 0,
    490  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    491  1.5  christos     mips_hwr_names_numeric },
    492  1.5  christos   { "vr5400",	1, bfd_mach_mips5400, CPU_VR5400, ISA_MIPS4, 0,
    493  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    494  1.5  christos     mips_hwr_names_numeric },
    495  1.5  christos   { "vr5500",	1, bfd_mach_mips5500, CPU_VR5500, ISA_MIPS4, 0,
    496  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    497  1.5  christos     mips_hwr_names_numeric },
    498  1.5  christos   { "r5900",	1, bfd_mach_mips5900, CPU_R5900, ISA_MIPS3, 0,
    499  1.5  christos     mips_cp0_names_r5900, NULL, 0, mips_cp1_names_numeric,
    500  1.5  christos     mips_hwr_names_numeric },
    501  1.5  christos   { "r6000",	1, bfd_mach_mips6000, CPU_R6000, ISA_MIPS2, 0,
    502  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    503  1.5  christos     mips_hwr_names_numeric },
    504  1.5  christos   { "rm7000",	1, bfd_mach_mips7000, CPU_RM7000, ISA_MIPS4, 0,
    505  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    506  1.5  christos     mips_hwr_names_numeric },
    507  1.5  christos   { "rm9000",	1, bfd_mach_mips7000, CPU_RM7000, ISA_MIPS4, 0,
    508  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    509  1.5  christos     mips_hwr_names_numeric },
    510  1.5  christos   { "r8000",	1, bfd_mach_mips8000, CPU_R8000, ISA_MIPS4, 0,
    511  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    512  1.5  christos     mips_hwr_names_numeric },
    513  1.5  christos   { "r10000",	1, bfd_mach_mips10000, CPU_R10000, ISA_MIPS4, 0,
    514  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    515  1.5  christos     mips_hwr_names_numeric },
    516  1.5  christos   { "r12000",	1, bfd_mach_mips12000, CPU_R12000, ISA_MIPS4, 0,
    517  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    518  1.5  christos     mips_hwr_names_numeric },
    519  1.5  christos   { "r14000",	1, bfd_mach_mips14000, CPU_R14000, ISA_MIPS4, 0,
    520  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    521  1.5  christos     mips_hwr_names_numeric },
    522  1.5  christos   { "r16000",	1, bfd_mach_mips16000, CPU_R16000, ISA_MIPS4, 0,
    523  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    524  1.5  christos     mips_hwr_names_numeric },
    525  1.5  christos   { "mips5",	1, bfd_mach_mips5, CPU_MIPS5, ISA_MIPS5, 0,
    526  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    527  1.1     skrll     mips_hwr_names_numeric },
    528  1.1     skrll 
    529  1.1     skrll   /* For stock MIPS32, disassemble all applicable MIPS-specified ASEs.
    530  1.1     skrll      Note that MIPS-3D and MDMX are not applicable to MIPS32.  (See
    531  1.1     skrll      _MIPS32 Architecture For Programmers Volume I: Introduction to the
    532  1.1     skrll      MIPS32 Architecture_ (MIPS Document Number MD00082, Revision 0.95),
    533  1.1     skrll      page 1.  */
    534  1.5  christos   { "mips32",	1, bfd_mach_mipsisa32, CPU_MIPS32,
    535  1.1     skrll     ISA_MIPS32,  ASE_SMARTMIPS,
    536  1.1     skrll     mips_cp0_names_mips3264,
    537  1.5  christos     mips_cp0sel_names_mips3264, ARRAY_SIZE (mips_cp0sel_names_mips3264),
    538  1.1     skrll     mips_cp1_names_mips3264, mips_hwr_names_numeric },
    539  1.1     skrll 
    540  1.5  christos   { "mips32r2",	1, bfd_mach_mipsisa32r2, CPU_MIPS32R2,
    541  1.5  christos     ISA_MIPS32R2,
    542  1.5  christos     (ASE_SMARTMIPS | ASE_DSP | ASE_DSPR2 | ASE_EVA | ASE_MIPS3D
    543  1.5  christos      | ASE_MT | ASE_MCU | ASE_VIRT | ASE_MSA | ASE_XPA),
    544  1.5  christos     mips_cp0_names_mips3264r2,
    545  1.5  christos     mips_cp0sel_names_mips3264r2, ARRAY_SIZE (mips_cp0sel_names_mips3264r2),
    546  1.5  christos     mips_cp1_names_mips3264, mips_hwr_names_mips3264r2 },
    547  1.5  christos 
    548  1.5  christos   { "mips32r3",	1, bfd_mach_mipsisa32r3, CPU_MIPS32R3,
    549  1.5  christos     ISA_MIPS32R3,
    550  1.5  christos     (ASE_SMARTMIPS | ASE_DSP | ASE_DSPR2 | ASE_EVA | ASE_MIPS3D
    551  1.5  christos      | ASE_MT | ASE_MCU | ASE_VIRT | ASE_MSA | ASE_XPA),
    552  1.5  christos     mips_cp0_names_mips3264r2,
    553  1.5  christos     mips_cp0sel_names_mips3264r2, ARRAY_SIZE (mips_cp0sel_names_mips3264r2),
    554  1.5  christos     mips_cp1_names_mips3264, mips_hwr_names_mips3264r2 },
    555  1.5  christos 
    556  1.5  christos   { "mips32r5",	1, bfd_mach_mipsisa32r5, CPU_MIPS32R5,
    557  1.5  christos     ISA_MIPS32R5,
    558  1.5  christos     (ASE_SMARTMIPS | ASE_DSP | ASE_DSPR2 | ASE_EVA | ASE_MIPS3D
    559  1.5  christos      | ASE_MT | ASE_MCU | ASE_VIRT | ASE_MSA | ASE_XPA),
    560  1.5  christos     mips_cp0_names_mips3264r2,
    561  1.5  christos     mips_cp0sel_names_mips3264r2, ARRAY_SIZE (mips_cp0sel_names_mips3264r2),
    562  1.5  christos     mips_cp1_names_mips3264, mips_hwr_names_mips3264r2 },
    563  1.5  christos 
    564  1.5  christos   { "mips32r6",	1, bfd_mach_mipsisa32r6, CPU_MIPS32R6,
    565  1.5  christos     ISA_MIPS32R6,
    566  1.6  christos     (ASE_EVA | ASE_MSA | ASE_VIRT | ASE_XPA | ASE_MCU | ASE_MT | ASE_DSP
    567  1.1     skrll      | ASE_DSPR2 | ASE_DSPR3),
    568  1.1     skrll     mips_cp0_names_mips3264r2,
    569  1.5  christos     mips_cp0sel_names_mips3264r2, ARRAY_SIZE (mips_cp0sel_names_mips3264r2),
    570  1.1     skrll     mips_cp1_names_mips3264, mips_hwr_names_mips3264r2 },
    571  1.1     skrll 
    572  1.1     skrll   /* For stock MIPS64, disassemble all applicable MIPS-specified ASEs.  */
    573  1.5  christos   { "mips64",	1, bfd_mach_mipsisa64, CPU_MIPS64,
    574  1.1     skrll     ISA_MIPS64,  ASE_MIPS3D | ASE_MDMX,
    575  1.1     skrll     mips_cp0_names_mips3264,
    576  1.5  christos     mips_cp0sel_names_mips3264, ARRAY_SIZE (mips_cp0sel_names_mips3264),
    577  1.1     skrll     mips_cp1_names_mips3264, mips_hwr_names_numeric },
    578  1.1     skrll 
    579  1.5  christos   { "mips64r2",	1, bfd_mach_mipsisa64r2, CPU_MIPS64R2,
    580  1.5  christos     ISA_MIPS64R2,
    581  1.5  christos     (ASE_MIPS3D | ASE_DSP | ASE_DSPR2 | ASE_DSP64 | ASE_EVA | ASE_MT
    582  1.5  christos      | ASE_MCU | ASE_VIRT | ASE_VIRT64 | ASE_MSA | ASE_MSA64 | ASE_XPA),
    583  1.5  christos     mips_cp0_names_mips3264r2,
    584  1.5  christos     mips_cp0sel_names_mips3264r2, ARRAY_SIZE (mips_cp0sel_names_mips3264r2),
    585  1.5  christos     mips_cp1_names_mips3264, mips_hwr_names_mips3264r2 },
    586  1.5  christos 
    587  1.5  christos   { "mips64r3",	1, bfd_mach_mipsisa64r3, CPU_MIPS64R3,
    588  1.5  christos     ISA_MIPS64R3,
    589  1.5  christos     (ASE_MIPS3D | ASE_DSP | ASE_DSPR2 | ASE_DSP64 | ASE_EVA | ASE_MT
    590  1.5  christos      | ASE_MCU | ASE_VIRT | ASE_VIRT64 | ASE_MSA | ASE_MSA64 | ASE_XPA),
    591  1.5  christos     mips_cp0_names_mips3264r2,
    592  1.5  christos     mips_cp0sel_names_mips3264r2, ARRAY_SIZE (mips_cp0sel_names_mips3264r2),
    593  1.5  christos     mips_cp1_names_mips3264, mips_hwr_names_mips3264r2 },
    594  1.5  christos 
    595  1.5  christos   { "mips64r5",	1, bfd_mach_mipsisa64r5, CPU_MIPS64R5,
    596  1.5  christos     ISA_MIPS64R5,
    597  1.5  christos     (ASE_MIPS3D | ASE_DSP | ASE_DSPR2 | ASE_DSP64 | ASE_EVA | ASE_MT
    598  1.5  christos      | ASE_MCU | ASE_VIRT | ASE_VIRT64 | ASE_MSA | ASE_MSA64 | ASE_XPA),
    599  1.5  christos     mips_cp0_names_mips3264r2,
    600  1.5  christos     mips_cp0sel_names_mips3264r2, ARRAY_SIZE (mips_cp0sel_names_mips3264r2),
    601  1.5  christos     mips_cp1_names_mips3264, mips_hwr_names_mips3264r2 },
    602  1.5  christos 
    603  1.5  christos   { "mips64r6",	1, bfd_mach_mipsisa64r6, CPU_MIPS64R6,
    604  1.5  christos     ISA_MIPS64R6,
    605  1.6  christos     (ASE_EVA | ASE_MSA | ASE_MSA64 | ASE_XPA | ASE_VIRT | ASE_VIRT64
    606  1.1     skrll      | ASE_MCU | ASE_MT | ASE_DSP | ASE_DSPR2 | ASE_DSPR3),
    607  1.1     skrll     mips_cp0_names_mips3264r2,
    608  1.5  christos     mips_cp0sel_names_mips3264r2, ARRAY_SIZE (mips_cp0sel_names_mips3264r2),
    609  1.1     skrll     mips_cp1_names_mips3264, mips_hwr_names_mips3264r2 },
    610  1.7  christos 
    611  1.7  christos   { "interaptiv-mr2",	1, bfd_mach_mips_interaptiv_mr2, CPU_INTERAPTIV_MR2,
    612  1.7  christos     ISA_MIPS32R3,
    613  1.7  christos     ASE_MT | ASE_EVA | ASE_DSP | ASE_DSPR2 | ASE_MIPS16E2 | ASE_MIPS16E2_MT,
    614  1.7  christos     mips_cp0_names_mips3264r2,
    615  1.7  christos     mips_cp0sel_names_mips3264r2, ARRAY_SIZE (mips_cp0sel_names_mips3264r2),
    616  1.7  christos     mips_cp1_names_mips3264, mips_hwr_names_mips3264r2 },
    617  1.1     skrll 
    618  1.5  christos   { "sb1",	1, bfd_mach_mips_sb1, CPU_SB1,
    619  1.1     skrll     ISA_MIPS64 | INSN_SB1,  ASE_MIPS3D,
    620  1.1     skrll     mips_cp0_names_sb1,
    621  1.5  christos     mips_cp0sel_names_sb1, ARRAY_SIZE (mips_cp0sel_names_sb1),
    622  1.1     skrll     mips_cp1_names_mips3264, mips_hwr_names_numeric },
    623  1.1     skrll 
    624  1.5  christos   { "loongson2e",   1, bfd_mach_mips_loongson_2e, CPU_LOONGSON_2E,
    625  1.5  christos     ISA_MIPS3 | INSN_LOONGSON_2E, 0, mips_cp0_names_numeric,
    626  1.1     skrll     NULL, 0, mips_cp1_names_numeric, mips_hwr_names_numeric },
    627  1.1     skrll 
    628  1.5  christos   { "loongson2f",   1, bfd_mach_mips_loongson_2f, CPU_LOONGSON_2F,
    629  1.5  christos     ISA_MIPS3 | INSN_LOONGSON_2F, 0, mips_cp0_names_numeric,
    630  1.1     skrll     NULL, 0, mips_cp1_names_numeric, mips_hwr_names_numeric },
    631  1.4  christos 
    632  1.5  christos   { "loongson3a",   1, bfd_mach_mips_loongson_3a, CPU_LOONGSON_3A,
    633  1.5  christos     ISA_MIPS64R2 | INSN_LOONGSON_3A, 0, mips_cp0_names_numeric,
    634  1.4  christos     NULL, 0, mips_cp1_names_mips3264, mips_hwr_names_numeric },
    635  1.1     skrll 
    636  1.5  christos   { "octeon",   1, bfd_mach_mips_octeon, CPU_OCTEON,
    637  1.5  christos     ISA_MIPS64R2 | INSN_OCTEON, 0, mips_cp0_names_numeric, NULL, 0,
    638  1.1     skrll     mips_cp1_names_mips3264, mips_hwr_names_numeric },
    639  1.4  christos 
    640  1.5  christos   { "octeon+",   1, bfd_mach_mips_octeonp, CPU_OCTEONP,
    641  1.5  christos     ISA_MIPS64R2 | INSN_OCTEONP, 0, mips_cp0_names_numeric,
    642  1.4  christos     NULL, 0, mips_cp1_names_mips3264, mips_hwr_names_numeric },
    643  1.4  christos 
    644  1.5  christos   { "octeon2",   1, bfd_mach_mips_octeon2, CPU_OCTEON2,
    645  1.5  christos     ISA_MIPS64R2 | INSN_OCTEON2, 0, mips_cp0_names_numeric,
    646  1.5  christos     NULL, 0, mips_cp1_names_mips3264, mips_hwr_names_numeric },
    647  1.5  christos 
    648  1.5  christos   { "octeon3",   1, bfd_mach_mips_octeon3, CPU_OCTEON3,
    649  1.5  christos     ISA_MIPS64R5 | INSN_OCTEON3, ASE_VIRT | ASE_VIRT64,
    650  1.5  christos     mips_cp0_names_numeric,
    651  1.4  christos     NULL, 0, mips_cp1_names_mips3264, mips_hwr_names_numeric },
    652  1.2      matt 
    653  1.5  christos   { "xlr", 1, bfd_mach_mips_xlr, CPU_XLR,
    654  1.2      matt     ISA_MIPS64 | INSN_XLR, 0,
    655  1.2      matt     mips_cp0_names_xlr,
    656  1.5  christos     mips_cp0sel_names_xlr, ARRAY_SIZE (mips_cp0sel_names_xlr),
    657  1.2      matt     mips_cp1_names_mips3264, mips_hwr_names_numeric },
    658  1.4  christos 
    659  1.4  christos   /* XLP is mostly like XLR, with the prominent exception it is being
    660  1.4  christos      MIPS64R2.  */
    661  1.5  christos   { "xlp", 1, bfd_mach_mips_xlr, CPU_XLR,
    662  1.4  christos     ISA_MIPS64R2 | INSN_XLR, 0,
    663  1.4  christos     mips_cp0_names_xlr,
    664  1.5  christos     mips_cp0sel_names_xlr, ARRAY_SIZE (mips_cp0sel_names_xlr),
    665  1.4  christos     mips_cp1_names_mips3264, mips_hwr_names_numeric },
    666  1.1     skrll 
    667  1.1     skrll   /* This entry, mips16, is here only for ISA/processor selection; do
    668  1.7  christos      not print its name.  */
    669  1.7  christos   { "",		1, bfd_mach_mips16, CPU_MIPS16, ISA_MIPS64,
    670  1.5  christos     ASE_MIPS16E2 | ASE_MIPS16E2_MT,
    671  1.5  christos     mips_cp0_names_numeric, NULL, 0, mips_cp1_names_numeric,
    672  1.1     skrll     mips_hwr_names_numeric },
    673  1.1     skrll };
    674  1.1     skrll 
    675  1.1     skrll /* ISA and processor type to disassemble for, and register names to use.
    676  1.1     skrll    set_default_mips_dis_options and parse_mips_dis_options fill in these
    677  1.1     skrll    values.  */
    678  1.1     skrll static int mips_processor;
    679  1.5  christos static int mips_isa;
    680  1.4  christos static int mips_ase;
    681  1.1     skrll static int micromips_ase;
    682  1.1     skrll static const char * const *mips_gpr_names;
    683  1.1     skrll static const char * const *mips_fpr_names;
    684  1.1     skrll static const char * const *mips_cp0_names;
    685  1.1     skrll static const struct mips_cp0sel_name *mips_cp0sel_names;
    686  1.5  christos static int mips_cp0sel_names_len;
    687  1.1     skrll static const char * const *mips_cp1_names;
    688  1.1     skrll static const char * const *mips_hwr_names;
    689  1.1     skrll 
    690  1.1     skrll /* Other options */
    691  1.1     skrll static int no_aliases;	/* If set disassemble as most general inst.  */
    692  1.1     skrll 
    693  1.1     skrll static const struct mips_abi_choice *
    695  1.1     skrll choose_abi_by_name (const char *name, unsigned int namelen)
    696  1.1     skrll {
    697  1.1     skrll   const struct mips_abi_choice *c;
    698  1.1     skrll   unsigned int i;
    699  1.1     skrll 
    700  1.1     skrll   for (i = 0, c = NULL; i < ARRAY_SIZE (mips_abi_choices) && c == NULL; i++)
    701  1.1     skrll     if (strncmp (mips_abi_choices[i].name, name, namelen) == 0
    702  1.1     skrll 	&& strlen (mips_abi_choices[i].name) == namelen)
    703  1.1     skrll       c = &mips_abi_choices[i];
    704  1.1     skrll 
    705  1.1     skrll   return c;
    706  1.1     skrll }
    707  1.1     skrll 
    708  1.1     skrll static const struct mips_arch_choice *
    709  1.1     skrll choose_arch_by_name (const char *name, unsigned int namelen)
    710  1.1     skrll {
    711  1.1     skrll   const struct mips_arch_choice *c = NULL;
    712  1.1     skrll   unsigned int i;
    713  1.1     skrll 
    714  1.1     skrll   for (i = 0, c = NULL; i < ARRAY_SIZE (mips_arch_choices) && c == NULL; i++)
    715  1.1     skrll     if (strncmp (mips_arch_choices[i].name, name, namelen) == 0
    716  1.1     skrll 	&& strlen (mips_arch_choices[i].name) == namelen)
    717  1.1     skrll       c = &mips_arch_choices[i];
    718  1.1     skrll 
    719  1.1     skrll   return c;
    720  1.1     skrll }
    721  1.1     skrll 
    722  1.1     skrll static const struct mips_arch_choice *
    723  1.1     skrll choose_arch_by_number (unsigned long mach)
    724  1.1     skrll {
    725  1.1     skrll   static unsigned long hint_bfd_mach;
    726  1.1     skrll   static const struct mips_arch_choice *hint_arch_choice;
    727  1.1     skrll   const struct mips_arch_choice *c;
    728  1.1     skrll   unsigned int i;
    729  1.1     skrll 
    730  1.1     skrll   /* We optimize this because even if the user specifies no
    731  1.1     skrll      flags, this will be done for every instruction!  */
    732  1.1     skrll   if (hint_bfd_mach == mach
    733  1.1     skrll       && hint_arch_choice != NULL
    734  1.1     skrll       && hint_arch_choice->bfd_mach == hint_bfd_mach)
    735  1.1     skrll     return hint_arch_choice;
    736  1.1     skrll 
    737  1.1     skrll   for (i = 0, c = NULL; i < ARRAY_SIZE (mips_arch_choices) && c == NULL; i++)
    738  1.1     skrll     {
    739  1.1     skrll       if (mips_arch_choices[i].bfd_mach_valid
    740  1.1     skrll 	  && mips_arch_choices[i].bfd_mach == mach)
    741  1.1     skrll 	{
    742  1.1     skrll 	  c = &mips_arch_choices[i];
    743  1.1     skrll 	  hint_bfd_mach = mach;
    744  1.1     skrll 	  hint_arch_choice = c;
    745  1.1     skrll 	}
    746  1.1     skrll     }
    747  1.1     skrll   return c;
    748  1.1     skrll }
    749  1.1     skrll 
    750  1.1     skrll /* Check if the object uses NewABI conventions.  */
    751  1.1     skrll 
    752  1.1     skrll static int
    753  1.1     skrll is_newabi (Elf_Internal_Ehdr *header)
    754  1.1     skrll {
    755  1.1     skrll   /* There are no old-style ABIs which use 64-bit ELF.  */
    756  1.1     skrll   if (header->e_ident[EI_CLASS] == ELFCLASS64)
    757  1.1     skrll     return 1;
    758  1.1     skrll 
    759  1.1     skrll   /* If a 32-bit ELF file, n32 is a new-style ABI.  */
    760  1.1     skrll   if ((header->e_flags & EF_MIPS_ABI2) != 0)
    761  1.1     skrll     return 1;
    762  1.1     skrll 
    763  1.1     skrll   return 0;
    764  1.4  christos }
    765  1.4  christos 
    766  1.4  christos /* Check if the object has microMIPS ASE code.  */
    767  1.4  christos 
    768  1.4  christos static int
    769  1.4  christos is_micromips (Elf_Internal_Ehdr *header)
    770  1.4  christos {
    771  1.4  christos   if ((header->e_flags & EF_MIPS_ARCH_ASE_MICROMIPS) != 0)
    772  1.4  christos     return 1;
    773  1.4  christos 
    774  1.4  christos   return 0;
    775  1.7  christos }
    776  1.7  christos 
    777  1.7  christos /* Convert ASE flags from .MIPS.abiflags to internal values.  */
    778  1.7  christos 
    779  1.7  christos static unsigned long
    780  1.7  christos mips_convert_abiflags_ases (unsigned long afl_ases)
    781  1.7  christos {
    782  1.7  christos   unsigned long opcode_ases = 0;
    783  1.7  christos 
    784  1.7  christos   if (afl_ases & AFL_ASE_DSP)
    785  1.7  christos     opcode_ases |= ASE_DSP;
    786  1.7  christos   if (afl_ases & AFL_ASE_DSPR2)
    787  1.7  christos     opcode_ases |= ASE_DSPR2;
    788  1.7  christos   if (afl_ases & AFL_ASE_EVA)
    789  1.7  christos     opcode_ases |= ASE_EVA;
    790  1.7  christos   if (afl_ases & AFL_ASE_MCU)
    791  1.7  christos     opcode_ases |= ASE_MCU;
    792  1.7  christos   if (afl_ases & AFL_ASE_MDMX)
    793  1.7  christos     opcode_ases |= ASE_MDMX;
    794  1.7  christos   if (afl_ases & AFL_ASE_MIPS3D)
    795  1.7  christos     opcode_ases |= ASE_MIPS3D;
    796  1.7  christos   if (afl_ases & AFL_ASE_MT)
    797  1.7  christos     opcode_ases |= ASE_MT;
    798  1.7  christos   if (afl_ases & AFL_ASE_SMARTMIPS)
    799  1.7  christos     opcode_ases |= ASE_SMARTMIPS;
    800  1.7  christos   if (afl_ases & AFL_ASE_VIRT)
    801  1.7  christos     opcode_ases |= ASE_VIRT;
    802  1.7  christos   if (afl_ases & AFL_ASE_MSA)
    803  1.7  christos     opcode_ases |= ASE_MSA;
    804  1.7  christos   if (afl_ases & AFL_ASE_XPA)
    805  1.7  christos     opcode_ases |= ASE_XPA;
    806  1.7  christos   if (afl_ases & AFL_ASE_DSPR3)
    807  1.7  christos     opcode_ases |= ASE_DSPR3;
    808  1.7  christos   if (afl_ases & AFL_ASE_MIPS16E2)
    809  1.7  christos     opcode_ases |= ASE_MIPS16E2;
    810  1.7  christos   return opcode_ases;
    811  1.7  christos }
    812  1.7  christos 
    813  1.7  christos /* Calculate combination ASE flags from regular ASE flags.  */
    814  1.7  christos 
    815  1.7  christos static unsigned long
    816  1.7  christos mips_calculate_combination_ases (unsigned long opcode_ases)
    817  1.7  christos {
    818  1.7  christos   unsigned long combination_ases = 0;
    819  1.7  christos 
    820  1.7  christos   if ((opcode_ases & (ASE_XPA | ASE_VIRT)) == (ASE_XPA | ASE_VIRT))
    821  1.7  christos     combination_ases |= ASE_XPA_VIRT;
    822  1.7  christos   if ((opcode_ases & (ASE_MIPS16E2 | ASE_MT)) == (ASE_MIPS16E2 | ASE_MT))
    823  1.7  christos     combination_ases |= ASE_MIPS16E2_MT;
    824  1.7  christos   return combination_ases;
    825  1.1     skrll }
    826  1.1     skrll 
    827  1.1     skrll static void
    828  1.1     skrll set_default_mips_dis_options (struct disassemble_info *info)
    829  1.1     skrll {
    830  1.4  christos   const struct mips_arch_choice *chosen_arch;
    831  1.4  christos 
    832  1.4  christos   /* Defaults: mipsIII/r3000 (?!), no microMIPS ASE (any compressed code
    833  1.1     skrll      is MIPS16 ASE) (o)32-style ("oldabi") GPR names, and numeric FPR,
    834  1.4  christos      CP0 register, and HWR names.  */
    835  1.4  christos   mips_isa = ISA_MIPS3;
    836  1.5  christos   mips_processor = CPU_R3000;
    837  1.1     skrll   micromips_ase = 0;
    838  1.1     skrll   mips_ase = 0;
    839  1.1     skrll   mips_gpr_names = mips_gpr_names_oldabi;
    840  1.1     skrll   mips_fpr_names = mips_fpr_names_numeric;
    841  1.1     skrll   mips_cp0_names = mips_cp0_names_numeric;
    842  1.5  christos   mips_cp0sel_names = NULL;
    843  1.1     skrll   mips_cp0sel_names_len = 0;
    844  1.1     skrll   mips_cp1_names = mips_cp1_names_numeric;
    845  1.1     skrll   mips_hwr_names = mips_hwr_names_numeric;
    846  1.1     skrll   no_aliases = 0;
    847  1.1     skrll 
    848  1.1     skrll   /* Set ISA, architecture, and cp0 register names as best we can.  */
    849  1.1     skrll #if ! SYMTAB_AVAILABLE
    850  1.1     skrll   /* This is running out on a target machine, not in a host tool.
    851  1.1     skrll      FIXME: Where does mips_target_info come from?  */
    852  1.5  christos   target_processor = mips_target_info.processor;
    853  1.1     skrll   mips_isa = mips_target_info.isa;
    854  1.1     skrll   mips_ase = mips_target_info.ase;
    855  1.1     skrll #else
    856  1.1     skrll   chosen_arch = choose_arch_by_number (info->mach);
    857  1.1     skrll   if (chosen_arch != NULL)
    858  1.1     skrll     {
    859  1.5  christos       mips_processor = chosen_arch->processor;
    860  1.1     skrll       mips_isa = chosen_arch->isa;
    861  1.1     skrll       mips_ase = chosen_arch->ase;
    862  1.1     skrll       mips_cp0_names = chosen_arch->cp0_names;
    863  1.5  christos       mips_cp0sel_names = chosen_arch->cp0sel_names;
    864  1.1     skrll       mips_cp0sel_names_len = chosen_arch->cp0sel_names_len;
    865  1.1     skrll       mips_cp1_names = chosen_arch->cp1_names;
    866  1.7  christos       mips_hwr_names = chosen_arch->hwr_names;
    867  1.7  christos     }
    868  1.7  christos 
    869  1.7  christos   /* Update settings according to the ELF file header flags.  */
    870  1.7  christos   if (info->flavour == bfd_target_elf_flavour && info->section != NULL)
    871  1.7  christos     {
    872  1.7  christos       struct bfd *abfd = info->section->owner;
    873  1.7  christos       Elf_Internal_Ehdr *header = elf_elfheader (abfd);
    874  1.7  christos       Elf_Internal_ABIFlags_v0 *abiflags = NULL;
    875  1.7  christos 
    876  1.7  christos       /* We won't ever get here if !HAVE_BFD_MIPS_ELF_GET_ABIFLAGS,
    877  1.7  christos 	 because we won't then have a MIPS/ELF BFD, however we need
    878  1.7  christos 	 to guard against a link error in a `--enable-targets=...'
    879  1.7  christos 	 configuration with a 32-bit host where the MIPS target is
    880  1.7  christos 	 a secondary, or with MIPS/ECOFF configurations.  */
    881  1.1     skrll #ifdef HAVE_BFD_MIPS_ELF_GET_ABIFLAGS
    882  1.7  christos       abiflags = bfd_mips_elf_get_abiflags (abfd);
    883  1.7  christos #endif
    884  1.7  christos       /* If an ELF "newabi" binary, use the n32/(n)64 GPR names.  */
    885  1.7  christos       if (is_newabi (header))
    886  1.7  christos 	mips_gpr_names = mips_gpr_names_newabi;
    887  1.7  christos       /* If a microMIPS binary, then don't use MIPS16 bindings.  */
    888  1.7  christos       micromips_ase = is_micromips (header);
    889  1.7  christos       /* OR in any extra ASE flags set in ELF file structures.  */
    890  1.7  christos       if (abiflags)
    891  1.7  christos 	mips_ase |= mips_convert_abiflags_ases (abiflags->ases);
    892  1.7  christos       else if (header->e_flags & EF_MIPS_ARCH_ASE_MDMX)
    893  1.7  christos 	mips_ase |= ASE_MDMX;
    894  1.7  christos     }
    895  1.1     skrll #endif
    896  1.1     skrll   mips_ase |= mips_calculate_combination_ases (mips_ase);
    897  1.7  christos }
    898  1.7  christos 
    899  1.7  christos /* Parse an ASE disassembler option and set the corresponding global
    900  1.7  christos    ASE flag(s).  Return TRUE if successful, FALSE otherwise.  */
    901  1.7  christos 
    902  1.1     skrll static bfd_boolean
    903  1.5  christos parse_mips_ase_option (const char *option)
    904  1.5  christos {
    905  1.5  christos   if (CONST_STRNEQ (option, "msa"))
    906  1.5  christos     {
    907  1.5  christos       mips_ase |= ASE_MSA;
    908  1.5  christos       if ((mips_isa & INSN_ISA_MASK) == ISA_MIPS64R2
    909  1.5  christos 	   || (mips_isa & INSN_ISA_MASK) == ISA_MIPS64R3
    910  1.5  christos 	   || (mips_isa & INSN_ISA_MASK) == ISA_MIPS64R5
    911  1.7  christos 	   || (mips_isa & INSN_ISA_MASK) == ISA_MIPS64R6)
    912  1.5  christos 	  mips_ase |= ASE_MSA64;
    913  1.5  christos       return TRUE;
    914  1.5  christos     }
    915  1.5  christos 
    916  1.5  christos   if (CONST_STRNEQ (option, "virt"))
    917  1.5  christos     {
    918  1.5  christos       mips_ase |= ASE_VIRT;
    919  1.5  christos       if (mips_isa & ISA_MIPS64R2
    920  1.5  christos 	  || mips_isa & ISA_MIPS64R3
    921  1.5  christos 	  || mips_isa & ISA_MIPS64R5
    922  1.7  christos 	  || mips_isa & ISA_MIPS64R6)
    923  1.5  christos 	mips_ase |= ASE_VIRT64;
    924  1.5  christos       return TRUE;
    925  1.5  christos     }
    926  1.5  christos 
    927  1.5  christos   if (CONST_STRNEQ (option, "xpa"))
    928  1.7  christos     {
    929  1.7  christos       mips_ase |= ASE_XPA;
    930  1.7  christos       return TRUE;
    931  1.7  christos     }
    932  1.7  christos 
    933  1.7  christos   return FALSE;
    934  1.7  christos }
    935  1.7  christos 
    936  1.7  christos static void
    937  1.7  christos parse_mips_dis_option (const char *option, unsigned int len)
    938  1.7  christos {
    939  1.7  christos   unsigned int i, optionlen, vallen;
    940  1.7  christos   const char *val;
    941  1.7  christos   const struct mips_abi_choice *chosen_abi;
    942  1.7  christos   const struct mips_arch_choice *chosen_arch;
    943  1.7  christos 
    944  1.7  christos   /* Try to match options that are simple flags */
    945  1.7  christos   if (CONST_STRNEQ (option, "no-aliases"))
    946  1.5  christos     {
    947  1.5  christos       no_aliases = 1;
    948  1.5  christos       return;
    949  1.7  christos     }
    950  1.7  christos 
    951  1.7  christos   if (parse_mips_ase_option (option))
    952  1.7  christos     {
    953  1.7  christos       mips_ase |= mips_calculate_combination_ases (mips_ase);
    954  1.5  christos       return;
    955  1.1     skrll     }
    956  1.1     skrll 
    957  1.1     skrll   /* Look for the = that delimits the end of the option name.  */
    958  1.1     skrll   for (i = 0; i < len; i++)
    959  1.1     skrll     if (option[i] == '=')
    960  1.1     skrll       break;
    961  1.1     skrll 
    962  1.1     skrll   if (i == 0)		/* Invalid option: no name before '='.  */
    963  1.1     skrll     return;
    964  1.1     skrll   if (i == len)		/* Invalid option: no '='.  */
    965  1.1     skrll     return;
    966  1.1     skrll   if (i == (len - 1))	/* Invalid option: no value after '='.  */
    967  1.1     skrll     return;
    968  1.1     skrll 
    969  1.1     skrll   optionlen = i;
    970  1.1     skrll   val = option + (optionlen + 1);
    971  1.1     skrll   vallen = len - (optionlen + 1);
    972  1.1     skrll 
    973  1.1     skrll   if (strncmp ("gpr-names", option, optionlen) == 0
    974  1.1     skrll       && strlen ("gpr-names") == optionlen)
    975  1.1     skrll     {
    976  1.1     skrll       chosen_abi = choose_abi_by_name (val, vallen);
    977  1.1     skrll       if (chosen_abi != NULL)
    978  1.1     skrll 	mips_gpr_names = chosen_abi->gpr_names;
    979  1.1     skrll       return;
    980  1.1     skrll     }
    981  1.1     skrll 
    982  1.1     skrll   if (strncmp ("fpr-names", option, optionlen) == 0
    983  1.1     skrll       && strlen ("fpr-names") == optionlen)
    984  1.1     skrll     {
    985  1.1     skrll       chosen_abi = choose_abi_by_name (val, vallen);
    986  1.1     skrll       if (chosen_abi != NULL)
    987  1.1     skrll 	mips_fpr_names = chosen_abi->fpr_names;
    988  1.1     skrll       return;
    989  1.1     skrll     }
    990  1.1     skrll 
    991  1.1     skrll   if (strncmp ("cp0-names", option, optionlen) == 0
    992  1.1     skrll       && strlen ("cp0-names") == optionlen)
    993  1.1     skrll     {
    994  1.1     skrll       chosen_arch = choose_arch_by_name (val, vallen);
    995  1.1     skrll       if (chosen_arch != NULL)
    996  1.1     skrll 	{
    997  1.1     skrll 	  mips_cp0_names = chosen_arch->cp0_names;
    998  1.1     skrll 	  mips_cp0sel_names = chosen_arch->cp0sel_names;
    999  1.1     skrll 	  mips_cp0sel_names_len = chosen_arch->cp0sel_names_len;
   1000  1.1     skrll 	}
   1001  1.1     skrll       return;
   1002  1.5  christos     }
   1003  1.5  christos 
   1004  1.5  christos   if (strncmp ("cp1-names", option, optionlen) == 0
   1005  1.5  christos       && strlen ("cp1-names") == optionlen)
   1006  1.5  christos     {
   1007  1.5  christos       chosen_arch = choose_arch_by_name (val, vallen);
   1008  1.5  christos       if (chosen_arch != NULL)
   1009  1.5  christos 	mips_cp1_names = chosen_arch->cp1_names;
   1010  1.5  christos       return;
   1011  1.1     skrll     }
   1012  1.1     skrll 
   1013  1.1     skrll   if (strncmp ("hwr-names", option, optionlen) == 0
   1014  1.1     skrll       && strlen ("hwr-names") == optionlen)
   1015  1.1     skrll     {
   1016  1.1     skrll       chosen_arch = choose_arch_by_name (val, vallen);
   1017  1.1     skrll       if (chosen_arch != NULL)
   1018  1.1     skrll 	mips_hwr_names = chosen_arch->hwr_names;
   1019  1.1     skrll       return;
   1020  1.1     skrll     }
   1021  1.1     skrll 
   1022  1.1     skrll   if (strncmp ("reg-names", option, optionlen) == 0
   1023  1.1     skrll       && strlen ("reg-names") == optionlen)
   1024  1.1     skrll     {
   1025  1.1     skrll       /* We check both ABI and ARCH here unconditionally, so
   1026  1.1     skrll 	 that "numeric" will do the desirable thing: select
   1027  1.1     skrll 	 numeric register names for all registers.  Other than
   1028  1.1     skrll 	 that, a given name probably won't match both.  */
   1029  1.1     skrll       chosen_abi = choose_abi_by_name (val, vallen);
   1030  1.1     skrll       if (chosen_abi != NULL)
   1031  1.1     skrll 	{
   1032  1.1     skrll 	  mips_gpr_names = chosen_abi->gpr_names;
   1033  1.1     skrll 	  mips_fpr_names = chosen_abi->fpr_names;
   1034  1.1     skrll 	}
   1035  1.1     skrll       chosen_arch = choose_arch_by_name (val, vallen);
   1036  1.1     skrll       if (chosen_arch != NULL)
   1037  1.1     skrll 	{
   1038  1.1     skrll 	  mips_cp0_names = chosen_arch->cp0_names;
   1039  1.5  christos 	  mips_cp0sel_names = chosen_arch->cp0sel_names;
   1040  1.1     skrll 	  mips_cp0sel_names_len = chosen_arch->cp0sel_names_len;
   1041  1.1     skrll 	  mips_cp1_names = chosen_arch->cp1_names;
   1042  1.1     skrll 	  mips_hwr_names = chosen_arch->hwr_names;
   1043  1.1     skrll 	}
   1044  1.1     skrll       return;
   1045  1.1     skrll     }
   1046  1.1     skrll 
   1047  1.1     skrll   /* Invalid option.  */
   1048  1.1     skrll }
   1049  1.1     skrll 
   1050  1.1     skrll static void
   1051  1.1     skrll parse_mips_dis_options (const char *options)
   1052  1.1     skrll {
   1053  1.1     skrll   const char *option_end;
   1054  1.1     skrll 
   1055  1.1     skrll   if (options == NULL)
   1056  1.1     skrll     return;
   1057  1.1     skrll 
   1058  1.1     skrll   while (*options != '\0')
   1059  1.1     skrll     {
   1060  1.1     skrll       /* Skip empty options.  */
   1061  1.1     skrll       if (*options == ',')
   1062  1.1     skrll 	{
   1063  1.1     skrll 	  options++;
   1064  1.1     skrll 	  continue;
   1065  1.1     skrll 	}
   1066  1.1     skrll 
   1067  1.1     skrll       /* We know that *options is neither NUL or a comma.  */
   1068  1.1     skrll       option_end = options + 1;
   1069  1.1     skrll       while (*option_end != ',' && *option_end != '\0')
   1070  1.1     skrll 	option_end++;
   1071  1.1     skrll 
   1072  1.1     skrll       parse_mips_dis_option (options, option_end - options);
   1073  1.1     skrll 
   1074  1.1     skrll       /* Go on to the next one.  If option_end points to a comma, it
   1075  1.1     skrll 	 will be skipped above.  */
   1076  1.1     skrll       options = option_end;
   1077  1.1     skrll     }
   1078  1.1     skrll }
   1079  1.1     skrll 
   1080  1.1     skrll static const struct mips_cp0sel_name *
   1081  1.1     skrll lookup_mips_cp0sel_name (const struct mips_cp0sel_name *names,
   1082  1.1     skrll 			 unsigned int len,
   1083  1.1     skrll 			 unsigned int cp0reg,
   1084  1.1     skrll 			 unsigned int sel)
   1085  1.1     skrll {
   1086  1.1     skrll   unsigned int i;
   1087  1.1     skrll 
   1088  1.1     skrll   for (i = 0; i < len; i++)
   1089  1.1     skrll     if (names[i].cp0reg == cp0reg && names[i].sel == sel)
   1090  1.1     skrll       return &names[i];
   1091  1.5  christos   return NULL;
   1092  1.5  christos }
   1093  1.1     skrll 
   1094  1.1     skrll /* Print register REGNO, of type TYPE, for instruction OPCODE.  */
   1095  1.5  christos 
   1096  1.5  christos static void
   1097  1.1     skrll print_reg (struct disassemble_info *info, const struct mips_opcode *opcode,
   1098  1.5  christos 	   enum mips_reg_operand_type type, int regno)
   1099  1.5  christos {
   1100  1.5  christos   switch (type)
   1101  1.5  christos     {
   1102  1.5  christos     case OP_REG_GP:
   1103  1.5  christos       info->fprintf_func (info->stream, "%s", mips_gpr_names[regno]);
   1104  1.5  christos       break;
   1105  1.5  christos 
   1106  1.5  christos     case OP_REG_FP:
   1107  1.5  christos       info->fprintf_func (info->stream, "%s", mips_fpr_names[regno]);
   1108  1.5  christos       break;
   1109  1.5  christos 
   1110  1.5  christos     case OP_REG_CCC:
   1111  1.5  christos       if (opcode->pinfo & (FP_D | FP_S))
   1112  1.5  christos 	info->fprintf_func (info->stream, "$fcc%d", regno);
   1113  1.5  christos       else
   1114  1.1     skrll 	info->fprintf_func (info->stream, "$cc%d", regno);
   1115  1.5  christos       break;
   1116  1.5  christos 
   1117  1.5  christos     case OP_REG_VEC:
   1118  1.5  christos       if (opcode->membership & INSN_5400)
   1119  1.5  christos 	info->fprintf_func (info->stream, "$f%d", regno);
   1120  1.5  christos       else
   1121  1.1     skrll 	info->fprintf_func (info->stream, "$v%d", regno);
   1122  1.5  christos       break;
   1123  1.5  christos 
   1124  1.5  christos     case OP_REG_ACC:
   1125  1.1     skrll       info->fprintf_func (info->stream, "$ac%d", regno);
   1126  1.5  christos       break;
   1127  1.5  christos 
   1128  1.5  christos     case OP_REG_COPRO:
   1129  1.5  christos       if (opcode->name[strlen (opcode->name) - 1] == '0')
   1130  1.5  christos 	info->fprintf_func (info->stream, "%s", mips_cp0_names[regno]);
   1131  1.5  christos       else if (opcode->name[strlen (opcode->name) - 1] == '1')
   1132  1.5  christos 	info->fprintf_func (info->stream, "%s", mips_cp1_names[regno]);
   1133  1.5  christos       else
   1134  1.1     skrll 	info->fprintf_func (info->stream, "$%d", regno);
   1135  1.5  christos       break;
   1136  1.5  christos 
   1137  1.5  christos     case OP_REG_HW:
   1138  1.1     skrll       info->fprintf_func (info->stream, "%s", mips_hwr_names[regno]);
   1139  1.5  christos       break;
   1140  1.5  christos 
   1141  1.5  christos     case OP_REG_VF:
   1142  1.1     skrll       info->fprintf_func (info->stream, "$vf%d", regno);
   1143  1.5  christos       break;
   1144  1.5  christos 
   1145  1.5  christos     case OP_REG_VI:
   1146  1.1     skrll       info->fprintf_func (info->stream, "$vi%d", regno);
   1147  1.5  christos       break;
   1148  1.5  christos 
   1149  1.5  christos     case OP_REG_R5900_I:
   1150  1.1     skrll       info->fprintf_func (info->stream, "$I");
   1151  1.5  christos       break;
   1152  1.5  christos 
   1153  1.5  christos     case OP_REG_R5900_Q:
   1154  1.1     skrll       info->fprintf_func (info->stream, "$Q");
   1155  1.5  christos       break;
   1156  1.5  christos 
   1157  1.5  christos     case OP_REG_R5900_R:
   1158  1.1     skrll       info->fprintf_func (info->stream, "$R");
   1159  1.5  christos       break;
   1160  1.5  christos 
   1161  1.5  christos     case OP_REG_R5900_ACC:
   1162  1.1     skrll       info->fprintf_func (info->stream, "$ACC");
   1163  1.5  christos       break;
   1164  1.5  christos 
   1165  1.5  christos     case OP_REG_MSA:
   1166  1.1     skrll       info->fprintf_func (info->stream, "$w%d", regno);
   1167  1.5  christos       break;
   1168  1.5  christos 
   1169  1.5  christos     case OP_REG_MSA_CTRL:
   1170  1.1     skrll       info->fprintf_func (info->stream, "%s", msa_control_names[regno]);
   1171  1.5  christos       break;
   1172  1.5  christos 
   1173  1.5  christos     }
   1174  1.5  christos }
   1175  1.5  christos 
   1176  1.5  christos /* Used to track the state carried over from previous operands in
   1178  1.5  christos    an instruction.  */
   1179  1.5  christos struct mips_print_arg_state {
   1180  1.5  christos   /* The value of the last OP_INT seen.  We only use this for OP_MSB,
   1181  1.5  christos      where the value is known to be unsigned and small.  */
   1182  1.5  christos   unsigned int last_int;
   1183  1.5  christos 
   1184  1.5  christos   /* The type and number of the last OP_REG seen.  We only use this for
   1185  1.5  christos      OP_REPEAT_DEST_REG and OP_REPEAT_PREV_REG.  */
   1186  1.5  christos   enum mips_reg_operand_type last_reg_type;
   1187  1.5  christos   unsigned int last_regno;
   1188  1.1     skrll   unsigned int dest_regno;
   1189  1.5  christos   unsigned int seen_dest;
   1190  1.1     skrll };
   1191  1.5  christos 
   1192  1.5  christos /* Initialize STATE for the start of an instruction.  */
   1193  1.5  christos 
   1194  1.5  christos static inline void
   1195  1.5  christos init_print_arg_state (struct mips_print_arg_state *state)
   1196  1.1     skrll {
   1197  1.5  christos   memset (state, 0, sizeof (*state));
   1198  1.5  christos }
   1199  1.1     skrll 
   1200  1.5  christos /* Print OP_VU0_SUFFIX or OP_VU0_MATCH_SUFFIX operand OPERAND,
   1201  1.5  christos    whose value is given by UVAL.  */
   1202  1.5  christos 
   1203  1.5  christos static void
   1204  1.5  christos print_vu0_channel (struct disassemble_info *info,
   1205  1.5  christos 		   const struct mips_operand *operand, unsigned int uval)
   1206  1.5  christos {
   1207  1.5  christos   if (operand->size == 4)
   1208  1.5  christos     info->fprintf_func (info->stream, "%s%s%s%s",
   1209  1.5  christos 			uval & 8 ? "x" : "",
   1210  1.5  christos 			uval & 4 ? "y" : "",
   1211  1.5  christos 			uval & 2 ? "z" : "",
   1212  1.5  christos 			uval & 1 ? "w" : "");
   1213  1.5  christos   else if (operand->size == 2)
   1214  1.5  christos     info->fprintf_func (info->stream, "%c", "xyzw"[uval]);
   1215  1.1     skrll   else
   1216  1.5  christos     abort ();
   1217  1.1     skrll }
   1218  1.5  christos 
   1219  1.5  christos /* Record information about a register operand.  */
   1220  1.5  christos 
   1221  1.5  christos static void
   1222  1.5  christos mips_seen_register (struct mips_print_arg_state *state,
   1223  1.5  christos 		    unsigned int regno,
   1224  1.5  christos 		    enum mips_reg_operand_type reg_type)
   1225  1.1     skrll {
   1226  1.5  christos   state->last_reg_type = reg_type;
   1227  1.5  christos   state->last_regno = regno;
   1228  1.5  christos 
   1229  1.5  christos   if (!state->seen_dest)
   1230  1.5  christos     {
   1231  1.5  christos       state->seen_dest = 1;
   1232  1.1     skrll       state->dest_regno = regno;
   1233  1.7  christos     }
   1234  1.7  christos }
   1235  1.7  christos 
   1236  1.7  christos /* Print SAVE/RESTORE instruction operands according to the argument
   1237  1.7  christos    register mask AMASK, the number of static registers saved NSREG,
   1238  1.7  christos    the $ra, $s0 and $s1 register specifiers RA, S0 and S1 respectively,
   1239  1.7  christos    and the frame size FRAME_SIZE.  */
   1240  1.7  christos 
   1241  1.7  christos static void
   1242  1.7  christos mips_print_save_restore (struct disassemble_info *info, unsigned int amask,
   1243  1.7  christos 			 unsigned int nsreg, unsigned int ra,
   1244  1.7  christos 			 unsigned int s0, unsigned int s1,
   1245  1.7  christos 			 unsigned int frame_size)
   1246  1.7  christos {
   1247  1.7  christos   const fprintf_ftype infprintf = info->fprintf_func;
   1248  1.7  christos   unsigned int nargs, nstatics, smask, i, j;
   1249  1.7  christos   void *is = info->stream;
   1250  1.7  christos   const char *sep;
   1251  1.7  christos 
   1252  1.7  christos   if (amask == MIPS_SVRS_ALL_ARGS)
   1253  1.7  christos     {
   1254  1.7  christos       nargs = 4;
   1255  1.7  christos       nstatics = 0;
   1256  1.7  christos     }
   1257  1.7  christos   else if (amask == MIPS_SVRS_ALL_STATICS)
   1258  1.7  christos     {
   1259  1.7  christos       nargs = 0;
   1260  1.7  christos       nstatics = 4;
   1261  1.7  christos     }
   1262  1.7  christos   else
   1263  1.7  christos     {
   1264  1.7  christos       nargs = amask >> 2;
   1265  1.7  christos       nstatics = amask & 3;
   1266  1.7  christos     }
   1267  1.7  christos 
   1268  1.7  christos   sep = "";
   1269  1.7  christos   if (nargs > 0)
   1270  1.7  christos     {
   1271  1.7  christos       infprintf (is, "%s", mips_gpr_names[4]);
   1272  1.7  christos       if (nargs > 1)
   1273  1.7  christos 	infprintf (is, "-%s", mips_gpr_names[4 + nargs - 1]);
   1274  1.7  christos       sep = ",";
   1275  1.7  christos     }
   1276  1.7  christos 
   1277  1.7  christos   infprintf (is, "%s%d", sep, frame_size);
   1278  1.7  christos 
   1279  1.7  christos   if (ra)			/* $ra */
   1280  1.7  christos     infprintf (is, ",%s", mips_gpr_names[31]);
   1281  1.7  christos 
   1282  1.7  christos   smask = 0;
   1283  1.7  christos   if (s0)			/* $s0 */
   1284  1.7  christos     smask |= 1 << 0;
   1285  1.7  christos   if (s1)			/* $s1 */
   1286  1.7  christos     smask |= 1 << 1;
   1287  1.7  christos   if (nsreg > 0)		/* $s2-$s8 */
   1288  1.7  christos     smask |= ((1 << nsreg) - 1) << 2;
   1289  1.7  christos 
   1290  1.7  christos   for (i = 0; i < 9; i++)
   1291  1.7  christos     if (smask & (1 << i))
   1292  1.7  christos       {
   1293  1.7  christos 	infprintf (is, ",%s", mips_gpr_names[i == 8 ? 30 : (16 + i)]);
   1294  1.7  christos 	/* Skip over string of set bits.  */
   1295  1.7  christos 	for (j = i; smask & (2 << j); j++)
   1296  1.7  christos 	  continue;
   1297  1.7  christos 	if (j > i)
   1298  1.7  christos 	  infprintf (is, "-%s", mips_gpr_names[j == 8 ? 30 : (16 + j)]);
   1299  1.7  christos 	i = j + 1;
   1300  1.7  christos       }
   1301  1.7  christos   /* Statics $ax - $a3.  */
   1302  1.7  christos   if (nstatics == 1)
   1303  1.7  christos     infprintf (is, ",%s", mips_gpr_names[7]);
   1304  1.7  christos   else if (nstatics > 0)
   1305  1.7  christos     infprintf (is, ",%s-%s",
   1306  1.7  christos 	       mips_gpr_names[7 - nstatics + 1],
   1307  1.7  christos 	       mips_gpr_names[7]);
   1308  1.5  christos }
   1309  1.5  christos 
   1310  1.5  christos 
   1311  1.1     skrll /* Print operand OPERAND of OPCODE, using STATE to track inter-operand state.
   1312  1.5  christos    UVAL is the encoding of the operand (shifted into bit 0) and BASE_PC is
   1313  1.5  christos    the base address for OP_PCREL operands.  */
   1314  1.5  christos 
   1315  1.5  christos static void
   1316  1.5  christos print_insn_arg (struct disassemble_info *info,
   1317  1.5  christos 		struct mips_print_arg_state *state,
   1318  1.5  christos 		const struct mips_opcode *opcode,
   1319  1.5  christos 		const struct mips_operand *operand,
   1320  1.5  christos 		bfd_vma base_pc,
   1321  1.5  christos 		unsigned int uval)
   1322  1.1     skrll {
   1323  1.5  christos   const fprintf_ftype infprintf = info->fprintf_func;
   1324  1.5  christos   void *is = info->stream;
   1325  1.5  christos 
   1326  1.5  christos   switch (operand->type)
   1327  1.5  christos     {
   1328  1.4  christos     case OP_INT:
   1329  1.5  christos       {
   1330  1.5  christos 	const struct mips_int_operand *int_op;
   1331  1.5  christos 
   1332  1.5  christos 	int_op = (const struct mips_int_operand *) operand;
   1333  1.5  christos 	uval = mips_decode_int_operand (int_op, uval);
   1334  1.5  christos 	state->last_int = uval;
   1335  1.5  christos 	if (int_op->print_hex)
   1336  1.5  christos 	  infprintf (is, "0x%x", uval);
   1337  1.5  christos 	else
   1338  1.4  christos 	  infprintf (is, "%d", uval);
   1339  1.5  christos       }
   1340  1.5  christos       break;
   1341  1.5  christos 
   1342  1.1     skrll     case OP_MAPPED_INT:
   1343  1.5  christos       {
   1344  1.5  christos 	const struct mips_mapped_int_operand *mint_op;
   1345  1.5  christos 
   1346  1.5  christos 	mint_op = (const struct mips_mapped_int_operand *) operand;
   1347  1.5  christos 	uval = mint_op->int_map[uval];
   1348  1.5  christos 	state->last_int = uval;
   1349  1.5  christos 	if (mint_op->print_hex)
   1350  1.5  christos 	  infprintf (is, "0x%x", uval);
   1351  1.5  christos 	else
   1352  1.1     skrll 	  infprintf (is, "%d", uval);
   1353  1.5  christos       }
   1354  1.5  christos       break;
   1355  1.5  christos 
   1356  1.1     skrll     case OP_MSB:
   1357  1.5  christos       {
   1358  1.5  christos 	const struct mips_msb_operand *msb_op;
   1359  1.5  christos 
   1360  1.5  christos 	msb_op = (const struct mips_msb_operand *) operand;
   1361  1.5  christos 	uval += msb_op->bias;
   1362  1.5  christos 	if (msb_op->add_lsb)
   1363  1.5  christos 	  uval -= state->last_int;
   1364  1.1     skrll 	infprintf (is, "0x%x", uval);
   1365  1.5  christos       }
   1366  1.5  christos       break;
   1367  1.5  christos 
   1368  1.5  christos     case OP_REG:
   1369  1.1     skrll     case OP_OPTIONAL_REG:
   1370  1.5  christos       {
   1371  1.5  christos 	const struct mips_reg_operand *reg_op;
   1372  1.5  christos 
   1373  1.1     skrll 	reg_op = (const struct mips_reg_operand *) operand;
   1374  1.5  christos 	uval = mips_decode_reg_operand (reg_op, uval);
   1375  1.5  christos 	print_reg (info, opcode, reg_op->reg_type, uval);
   1376  1.5  christos 
   1377  1.1     skrll 	mips_seen_register (state, uval, reg_op->reg_type);
   1378  1.5  christos       }
   1379  1.5  christos       break;
   1380  1.5  christos 
   1381  1.1     skrll     case OP_REG_PAIR:
   1382  1.5  christos       {
   1383  1.5  christos 	const struct mips_reg_pair_operand *pair_op;
   1384  1.5  christos 
   1385  1.5  christos 	pair_op = (const struct mips_reg_pair_operand *) operand;
   1386  1.5  christos 	print_reg (info, opcode, pair_op->reg_type,
   1387  1.5  christos 		   pair_op->reg1_map[uval]);
   1388  1.5  christos 	infprintf (is, ",");
   1389  1.5  christos 	print_reg (info, opcode, pair_op->reg_type,
   1390  1.1     skrll 		   pair_op->reg2_map[uval]);
   1391  1.5  christos       }
   1392  1.5  christos       break;
   1393  1.5  christos 
   1394  1.1     skrll     case OP_PCREL:
   1395  1.5  christos       {
   1396  1.5  christos 	const struct mips_pcrel_operand *pcrel_op;
   1397  1.1     skrll 
   1398  1.7  christos 	pcrel_op = (const struct mips_pcrel_operand *) operand;
   1399  1.7  christos 	info->target = mips_decode_pcrel_operand (pcrel_op, base_pc, uval);
   1400  1.7  christos 
   1401  1.7  christos 	/* For jumps and branches clear the ISA bit except for
   1402  1.5  christos 	   the GDB disassembler.  */
   1403  1.1     skrll 	if (pcrel_op->include_isa_bit
   1404  1.5  christos 	    && info->flavour != bfd_target_unknown_flavour)
   1405  1.5  christos 	  info->target &= -2;
   1406  1.5  christos 
   1407  1.1     skrll 	(*info->print_address_func) (info->target, info);
   1408  1.5  christos       }
   1409  1.5  christos       break;
   1410  1.5  christos 
   1411  1.1     skrll     case OP_PERF_REG:
   1412  1.5  christos       infprintf (is, "%d", uval);
   1413  1.5  christos       break;
   1414  1.5  christos 
   1415  1.1     skrll     case OP_ADDIUSP_INT:
   1416  1.5  christos       {
   1417  1.5  christos 	int sval;
   1418  1.5  christos 
   1419  1.5  christos 	sval = mips_signed_operand (operand, uval) * 4;
   1420  1.5  christos 	if (sval >= -8 && sval < 8)
   1421  1.5  christos 	  sval ^= 0x400;
   1422  1.1     skrll 	infprintf (is, "%d", sval);
   1423  1.5  christos 	break;
   1424  1.5  christos       }
   1425  1.5  christos 
   1426  1.1     skrll     case OP_CLO_CLZ_DEST:
   1427  1.5  christos       {
   1428  1.5  christos 	unsigned int reg1, reg2;
   1429  1.5  christos 
   1430  1.5  christos 	reg1 = uval & 31;
   1431  1.5  christos 	reg2 = uval >> 5;
   1432  1.5  christos 	/* If one is zero use the other.  */
   1433  1.5  christos 	if (reg1 == reg2 || reg2 == 0)
   1434  1.5  christos 	  infprintf (is, "%s", mips_gpr_names[reg1]);
   1435  1.5  christos 	else if (reg1 == 0)
   1436  1.5  christos 	  infprintf (is, "%s", mips_gpr_names[reg2]);
   1437  1.5  christos 	else
   1438  1.5  christos 	  /* Bogus, result depends on processor.  */
   1439  1.5  christos 	  infprintf (is, "%s or %s", mips_gpr_names[reg1],
   1440  1.5  christos 		     mips_gpr_names[reg2]);
   1441  1.5  christos       }
   1442  1.5  christos       break;
   1443  1.5  christos 
   1444  1.5  christos     case OP_SAME_RS_RT:
   1445  1.5  christos     case OP_CHECK_PREV:
   1446  1.5  christos     case OP_NON_ZERO_REG:
   1447  1.5  christos       {
   1448  1.5  christos 	print_reg (info, opcode, OP_REG_GP, uval & 31);
   1449  1.5  christos 	mips_seen_register (state, uval, OP_REG_GP);
   1450  1.5  christos       }
   1451  1.5  christos       break;
   1452  1.5  christos 
   1453  1.5  christos     case OP_LWM_SWM_LIST:
   1454  1.5  christos       if (operand->size == 2)
   1455  1.5  christos 	{
   1456  1.5  christos 	  if (uval == 0)
   1457  1.5  christos 	    infprintf (is, "%s,%s",
   1458  1.5  christos 		       mips_gpr_names[16],
   1459  1.5  christos 		       mips_gpr_names[31]);
   1460  1.5  christos 	  else
   1461  1.5  christos 	    infprintf (is, "%s-%s,%s",
   1462  1.5  christos 		       mips_gpr_names[16],
   1463  1.5  christos 		       mips_gpr_names[16 + uval],
   1464  1.5  christos 		       mips_gpr_names[31]);
   1465  1.5  christos 	}
   1466  1.5  christos       else
   1467  1.5  christos 	{
   1468  1.5  christos 	  int s_reg_encode;
   1469  1.5  christos 
   1470  1.5  christos 	  s_reg_encode = uval & 0xf;
   1471  1.5  christos 	  if (s_reg_encode != 0)
   1472  1.5  christos 	    {
   1473  1.5  christos 	      if (s_reg_encode == 1)
   1474  1.5  christos 		infprintf (is, "%s", mips_gpr_names[16]);
   1475  1.5  christos 	      else if (s_reg_encode < 9)
   1476  1.5  christos 		infprintf (is, "%s-%s",
   1477  1.5  christos 			   mips_gpr_names[16],
   1478  1.5  christos 			   mips_gpr_names[15 + s_reg_encode]);
   1479  1.5  christos 	      else if (s_reg_encode == 9)
   1480  1.5  christos 		infprintf (is, "%s-%s,%s",
   1481  1.5  christos 			   mips_gpr_names[16],
   1482  1.5  christos 			   mips_gpr_names[23],
   1483  1.5  christos 			   mips_gpr_names[30]);
   1484  1.5  christos 	      else
   1485  1.5  christos 		infprintf (is, "UNKNOWN");
   1486  1.5  christos 	    }
   1487  1.5  christos 
   1488  1.5  christos 	  if (uval & 0x10) /* For ra.  */
   1489  1.5  christos 	    {
   1490  1.5  christos 	      if (s_reg_encode == 0)
   1491  1.5  christos 		infprintf (is, "%s", mips_gpr_names[31]);
   1492  1.5  christos 	      else
   1493  1.5  christos 		infprintf (is, ",%s", mips_gpr_names[31]);
   1494  1.5  christos 	    }
   1495  1.5  christos 	}
   1496  1.5  christos       break;
   1497  1.5  christos 
   1498  1.5  christos     case OP_ENTRY_EXIT_LIST:
   1499  1.5  christos       {
   1500  1.5  christos 	const char *sep;
   1501  1.5  christos 	unsigned int amask, smask;
   1502  1.5  christos 
   1503  1.1     skrll 	sep = "";
   1504  1.5  christos 	amask = (uval >> 3) & 7;
   1505  1.5  christos 	if (amask > 0 && amask < 5)
   1506  1.5  christos 	  {
   1507  1.5  christos 	    infprintf (is, "%s", mips_gpr_names[4]);
   1508  1.5  christos 	    if (amask > 1)
   1509  1.5  christos 	      infprintf (is, "-%s", mips_gpr_names[amask + 3]);
   1510  1.5  christos 	    sep = ",";
   1511  1.5  christos 	  }
   1512  1.5  christos 
   1513  1.5  christos 	smask = (uval >> 1) & 3;
   1514  1.5  christos 	if (smask == 3)
   1515  1.5  christos 	  {
   1516  1.5  christos 	    infprintf (is, "%s??", sep);
   1517  1.5  christos 	    sep = ",";
   1518  1.5  christos 	  }
   1519  1.5  christos 	else if (smask > 0)
   1520  1.5  christos 	  {
   1521  1.5  christos 	    infprintf (is, "%s%s", sep, mips_gpr_names[16]);
   1522  1.5  christos 	    if (smask > 1)
   1523  1.5  christos 	      infprintf (is, "-%s", mips_gpr_names[smask + 15]);
   1524  1.5  christos 	    sep = ",";
   1525  1.5  christos 	  }
   1526  1.5  christos 
   1527  1.5  christos 	if (uval & 1)
   1528  1.5  christos 	  {
   1529  1.5  christos 	    infprintf (is, "%s%s", sep, mips_gpr_names[31]);
   1530  1.5  christos 	    sep = ",";
   1531  1.5  christos 	  }
   1532  1.5  christos 
   1533  1.5  christos 	if (amask == 5 || amask == 6)
   1534  1.5  christos 	  {
   1535  1.5  christos 	    infprintf (is, "%s%s", sep, mips_fpr_names[0]);
   1536  1.5  christos 	    if (amask == 6)
   1537  1.5  christos 	      infprintf (is, "-%s", mips_fpr_names[1]);
   1538  1.5  christos 	  }
   1539  1.5  christos       }
   1540  1.7  christos       break;
   1541  1.5  christos 
   1542  1.5  christos     case OP_SAVE_RESTORE_LIST:
   1543  1.5  christos       /* Should be handled by the caller due to complex behavior.  */
   1544  1.5  christos       abort ();
   1545  1.5  christos 
   1546  1.5  christos     case OP_MDMX_IMM_REG:
   1547  1.5  christos       {
   1548  1.5  christos 	unsigned int vsel;
   1549  1.5  christos 
   1550  1.5  christos 	vsel = uval >> 5;
   1551  1.5  christos 	uval &= 31;
   1552  1.5  christos 	if ((vsel & 0x10) == 0)
   1553  1.5  christos 	  {
   1554  1.5  christos 	    int fmt;
   1555  1.5  christos 
   1556  1.5  christos 	    vsel &= 0x0f;
   1557  1.5  christos 	    for (fmt = 0; fmt < 3; fmt++, vsel >>= 1)
   1558  1.5  christos 	      if ((vsel & 1) == 0)
   1559  1.1     skrll 		break;
   1560  1.5  christos 	    print_reg (info, opcode, OP_REG_VEC, uval);
   1561  1.5  christos 	    infprintf (is, "[%d]", vsel >> 1);
   1562  1.5  christos 	  }
   1563  1.5  christos 	else if ((vsel & 0x08) == 0)
   1564  1.5  christos 	  print_reg (info, opcode, OP_REG_VEC, uval);
   1565  1.5  christos 	else
   1566  1.1     skrll 	  infprintf (is, "0x%x", uval);
   1567  1.5  christos       }
   1568  1.5  christos       break;
   1569  1.5  christos 
   1570  1.1     skrll     case OP_REPEAT_PREV_REG:
   1571  1.5  christos       print_reg (info, opcode, state->last_reg_type, state->last_regno);
   1572  1.5  christos       break;
   1573  1.5  christos 
   1574  1.1     skrll     case OP_REPEAT_DEST_REG:
   1575  1.5  christos       print_reg (info, opcode, state->last_reg_type, state->dest_regno);
   1576  1.5  christos       break;
   1577  1.5  christos 
   1578  1.1     skrll     case OP_PC:
   1579  1.7  christos       infprintf (is, "$pc");
   1580  1.7  christos       break;
   1581  1.7  christos 
   1582  1.7  christos     case OP_REG28:
   1583  1.5  christos       print_reg (info, opcode, OP_REG_GP, 28);
   1584  1.5  christos       break;
   1585  1.5  christos 
   1586  1.5  christos     case OP_VU0_SUFFIX:
   1587  1.1     skrll     case OP_VU0_MATCH_SUFFIX:
   1588  1.5  christos       print_vu0_channel (info, operand, uval);
   1589  1.5  christos       break;
   1590  1.5  christos 
   1591  1.1     skrll     case OP_IMM_INDEX:
   1592  1.5  christos       infprintf (is, "[%d]", uval);
   1593  1.5  christos       break;
   1594  1.5  christos 
   1595  1.5  christos     case OP_REG_INDEX:
   1596  1.5  christos       infprintf (is, "[");
   1597  1.5  christos       print_reg (info, opcode, OP_REG_GP, uval);
   1598  1.5  christos       infprintf (is, "]");
   1599  1.1     skrll       break;
   1600  1.5  christos     }
   1601  1.5  christos }
   1602  1.1     skrll 
   1603  1.5  christos /* Validate the arguments for INSN, which is described by OPCODE.
   1604  1.5  christos    Use DECODE_OPERAND to get the encoding of each operand.  */
   1605  1.5  christos 
   1606  1.5  christos static bfd_boolean
   1607  1.5  christos validate_insn_args (const struct mips_opcode *opcode,
   1608  1.5  christos 		    const struct mips_operand *(*decode_operand) (const char *),
   1609  1.5  christos 		    unsigned int insn)
   1610  1.5  christos {
   1611  1.5  christos   struct mips_print_arg_state state;
   1612  1.1     skrll   const struct mips_operand *operand;
   1613  1.5  christos   const char *s;
   1614  1.5  christos   unsigned int uval;
   1615  1.5  christos 
   1616  1.5  christos   init_print_arg_state (&state);
   1617  1.5  christos   for (s = opcode->args; *s; ++s)
   1618  1.5  christos     {
   1619  1.5  christos       switch (*s)
   1620  1.5  christos 	{
   1621  1.1     skrll 	case ',':
   1622  1.1     skrll 	case '(':
   1623  1.5  christos 	case ')':
   1624  1.5  christos 	  break;
   1625  1.1     skrll 
   1626  1.1     skrll 	case '#':
   1627  1.5  christos 	  ++s;
   1628  1.5  christos 	  break;
   1629  1.1     skrll 
   1630  1.5  christos 	default:
   1631  1.5  christos 	  operand = decode_operand (s);
   1632  1.5  christos 
   1633  1.5  christos 	  if (operand)
   1634  1.5  christos 	    {
   1635  1.5  christos 	      uval = mips_extract_operand (operand, insn);
   1636  1.5  christos 	      switch (operand->type)
   1637  1.5  christos 		{
   1638  1.5  christos 		case OP_REG:
   1639  1.1     skrll 		case OP_OPTIONAL_REG:
   1640  1.5  christos 		  {
   1641  1.5  christos 		    const struct mips_reg_operand *reg_op;
   1642  1.5  christos 
   1643  1.5  christos 		    reg_op = (const struct mips_reg_operand *) operand;
   1644  1.5  christos 		    uval = mips_decode_reg_operand (reg_op, uval);
   1645  1.1     skrll 		    mips_seen_register (&state, uval, reg_op->reg_type);
   1646  1.5  christos 		  }
   1647  1.5  christos 		break;
   1648  1.5  christos 
   1649  1.1     skrll 		case OP_SAME_RS_RT:
   1650  1.5  christos 		  {
   1651  1.5  christos 		    unsigned int reg1, reg2;
   1652  1.1     skrll 
   1653  1.5  christos 		    reg1 = uval & 31;
   1654  1.5  christos 		    reg2 = uval >> 5;
   1655  1.5  christos 
   1656  1.5  christos 		    if (reg1 != reg2 || reg1 == 0)
   1657  1.1     skrll 		      return FALSE;
   1658  1.5  christos 		  }
   1659  1.5  christos 		break;
   1660  1.5  christos 
   1661  1.1     skrll 		case OP_CHECK_PREV:
   1662  1.5  christos 		  {
   1663  1.1     skrll 		    const struct mips_check_prev_operand *prev_op;
   1664  1.5  christos 
   1665  1.5  christos 		    prev_op = (const struct mips_check_prev_operand *) operand;
   1666  1.1     skrll 
   1667  1.5  christos 		    if (!prev_op->zero_ok && uval == 0)
   1668  1.5  christos 		      return FALSE;
   1669  1.5  christos 
   1670  1.5  christos 		    if (((prev_op->less_than_ok && uval < state.last_regno)
   1671  1.1     skrll 			|| (prev_op->greater_than_ok && uval > state.last_regno)
   1672  1.5  christos 			|| (prev_op->equal_ok && uval == state.last_regno)))
   1673  1.5  christos 		      break;
   1674  1.1     skrll 
   1675  1.5  christos 		    return FALSE;
   1676  1.5  christos 		  }
   1677  1.5  christos 
   1678  1.5  christos 		case OP_NON_ZERO_REG:
   1679  1.5  christos 		  {
   1680  1.5  christos 		    if (uval == 0)
   1681  1.1     skrll 		      return FALSE;
   1682  1.5  christos 		  }
   1683  1.5  christos 		break;
   1684  1.5  christos 
   1685  1.5  christos 		case OP_INT:
   1686  1.5  christos 		case OP_MAPPED_INT:
   1687  1.5  christos 		case OP_MSB:
   1688  1.5  christos 		case OP_REG_PAIR:
   1689  1.5  christos 		case OP_PCREL:
   1690  1.5  christos 		case OP_PERF_REG:
   1691  1.5  christos 		case OP_ADDIUSP_INT:
   1692  1.5  christos 		case OP_CLO_CLZ_DEST:
   1693  1.5  christos 		case OP_LWM_SWM_LIST:
   1694  1.5  christos 		case OP_ENTRY_EXIT_LIST:
   1695  1.5  christos 		case OP_MDMX_IMM_REG:
   1696  1.7  christos 		case OP_REPEAT_PREV_REG:
   1697  1.5  christos 		case OP_REPEAT_DEST_REG:
   1698  1.5  christos 		case OP_PC:
   1699  1.5  christos 		case OP_REG28:
   1700  1.5  christos 		case OP_VU0_SUFFIX:
   1701  1.7  christos 		case OP_VU0_MATCH_SUFFIX:
   1702  1.5  christos 		case OP_IMM_INDEX:
   1703  1.5  christos 		case OP_REG_INDEX:
   1704  1.5  christos 		case OP_SAVE_RESTORE_LIST:
   1705  1.5  christos 		  break;
   1706  1.5  christos 		}
   1707  1.5  christos 	    }
   1708  1.5  christos 	  if (*s == 'm' || *s == '+' || *s == '-')
   1709  1.5  christos 	    ++s;
   1710  1.5  christos 	}
   1711  1.1     skrll     }
   1712  1.5  christos   return TRUE;
   1713  1.5  christos }
   1714  1.5  christos 
   1715  1.5  christos /* Print the arguments for INSN, which is described by OPCODE.
   1716  1.1     skrll    Use DECODE_OPERAND to get the encoding of each operand.  Use BASE_PC
   1717  1.5  christos    as the base of OP_PCREL operands, adjusting by LENGTH if the OP_PCREL
   1718  1.5  christos    operand is for a branch or jump.  */
   1719  1.5  christos 
   1720  1.5  christos static void
   1721  1.5  christos print_insn_args (struct disassemble_info *info,
   1722  1.5  christos 		 const struct mips_opcode *opcode,
   1723  1.5  christos 		 const struct mips_operand *(*decode_operand) (const char *),
   1724  1.5  christos 		 unsigned int insn, bfd_vma insn_pc, unsigned int length)
   1725  1.5  christos {
   1726  1.5  christos   const fprintf_ftype infprintf = info->fprintf_func;
   1727  1.5  christos   void *is = info->stream;
   1728  1.1     skrll   struct mips_print_arg_state state;
   1729  1.5  christos   const struct mips_operand *operand;
   1730  1.5  christos   const char *s;
   1731  1.5  christos 
   1732  1.5  christos   init_print_arg_state (&state);
   1733  1.5  christos   for (s = opcode->args; *s; ++s)
   1734  1.5  christos     {
   1735  1.5  christos       switch (*s)
   1736  1.5  christos 	{
   1737  1.5  christos 	case ',':
   1738  1.1     skrll 	case '(':
   1739  1.1     skrll 	case ')':
   1740  1.5  christos 	  infprintf (is, "%c", *s);
   1741  1.5  christos 	  break;
   1742  1.5  christos 
   1743  1.1     skrll 	case '#':
   1744  1.1     skrll 	  ++s;
   1745  1.1     skrll 	  infprintf (is, "%c%c", *s, *s);
   1746  1.5  christos 	  break;
   1747  1.5  christos 
   1748  1.5  christos 	default:
   1749  1.5  christos 	  operand = decode_operand (s);
   1750  1.5  christos 	  if (!operand)
   1751  1.5  christos 	    {
   1752  1.5  christos 	      /* xgettext:c-format */
   1753  1.5  christos 	      infprintf (is,
   1754  1.5  christos 			 _("# internal error, undefined operand in `%s %s'"),
   1755  1.7  christos 			 opcode->name, opcode->args);
   1756  1.7  christos 	      return;
   1757  1.7  christos 	    }
   1758  1.7  christos 
   1759  1.7  christos 	  if (operand->type == OP_SAVE_RESTORE_LIST)
   1760  1.7  christos 	    {
   1761  1.7  christos 	      /* Handle this case here because of the complex behavior.  */
   1762  1.7  christos 	      unsigned int amask = (insn >> 15) & 0xf;
   1763  1.7  christos 	      unsigned int nsreg = (insn >> 23) & 0x7;
   1764  1.7  christos 	      unsigned int ra = insn & 0x1000;			/* $ra */
   1765  1.7  christos 	      unsigned int s0 = insn & 0x800;			/* $s0 */
   1766  1.7  christos 	      unsigned int s1 = insn & 0x400;			/* $s1 */
   1767  1.7  christos 	      unsigned int frame_size = (((insn >> 15) & 0xf0)
   1768  1.7  christos 					 | ((insn >> 6) & 0x0f)) * 8;
   1769  1.7  christos 	      mips_print_save_restore (info, amask, nsreg, ra, s0, s1,
   1770  1.7  christos 				       frame_size);
   1771  1.7  christos 	    }
   1772  1.7  christos 	  else if (operand->type == OP_REG
   1773  1.5  christos 		   && s[1] == ','
   1774  1.7  christos 		   && s[2] == 'H'
   1775  1.5  christos 		   && opcode->name[strlen (opcode->name) - 1] == '0')
   1776  1.5  christos 	    {
   1777  1.5  christos 	      /* Coprocessor register 0 with sel field.  */
   1778  1.5  christos 	      const struct mips_cp0sel_name *n;
   1779  1.5  christos 	      unsigned int reg, sel;
   1780  1.5  christos 
   1781  1.5  christos 	      reg = mips_extract_operand (operand, insn);
   1782  1.5  christos 	      s += 2;
   1783  1.5  christos 	      operand = decode_operand (s);
   1784  1.5  christos 	      sel = mips_extract_operand (operand, insn);
   1785  1.5  christos 
   1786  1.5  christos 	      /* CP0 register including 'sel' code for mftc0, to be
   1787  1.5  christos 		 printed textually if known.  If not known, print both
   1788  1.5  christos 		 CP0 register name and sel numerically since CP0 register
   1789  1.5  christos 		 with sel 0 may have a name unrelated to register being
   1790  1.5  christos 		 printed.  */
   1791  1.5  christos 	      n = lookup_mips_cp0sel_name (mips_cp0sel_names,
   1792  1.5  christos 					   mips_cp0sel_names_len,
   1793  1.5  christos 					   reg, sel);
   1794  1.5  christos 	      if (n != NULL)
   1795  1.5  christos 		infprintf (is, "%s", n->name);
   1796  1.5  christos 	      else
   1797  1.5  christos 		infprintf (is, "$%d,%d", reg, sel);
   1798  1.5  christos 	    }
   1799  1.5  christos 	  else
   1800  1.5  christos 	    {
   1801  1.5  christos 	      bfd_vma base_pc = insn_pc;
   1802  1.5  christos 
   1803  1.5  christos 	      /* Adjust the PC relative base so that branch/jump insns use
   1804  1.5  christos 		 the following PC as the base but genuinely PC relative
   1805  1.5  christos 		 operands use the current PC.  */
   1806  1.5  christos 	      if (operand->type == OP_PCREL)
   1807  1.5  christos 		{
   1808  1.5  christos 		  const struct mips_pcrel_operand *pcrel_op;
   1809  1.5  christos 
   1810  1.5  christos 		  pcrel_op = (const struct mips_pcrel_operand *) operand;
   1811  1.5  christos 		  /* The include_isa_bit flag is sufficient to distinguish
   1812  1.5  christos 		     branch/jump from other PC relative operands.  */
   1813  1.5  christos 		  if (pcrel_op->include_isa_bit)
   1814  1.5  christos 		    base_pc += length;
   1815  1.5  christos 		}
   1816  1.5  christos 
   1817  1.5  christos 	      print_insn_arg (info, &state, opcode, operand, base_pc,
   1818  1.5  christos 			      mips_extract_operand (operand, insn));
   1819  1.5  christos 	    }
   1820  1.1     skrll 	  if (*s == 'm' || *s == '+' || *s == '-')
   1821  1.1     skrll 	    ++s;
   1822  1.1     skrll 	  break;
   1823  1.1     skrll 	}
   1824  1.1     skrll     }
   1825  1.1     skrll }
   1826  1.1     skrll 
   1827  1.1     skrll /* Print the mips instruction at address MEMADDR in debugged memory,
   1829  1.1     skrll    on using INFO.  Returns length of the instruction, in bytes, which is
   1830  1.1     skrll    always INSNLEN.  BIGENDIAN must be 1 if this is big-endian code, 0 if
   1831  1.4  christos    this is little-endian code.  */
   1832  1.1     skrll 
   1833  1.1     skrll static int
   1834  1.5  christos print_insn_mips (bfd_vma memaddr,
   1835  1.5  christos 		 int word,
   1836  1.4  christos 		 struct disassemble_info *info)
   1837  1.4  christos {
   1838  1.1     skrll #define GET_OP(insn, field)			\
   1839  1.1     skrll   (((insn) >> OP_SH_##field) & OP_MASK_##field)
   1840  1.4  christos   static const struct mips_opcode *mips_hash[OP_MASK_OP + 1];
   1841  1.1     skrll   const fprintf_ftype infprintf = info->fprintf_func;
   1842  1.1     skrll   const struct mips_opcode *op;
   1843  1.1     skrll   static bfd_boolean init = 0;
   1844  1.1     skrll   void *is = info->stream;
   1845  1.1     skrll 
   1846  1.1     skrll   /* Build a hash table to shorten the search time.  */
   1847  1.1     skrll   if (! init)
   1848  1.1     skrll     {
   1849  1.1     skrll       unsigned int i;
   1850  1.1     skrll 
   1851  1.1     skrll       for (i = 0; i <= OP_MASK_OP; i++)
   1852  1.1     skrll 	{
   1853  1.1     skrll 	  for (op = mips_opcodes; op < &mips_opcodes[NUMOPCODES]; op++)
   1854  1.4  christos 	    {
   1855  1.1     skrll 	      if (op->pinfo == INSN_MACRO
   1856  1.1     skrll 		  || (no_aliases && (op->pinfo2 & INSN2_ALIAS)))
   1857  1.1     skrll 		continue;
   1858  1.1     skrll 	      if (i == GET_OP (op->match, OP))
   1859  1.1     skrll 		{
   1860  1.1     skrll 		  mips_hash[i] = op;
   1861  1.1     skrll 		  break;
   1862  1.1     skrll 		}
   1863  1.1     skrll 	    }
   1864  1.1     skrll 	}
   1865  1.1     skrll 
   1866  1.1     skrll       init = 1;
   1867  1.1     skrll     }
   1868  1.1     skrll 
   1869  1.1     skrll   info->bytes_per_chunk = INSNLEN;
   1870  1.1     skrll   info->display_endian = info->endian;
   1871  1.1     skrll   info->insn_info_valid = 1;
   1872  1.1     skrll   info->branch_delay_insns = 0;
   1873  1.1     skrll   info->data_size = 0;
   1874  1.4  christos   info->insn_type = dis_nonbranch;
   1875  1.1     skrll   info->target = 0;
   1876  1.1     skrll   info->target2 = 0;
   1877  1.1     skrll 
   1878  1.1     skrll   op = mips_hash[GET_OP (word, OP)];
   1879  1.5  christos   if (op != NULL)
   1880  1.1     skrll     {
   1881  1.1     skrll       for (; op < &mips_opcodes[NUMOPCODES]; op++)
   1882  1.1     skrll 	{
   1883  1.5  christos 	  if (op->pinfo != INSN_MACRO
   1884  1.5  christos 	      && !(no_aliases && (op->pinfo2 & INSN2_ALIAS))
   1885  1.5  christos 	      && (word & op->mask) == op->match)
   1886  1.5  christos 	    {
   1887  1.5  christos 	      /* We always disassemble the jalx instruction, except for MIPS r6.  */
   1888  1.1     skrll 	      if (!opcode_is_member (op, mips_isa, mips_ase, mips_processor)
   1889  1.1     skrll 		 && (strcmp (op->name, "jalx")
   1890  1.1     skrll 		     || (mips_isa & INSN_ISA_MASK) == ISA_MIPS32R6
   1891  1.1     skrll 		     || (mips_isa & INSN_ISA_MASK) == ISA_MIPS64R6))
   1892  1.1     skrll 		continue;
   1893  1.5  christos 
   1894  1.1     skrll 	      /* Figure out instruction type and branch delay information.  */
   1895  1.1     skrll 	      if ((op->pinfo & INSN_UNCOND_BRANCH_DELAY) != 0)
   1896  1.1     skrll 	        {
   1897  1.1     skrll 		  if ((op->pinfo & (INSN_WRITE_GPR_31 | INSN_WRITE_1)) != 0)
   1898  1.1     skrll 		    info->insn_type = dis_jsr;
   1899  1.1     skrll 		  else
   1900  1.1     skrll 		    info->insn_type = dis_branch;
   1901  1.1     skrll 		  info->branch_delay_insns = 1;
   1902  1.3  christos 		}
   1903  1.1     skrll 	      else if ((op->pinfo & (INSN_COND_BRANCH_DELAY
   1904  1.1     skrll 				     | INSN_COND_BRANCH_LIKELY)) != 0)
   1905  1.1     skrll 		{
   1906  1.1     skrll 		  if ((op->pinfo & INSN_WRITE_GPR_31) != 0)
   1907  1.1     skrll 		    info->insn_type = dis_condjsr;
   1908  1.1     skrll 		  else
   1909  1.5  christos 		    info->insn_type = dis_condbranch;
   1910  1.1     skrll 		  info->branch_delay_insns = 1;
   1911  1.1     skrll 		}
   1912  1.5  christos 	      else if ((op->pinfo & (INSN_STORE_MEMORY
   1913  1.5  christos 				     | INSN_LOAD_MEMORY)) != 0)
   1914  1.5  christos 		info->insn_type = dis_dref;
   1915  1.4  christos 
   1916  1.5  christos 	      if (!validate_insn_args (op, decode_mips_operand, word))
   1917  1.5  christos 		continue;
   1918  1.5  christos 
   1919  1.5  christos 	      infprintf (is, "%s", op->name);
   1920  1.5  christos 	      if (op->pinfo2 & INSN2_VU0_CHANNEL_SUFFIX)
   1921  1.5  christos 		{
   1922  1.5  christos 		  unsigned int uval;
   1923  1.5  christos 
   1924  1.1     skrll 		  infprintf (is, ".");
   1925  1.5  christos 		  uval = mips_extract_operand (&mips_vu0_channel_mask, word);
   1926  1.1     skrll 		  print_vu0_channel (info, &mips_vu0_channel_mask, uval);
   1927  1.4  christos 		}
   1928  1.5  christos 
   1929  1.5  christos 	      if (op->args[0])
   1930  1.1     skrll 		{
   1931  1.1     skrll 		  infprintf (is, "\t");
   1932  1.1     skrll 		  print_insn_args (info, op, decode_mips_operand, word,
   1933  1.1     skrll 				   memaddr, 4);
   1934  1.1     skrll 		}
   1935  1.1     skrll 
   1936  1.4  christos 	      return INSNLEN;
   1937  1.1     skrll 	    }
   1938  1.1     skrll 	}
   1939  1.1     skrll     }
   1940  1.4  christos #undef GET_OP
   1941  1.1     skrll 
   1942  1.1     skrll   /* Handle undefined instructions.  */
   1943  1.1     skrll   info->insn_type = dis_noninsn;
   1944  1.1     skrll   infprintf (is, "0x%x", word);
   1945  1.1     skrll   return INSNLEN;
   1946  1.1     skrll }
   1947  1.5  christos 
   1948  1.5  christos /* Disassemble an operand for a mips16 instruction.  */
   1950  1.5  christos 
   1951  1.5  christos static void
   1952  1.5  christos print_mips16_insn_arg (struct disassemble_info *info,
   1953  1.1     skrll 		       struct mips_print_arg_state *state,
   1954  1.4  christos 		       const struct mips_opcode *opcode,
   1955  1.4  christos 		       char type, bfd_vma memaddr,
   1956  1.5  christos 		       unsigned insn, bfd_boolean use_extend,
   1957  1.7  christos 		       unsigned extend, bfd_boolean is_offset)
   1958  1.5  christos {
   1959  1.5  christos   const fprintf_ftype infprintf = info->fprintf_func;
   1960  1.5  christos   void *is = info->stream;
   1961  1.5  christos   const struct mips_operand *operand, *ext_operand;
   1962  1.5  christos   unsigned short ext_size;
   1963  1.4  christos   unsigned int uval;
   1964  1.1     skrll   bfd_vma baseaddr;
   1965  1.1     skrll 
   1966  1.1     skrll   if (!use_extend)
   1967  1.1     skrll     extend = 0;
   1968  1.1     skrll 
   1969  1.4  christos   switch (type)
   1970  1.1     skrll     {
   1971  1.1     skrll     case ',':
   1972  1.5  christos     case '(':
   1973  1.5  christos     case ')':
   1974  1.5  christos       infprintf (is, "%c", type);
   1975  1.5  christos       break;
   1976  1.5  christos 
   1977  1.5  christos     default:
   1978  1.5  christos       operand = decode_mips16_operand (type, FALSE);
   1979  1.5  christos       if (!operand)
   1980  1.5  christos 	{
   1981  1.1     skrll 	  /* xgettext:c-format */
   1982  1.5  christos 	  infprintf (is, _("# internal error, undefined operand in `%s %s'"),
   1983  1.5  christos 		     opcode->name, opcode->args);
   1984  1.7  christos 	  return;
   1985  1.5  christos 	}
   1986  1.7  christos 
   1987  1.7  christos       if (operand->type == OP_SAVE_RESTORE_LIST)
   1988  1.7  christos 	{
   1989  1.7  christos 	  /* Handle this case here because of the complex interaction
   1990  1.7  christos 	     with the EXTEND opcode.  */
   1991  1.7  christos 	  unsigned int amask = extend & 0xf;
   1992  1.5  christos 	  unsigned int nsreg = (extend >> 8) & 0x7;
   1993  1.5  christos 	  unsigned int ra = insn & 0x40;			/* $ra */
   1994  1.7  christos 	  unsigned int s0 = insn & 0x20;			/* $s0 */
   1995  1.5  christos 	  unsigned int s1 = insn & 0x10;			/* $s1 */
   1996  1.5  christos 	  unsigned int frame_size = ((extend & 0xf0) | (insn & 0x0f)) * 8;
   1997  1.1     skrll 	  if (frame_size == 0 && !use_extend)
   1998  1.5  christos 	    frame_size = 128;
   1999  1.5  christos 	  mips_print_save_restore (info, amask, nsreg, ra, s0, s1, frame_size);
   2000  1.5  christos 	  break;
   2001  1.1     skrll 	}
   2002  1.5  christos 
   2003  1.5  christos       if (is_offset && operand->type == OP_INT)
   2004  1.5  christos 	{
   2005  1.5  christos 	  const struct mips_int_operand *int_op;
   2006  1.1     skrll 
   2007  1.7  christos 	  int_op = (const struct mips_int_operand *) operand;
   2008  1.7  christos 	  info->insn_type = dis_dref;
   2009  1.5  christos 	  info->data_size = 1 << int_op->shift;
   2010  1.7  christos 	}
   2011  1.7  christos 
   2012  1.7  christos       ext_size = 0;
   2013  1.7  christos       if (use_extend)
   2014  1.5  christos 	{
   2015  1.7  christos 	  ext_operand = decode_mips16_operand (type, TRUE);
   2016  1.7  christos 	  if (ext_operand != operand
   2017  1.5  christos 	      || (operand->type == OP_INT && operand->lsb == 0
   2018  1.5  christos 		  && mips_opcode_32bit_p (opcode)))
   2019  1.7  christos 	    {
   2020  1.7  christos 	      ext_size = ext_operand->size;
   2021  1.7  christos 	      operand = ext_operand;
   2022  1.7  christos 	    }
   2023  1.7  christos 	}
   2024  1.7  christos       if (operand->size == 26)
   2025  1.7  christos 	uval = ((extend & 0x1f) << 21) | ((extend & 0x3e0) << 11) | insn;
   2026  1.7  christos       else if (ext_size == 16 || ext_size == 9)
   2027  1.7  christos 	uval = ((extend & 0x1f) << 11) | (extend & 0x7e0) | (insn & 0x1f);
   2028  1.7  christos       else if (ext_size == 15)
   2029  1.7  christos 	uval = ((extend & 0xf) << 11) | (extend & 0x7f0) | (insn & 0xf);
   2030  1.7  christos       else if (ext_size == 6)
   2031  1.1     skrll 	uval = ((extend >> 6) & 0x1f) | (extend & 0x20);
   2032  1.5  christos       else
   2033  1.5  christos 	uval = mips_extract_operand (operand, (extend << 16) | insn);
   2034  1.5  christos       if (ext_size == 9)
   2035  1.5  christos 	uval &= (1U << ext_size) - 1;
   2036  1.1     skrll 
   2037  1.5  christos       baseaddr = memaddr + 2;
   2038  1.5  christos       if (operand->type == OP_PCREL)
   2039  1.5  christos 	{
   2040  1.5  christos 	  const struct mips_pcrel_operand *pcrel_op;
   2041  1.7  christos 
   2042  1.7  christos 	  pcrel_op = (const struct mips_pcrel_operand *) operand;
   2043  1.5  christos 	  if (!pcrel_op->include_isa_bit && use_extend)
   2044  1.7  christos 	    baseaddr = memaddr - 2;
   2045  1.7  christos 	  else if (!pcrel_op->include_isa_bit)
   2046  1.7  christos 	    {
   2047  1.7  christos 	      bfd_byte buffer[2];
   2048  1.7  christos 
   2049  1.7  christos 	      /* If this instruction is in the delay slot of a JAL/JALX
   2050  1.7  christos 		 instruction, the base address is the address of the
   2051  1.7  christos 		 JAL/JALX instruction.  If it is in the delay slot of
   2052  1.7  christos 		 a JR/JALR instruction, the base address is the address
   2053  1.7  christos 		 of the JR/JALR instruction.  This test is unreliable:
   2054  1.7  christos 		 we have no way of knowing whether the previous word is
   2055  1.7  christos 		 instruction or data.  */
   2056  1.7  christos 	      if (info->read_memory_func (memaddr - 4, buffer, 2, info) == 0
   2057  1.7  christos 		  && (((info->endian == BFD_ENDIAN_BIG
   2058  1.7  christos 			? bfd_getb16 (buffer)
   2059  1.7  christos 			: bfd_getl16 (buffer))
   2060  1.7  christos 		       & 0xf800) == 0x1800))
   2061  1.7  christos 		baseaddr = memaddr - 4;
   2062  1.7  christos 	      else if (info->read_memory_func (memaddr - 2, buffer, 2,
   2063  1.7  christos 					       info) == 0
   2064  1.7  christos 		       && (((info->endian == BFD_ENDIAN_BIG
   2065  1.7  christos 			     ? bfd_getb16 (buffer)
   2066  1.7  christos 			     : bfd_getl16 (buffer))
   2067  1.7  christos 			    & 0xf89f) == 0xe800)
   2068  1.7  christos 		       && (((info->endian == BFD_ENDIAN_BIG
   2069  1.7  christos 			     ? bfd_getb16 (buffer)
   2070  1.7  christos 			     : bfd_getl16 (buffer))
   2071  1.5  christos 			    & 0x0060) != 0x0060))
   2072  1.1     skrll 		baseaddr = memaddr - 2;
   2073  1.5  christos 	      else
   2074  1.1     skrll 		baseaddr = memaddr;
   2075  1.5  christos 	    }
   2076  1.5  christos 	}
   2077  1.1     skrll 
   2078  1.1     skrll       print_insn_arg (info, state, opcode, operand, baseaddr + 1, uval);
   2079  1.5  christos       break;
   2080  1.5  christos     }
   2081  1.5  christos }
   2082  1.5  christos 
   2083  1.5  christos 
   2084  1.5  christos /* Check if the given address is the last word of a MIPS16 PLT entry.
   2085  1.5  christos    This word is data and depending on the value it may interfere with
   2086  1.5  christos    disassembly of further PLT entries.  We make use of the fact PLT
   2087  1.5  christos    symbols are marked BSF_SYNTHETIC.  */
   2088  1.5  christos static bfd_boolean
   2089  1.5  christos is_mips16_plt_tail (struct disassemble_info *info, bfd_vma addr)
   2090  1.5  christos {
   2091  1.1     skrll   if (info->symbols
   2092  1.5  christos       && info->symbols[0]
   2093  1.1     skrll       && (info->symbols[0]->flags & BSF_SYNTHETIC)
   2094  1.1     skrll       && addr == bfd_asymbol_value (info->symbols[0]) + 12)
   2095  1.7  christos     return TRUE;
   2096  1.7  christos 
   2097  1.7  christos   return FALSE;
   2098  1.7  christos }
   2099  1.7  christos 
   2100  1.7  christos /* Whether none, a 32-bit or a 16-bit instruction match has been done.  */
   2101  1.7  christos 
   2102  1.7  christos enum match_kind
   2103  1.7  christos {
   2104  1.1     skrll   MATCH_NONE,
   2105  1.1     skrll   MATCH_FULL,
   2106  1.1     skrll   MATCH_SHORT
   2107  1.1     skrll };
   2108  1.1     skrll 
   2109  1.4  christos /* Disassemble mips16 instructions.  */
   2110  1.1     skrll 
   2111  1.5  christos static int
   2112  1.1     skrll print_insn_mips16 (bfd_vma memaddr, struct disassemble_info *info)
   2113  1.5  christos {
   2114  1.4  christos   const fprintf_ftype infprintf = info->fprintf_func;
   2115  1.7  christos   int status;
   2116  1.7  christos   bfd_byte buffer[4];
   2117  1.7  christos   const struct mips_opcode *op, *opend;
   2118  1.7  christos   struct mips_print_arg_state state;
   2119  1.7  christos   void *is = info->stream;
   2120  1.1     skrll   bfd_boolean have_second;
   2121  1.1     skrll   bfd_boolean extend_only;
   2122  1.1     skrll   unsigned int second;
   2123  1.1     skrll   unsigned int first;
   2124  1.1     skrll   unsigned int full;
   2125  1.1     skrll 
   2126  1.1     skrll   info->bytes_per_chunk = 2;
   2127  1.1     skrll   info->display_endian = info->endian;
   2128  1.1     skrll   info->insn_info_valid = 1;
   2129  1.5  christos   info->branch_delay_insns = 0;
   2130  1.5  christos   info->data_size = 0;
   2131  1.5  christos   info->target = 0;
   2132  1.5  christos   info->target2 = 0;
   2133  1.5  christos 
   2134  1.5  christos #define GET_OP(insn, field) \
   2135  1.5  christos   (((insn) >> MIPS16OP_SH_##field) & MIPS16OP_MASK_##field)
   2136  1.5  christos   /* Decode PLT entry's GOT slot address word.  */
   2137  1.5  christos   if (is_mips16_plt_tail (info, memaddr))
   2138  1.5  christos     {
   2139  1.5  christos       info->insn_type = dis_noninsn;
   2140  1.5  christos       status = (*info->read_memory_func) (memaddr, buffer, 4, info);
   2141  1.5  christos       if (status == 0)
   2142  1.5  christos 	{
   2143  1.5  christos 	  unsigned int gotslot;
   2144  1.5  christos 
   2145  1.5  christos 	  if (info->endian == BFD_ENDIAN_BIG)
   2146  1.5  christos 	    gotslot = bfd_getb32 (buffer);
   2147  1.5  christos 	  else
   2148  1.5  christos 	    gotslot = bfd_getl32 (buffer);
   2149  1.5  christos 	  infprintf (is, ".word\t0x%x", gotslot);
   2150  1.5  christos 
   2151  1.5  christos 	  return 4;
   2152  1.5  christos 	}
   2153  1.5  christos     }
   2154  1.1     skrll   else
   2155  1.1     skrll     {
   2156  1.1     skrll       info->insn_type = dis_nonbranch;
   2157  1.1     skrll       status = (*info->read_memory_func) (memaddr, buffer, 2, info);
   2158  1.1     skrll     }
   2159  1.1     skrll   if (status != 0)
   2160  1.7  christos     {
   2161  1.1     skrll       (*info->memory_error_func) (status, memaddr, info);
   2162  1.1     skrll       return -1;
   2163  1.7  christos     }
   2164  1.1     skrll 
   2165  1.7  christos   extend_only = FALSE;
   2166  1.1     skrll 
   2167  1.7  christos   if (info->endian == BFD_ENDIAN_BIG)
   2168  1.7  christos     first = bfd_getb16 (buffer);
   2169  1.1     skrll   else
   2170  1.7  christos     first = bfd_getl16 (buffer);
   2171  1.1     skrll 
   2172  1.7  christos   status = (*info->read_memory_func) (memaddr + 2, buffer, 2, info);
   2173  1.1     skrll   if (status == 0)
   2174  1.7  christos     {
   2175  1.7  christos       have_second = TRUE;
   2176  1.7  christos       if (info->endian == BFD_ENDIAN_BIG)
   2177  1.7  christos 	second = bfd_getb16 (buffer);
   2178  1.7  christos       else
   2179  1.7  christos 	second = bfd_getl16 (buffer);
   2180  1.7  christos       full = (first << 16) | second;
   2181  1.7  christos     }
   2182  1.1     skrll   else
   2183  1.1     skrll     {
   2184  1.1     skrll       have_second = FALSE;
   2185  1.1     skrll       second = 0;
   2186  1.1     skrll       full = first;
   2187  1.1     skrll     }
   2188  1.1     skrll 
   2189  1.7  christos   /* FIXME: Should probably use a hash table on the major opcode here.  */
   2190  1.7  christos 
   2191  1.7  christos   opend = mips16_opcodes + bfd_mips16_num_opcodes;
   2192  1.7  christos   for (op = mips16_opcodes; op < opend; op++)
   2193  1.7  christos     {
   2194  1.7  christos       enum match_kind match;
   2195  1.7  christos 
   2196  1.7  christos       if (!opcode_is_member (op, mips_isa, mips_ase, mips_processor))
   2197  1.7  christos 	continue;
   2198  1.7  christos 
   2199  1.7  christos       if (op->pinfo == INSN_MACRO
   2200  1.7  christos 	  || (no_aliases && (op->pinfo2 & INSN2_ALIAS)))
   2201  1.7  christos 	match = MATCH_NONE;
   2202  1.7  christos       else if (mips_opcode_32bit_p (op))
   2203  1.7  christos 	{
   2204  1.7  christos 	  if (have_second
   2205  1.7  christos 	      && (full & op->mask) == op->match)
   2206  1.7  christos 	    match = MATCH_FULL;
   2207  1.7  christos 	  else
   2208  1.7  christos 	    match = MATCH_NONE;
   2209  1.7  christos 	}
   2210  1.7  christos       else if ((first & op->mask) == op->match)
   2211  1.7  christos 	{
   2212  1.7  christos 	  match = MATCH_SHORT;
   2213  1.7  christos 	  second = 0;
   2214  1.7  christos 	  full = first;
   2215  1.1     skrll 	}
   2216  1.7  christos       else if ((first & 0xf800) == 0xf000
   2217  1.1     skrll 	       && have_second
   2218  1.7  christos 	       && !extend_only
   2219  1.7  christos 	       && (second & op->mask) == op->match)
   2220  1.7  christos 	{
   2221  1.7  christos 	  if (op->pinfo2 & INSN2_SHORT_ONLY)
   2222  1.7  christos 	    {
   2223  1.7  christos 	      match = MATCH_NONE;
   2224  1.7  christos 	      extend_only = TRUE;
   2225  1.7  christos 	    }
   2226  1.1     skrll 	  else
   2227  1.7  christos 	    match = MATCH_FULL;
   2228  1.7  christos 	}
   2229  1.7  christos       else
   2230  1.1     skrll 	match = MATCH_NONE;
   2231  1.4  christos 
   2232  1.1     skrll       if (match != MATCH_NONE)
   2233  1.4  christos 	{
   2234  1.1     skrll 	  const char *s;
   2235  1.5  christos 
   2236  1.1     skrll 	  infprintf (is, "%s", op->name);
   2237  1.1     skrll 	  if (op->args[0] != '\0')
   2238  1.1     skrll 	    infprintf (is, "\t");
   2239  1.1     skrll 
   2240  1.7  christos 	  init_print_arg_state (&state);
   2241  1.1     skrll 	  for (s = op->args; *s != '\0'; s++)
   2242  1.1     skrll 	    {
   2243  1.1     skrll 	      if (*s == ','
   2244  1.1     skrll 		  && s[1] == 'w'
   2245  1.1     skrll 		  && GET_OP (full, RX) == GET_OP (full, RY))
   2246  1.1     skrll 		{
   2247  1.1     skrll 		  /* Skip the register and the comma.  */
   2248  1.7  christos 		  ++s;
   2249  1.1     skrll 		  continue;
   2250  1.1     skrll 		}
   2251  1.1     skrll 	      if (*s == ','
   2252  1.1     skrll 		  && s[1] == 'v'
   2253  1.1     skrll 		  && GET_OP (full, RZ) == GET_OP (full, RX))
   2254  1.7  christos 		{
   2255  1.7  christos 		  /* Skip the register and the comma.  */
   2256  1.7  christos 		  ++s;
   2257  1.7  christos 		  continue;
   2258  1.7  christos 		}
   2259  1.7  christos 	      if (s[0] == 'N'
   2260  1.7  christos 		  && s[1] == ','
   2261  1.7  christos 		  && s[2] == 'O'
   2262  1.7  christos 		  && op->name[strlen (op->name) - 1] == '0')
   2263  1.7  christos 		{
   2264  1.7  christos 		  /* Coprocessor register 0 with sel field.  */
   2265  1.7  christos 		  const struct mips_cp0sel_name *n;
   2266  1.7  christos 		  const struct mips_operand *operand;
   2267  1.7  christos 		  unsigned int reg, sel;
   2268  1.7  christos 
   2269  1.7  christos 		  operand = decode_mips16_operand (*s, TRUE);
   2270  1.7  christos 		  reg = mips_extract_operand (operand, (first << 16) | second);
   2271  1.7  christos 		  s += 2;
   2272  1.7  christos 		  operand = decode_mips16_operand (*s, TRUE);
   2273  1.7  christos 		  sel = mips_extract_operand (operand, (first << 16) | second);
   2274  1.7  christos 
   2275  1.7  christos 		  /* CP0 register including 'sel' code for mftc0, to be
   2276  1.7  christos 		     printed textually if known.  If not known, print both
   2277  1.7  christos 		     CP0 register name and sel numerically since CP0 register
   2278  1.7  christos 		     with sel 0 may have a name unrelated to register being
   2279  1.7  christos 		     printed.  */
   2280  1.7  christos 		  n = lookup_mips_cp0sel_name (mips_cp0sel_names,
   2281  1.7  christos 					       mips_cp0sel_names_len,
   2282  1.7  christos 					       reg, sel);
   2283  1.7  christos 		  if (n != NULL)
   2284  1.7  christos 		    infprintf (is, "%s", n->name);
   2285  1.7  christos 		  else
   2286  1.7  christos 		    infprintf (is, "$%d,%d", reg, sel);
   2287  1.7  christos 		}
   2288  1.7  christos 	      else
   2289  1.7  christos 		switch (match)
   2290  1.7  christos 		  {
   2291  1.7  christos 		    case MATCH_FULL:
   2292  1.7  christos 		      print_mips16_insn_arg (info, &state, op, *s, memaddr + 2,
   2293  1.7  christos 					     second, TRUE, first, s[1] == '(');
   2294  1.7  christos 		      break;
   2295  1.7  christos 		    case MATCH_SHORT:
   2296  1.7  christos 		      print_mips16_insn_arg (info, &state, op, *s, memaddr,
   2297  1.1     skrll 					     first, FALSE, 0, s[1] == '(');
   2298  1.1     skrll 		      break;
   2299  1.3  christos 		    case MATCH_NONE:	/* Stop the compiler complaining.  */
   2300  1.1     skrll 		      break;
   2301  1.3  christos 		  }
   2302  1.5  christos 	    }
   2303  1.5  christos 
   2304  1.1     skrll 	  /* Figure out branch instruction type and delay slot information.  */
   2305  1.3  christos 	  if ((op->pinfo & INSN_UNCOND_BRANCH_DELAY) != 0)
   2306  1.3  christos 	    info->branch_delay_insns = 1;
   2307  1.3  christos 	  if ((op->pinfo & INSN_UNCOND_BRANCH_DELAY) != 0
   2308  1.1     skrll 	      || (op->pinfo2 & INSN2_UNCOND_BRANCH) != 0)
   2309  1.1     skrll 	    {
   2310  1.5  christos 	      if ((op->pinfo & INSN_WRITE_GPR_31) != 0)
   2311  1.3  christos 		info->insn_type = dis_jsr;
   2312  1.1     skrll 	      else
   2313  1.7  christos 		info->insn_type = dis_branch;
   2314  1.1     skrll 	    }
   2315  1.1     skrll 	  else if ((op->pinfo2 & INSN2_COND_BRANCH) != 0)
   2316  1.4  christos 	    info->insn_type = dis_condbranch;
   2317  1.1     skrll 
   2318  1.7  christos 	  return match == MATCH_FULL ? 4 : 2;
   2319  1.4  christos 	}
   2320  1.4  christos     }
   2321  1.7  christos #undef GET_OP
   2322  1.4  christos 
   2323  1.4  christos   infprintf (is, "0x%x", first);
   2324  1.4  christos   info->insn_type = dis_noninsn;
   2325  1.4  christos 
   2326  1.4  christos   return 2;
   2327  1.4  christos }
   2328  1.4  christos 
   2329  1.4  christos /* Disassemble microMIPS instructions.  */
   2330  1.4  christos 
   2331  1.4  christos static int
   2332  1.4  christos print_insn_micromips (bfd_vma memaddr, struct disassemble_info *info)
   2333  1.5  christos {
   2334  1.5  christos   const fprintf_ftype infprintf = info->fprintf_func;
   2335  1.4  christos   const struct mips_opcode *op, *opend;
   2336  1.5  christos   void *is = info->stream;
   2337  1.4  christos   bfd_byte buffer[2];
   2338  1.4  christos   unsigned int higher;
   2339  1.4  christos   unsigned int length;
   2340  1.4  christos   int status;
   2341  1.4  christos   unsigned int insn;
   2342  1.4  christos 
   2343  1.4  christos   info->bytes_per_chunk = 2;
   2344  1.4  christos   info->display_endian = info->endian;
   2345  1.4  christos   info->insn_info_valid = 1;
   2346  1.4  christos   info->branch_delay_insns = 0;
   2347  1.4  christos   info->data_size = 0;
   2348  1.4  christos   info->insn_type = dis_nonbranch;
   2349  1.4  christos   info->target = 0;
   2350  1.4  christos   info->target2 = 0;
   2351  1.4  christos 
   2352  1.4  christos   status = (*info->read_memory_func) (memaddr, buffer, 2, info);
   2353  1.4  christos   if (status != 0)
   2354  1.4  christos     {
   2355  1.4  christos       (*info->memory_error_func) (status, memaddr, info);
   2356  1.4  christos       return -1;
   2357  1.4  christos     }
   2358  1.4  christos 
   2359  1.4  christos   length = 2;
   2360  1.4  christos 
   2361  1.6  christos   if (info->endian == BFD_ENDIAN_BIG)
   2362  1.4  christos     insn = bfd_getb16 (buffer);
   2363  1.4  christos   else
   2364  1.4  christos     insn = bfd_getl16 (buffer);
   2365  1.4  christos 
   2366  1.4  christos   if ((insn & 0x1c00) == 0x0000 || (insn & 0x1000) == 0x1000)
   2367  1.4  christos     {
   2368  1.4  christos       /* This is a 32-bit microMIPS instruction.  */
   2369  1.4  christos       higher = insn;
   2370  1.4  christos 
   2371  1.4  christos       status = (*info->read_memory_func) (memaddr + 2, buffer, 2, info);
   2372  1.4  christos       if (status != 0)
   2373  1.4  christos 	{
   2374  1.4  christos 	  infprintf (is, "micromips 0x%x", higher);
   2375  1.4  christos 	  (*info->memory_error_func) (status, memaddr + 2, info);
   2376  1.4  christos 	  return -1;
   2377  1.4  christos 	}
   2378  1.4  christos 
   2379  1.4  christos       if (info->endian == BFD_ENDIAN_BIG)
   2380  1.4  christos 	insn = bfd_getb16 (buffer);
   2381  1.4  christos       else
   2382  1.4  christos 	insn = bfd_getl16 (buffer);
   2383  1.4  christos 
   2384  1.4  christos       insn = insn | (higher << 16);
   2385  1.4  christos 
   2386  1.4  christos       length += 2;
   2387  1.4  christos     }
   2388  1.4  christos 
   2389  1.4  christos   /* FIXME: Should probably use a hash table on the major opcode here.  */
   2390  1.4  christos 
   2391  1.4  christos   opend = micromips_opcodes + bfd_micromips_num_opcodes;
   2392  1.4  christos   for (op = micromips_opcodes; op < opend; op++)
   2393  1.4  christos     {
   2394  1.4  christos       if (op->pinfo != INSN_MACRO
   2395  1.5  christos 	  && !(no_aliases && (op->pinfo2 & INSN2_ALIAS))
   2396  1.5  christos 	  && (insn & op->mask) == op->match
   2397  1.4  christos 	  && ((length == 2 && (op->mask & 0xffff0000) == 0)
   2398  1.4  christos 	      || (length == 4 && (op->mask & 0xffff0000) != 0)))
   2399  1.4  christos 	{
   2400  1.5  christos 	  if (!validate_insn_args (op, decode_micromips_operand, insn))
   2401  1.4  christos 	    continue;
   2402  1.5  christos 
   2403  1.5  christos 	  infprintf (is, "%s", op->name);
   2404  1.5  christos 
   2405  1.4  christos 	  if (op->args[0])
   2406  1.4  christos 	    {
   2407  1.4  christos 	      infprintf (is, "\t");
   2408  1.4  christos 	      print_insn_args (info, op, decode_micromips_operand, insn,
   2409  1.4  christos 			       memaddr + 1, length);
   2410  1.4  christos 	    }
   2411  1.4  christos 
   2412  1.4  christos 	  /* Figure out instruction type and branch delay information.  */
   2413  1.4  christos 	  if ((op->pinfo
   2414  1.5  christos 	       & (INSN_UNCOND_BRANCH_DELAY | INSN_COND_BRANCH_DELAY)) != 0)
   2415  1.4  christos 	    info->branch_delay_insns = 1;
   2416  1.4  christos 	  if (((op->pinfo & INSN_UNCOND_BRANCH_DELAY)
   2417  1.4  christos 	       | (op->pinfo2 & INSN2_UNCOND_BRANCH)) != 0)
   2418  1.4  christos 	    {
   2419  1.4  christos 	      if ((op->pinfo & (INSN_WRITE_GPR_31 | INSN_WRITE_1)) != 0)
   2420  1.4  christos 		info->insn_type = dis_jsr;
   2421  1.4  christos 	      else
   2422  1.4  christos 		info->insn_type = dis_branch;
   2423  1.4  christos 	    }
   2424  1.4  christos 	  else if (((op->pinfo & INSN_COND_BRANCH_DELAY)
   2425  1.4  christos 		    | (op->pinfo2 & INSN2_COND_BRANCH)) != 0)
   2426  1.4  christos 	    {
   2427  1.4  christos 	      if ((op->pinfo & INSN_WRITE_GPR_31) != 0)
   2428  1.5  christos 		info->insn_type = dis_condjsr;
   2429  1.4  christos 	      else
   2430  1.4  christos 		info->insn_type = dis_condbranch;
   2431  1.4  christos 	    }
   2432  1.4  christos 	  else if ((op->pinfo
   2433  1.4  christos 		    & (INSN_STORE_MEMORY | INSN_LOAD_MEMORY)) != 0)
   2434  1.4  christos 	    info->insn_type = dis_dref;
   2435  1.4  christos 
   2436  1.1     skrll 	  return length;
   2437  1.1     skrll 	}
   2438  1.1     skrll     }
   2439  1.1     skrll 
   2440  1.1     skrll   infprintf (is, "0x%x", insn);
   2441  1.4  christos   info->insn_type = dis_noninsn;
   2442  1.6  christos 
   2443  1.6  christos   return length;
   2444  1.6  christos }
   2445  1.6  christos 
   2446  1.6  christos /* Return 1 if a symbol associated with the location being disassembled
   2447  1.6  christos    indicates a compressed mode, either MIPS16 or microMIPS, according to
   2448  1.4  christos    MICROMIPS_P.  We iterate over all the symbols at the address being
   2449  1.4  christos    considered assuming if at least one of them indicates code compression,
   2450  1.6  christos    then such code has been genuinely produced here (other symbols could
   2451  1.4  christos    have been derived from function symbols defined elsewhere or could
   2452  1.4  christos    define data).  Otherwise, return 0.  */
   2453  1.5  christos 
   2454  1.4  christos static bfd_boolean
   2455  1.5  christos is_compressed_mode_p (struct disassemble_info *info, bfd_boolean micromips_p)
   2456  1.5  christos {
   2457  1.6  christos   int i;
   2458  1.5  christos   int l;
   2459  1.6  christos 
   2460  1.5  christos   for (i = info->symtab_pos, l = i + info->num_symbols; i < l; i++)
   2461  1.5  christos     if (((info->symtab[i])->flags & BSF_SYNTHETIC) != 0
   2462  1.5  christos 	&& ((!micromips_p
   2463  1.5  christos 	     && ELF_ST_IS_MIPS16 ((*info->symbols)->udata.i))
   2464  1.5  christos 	    || (micromips_p
   2465  1.5  christos 		&& ELF_ST_IS_MICROMIPS ((*info->symbols)->udata.i))))
   2466  1.6  christos       return 1;
   2467  1.5  christos     else if (bfd_asymbol_flavour (info->symtab[i]) == bfd_target_elf_flavour
   2468  1.6  christos 	      && info->symtab[i]->section == info->section)
   2469  1.5  christos       {
   2470  1.5  christos 	elf_symbol_type *symbol = (elf_symbol_type *) info->symtab[i];
   2471  1.5  christos 	if ((!micromips_p
   2472  1.4  christos 	     && ELF_ST_IS_MIPS16 (symbol->internal_elf_sym.st_other))
   2473  1.4  christos 	    || (micromips_p
   2474  1.4  christos 		&& ELF_ST_IS_MICROMIPS (symbol->internal_elf_sym.st_other)))
   2475  1.4  christos 	  return 1;
   2476  1.1     skrll       }
   2477  1.1     skrll 
   2478  1.1     skrll   return 0;
   2479  1.1     skrll }
   2480  1.1     skrll 
   2481  1.1     skrll /* In an environment where we do not know the symbol type of the
   2482  1.1     skrll    instruction we are forced to assume that the low order bit of the
   2483  1.1     skrll    instructions' address may mark it as a mips16 instruction.  If we
   2484  1.1     skrll    are single stepping, or the pc is within the disassembled function,
   2485  1.1     skrll    this works.  Otherwise, we need a clue.  Sometimes.  */
   2486  1.1     skrll 
   2487  1.1     skrll static int
   2488  1.1     skrll _print_insn_mips (bfd_vma memaddr,
   2489  1.1     skrll 		  struct disassemble_info *info,
   2490  1.1     skrll 		  enum bfd_endian endianness)
   2491  1.1     skrll {
   2492  1.1     skrll   bfd_byte buffer[INSNLEN];
   2493  1.4  christos   int status;
   2494  1.4  christos 
   2495  1.4  christos   set_default_mips_dis_options (info);
   2496  1.4  christos   parse_mips_dis_options (info->disassembler_options);
   2497  1.4  christos 
   2498  1.1     skrll   if (info->mach == bfd_mach_mips16)
   2499  1.4  christos     return print_insn_mips16 (memaddr, info);
   2500  1.1     skrll   if (info->mach == bfd_mach_mips_micromips)
   2501  1.1     skrll     return print_insn_micromips (memaddr, info);
   2502  1.6  christos 
   2503  1.6  christos #if 1
   2504  1.6  christos   /* FIXME: If odd address, this is CLEARLY a compressed instruction.  */
   2505  1.6  christos   /* Only a few tools will work this way.  */
   2506  1.6  christos   if (memaddr & 0x01)
   2507  1.6  christos     {
   2508  1.1     skrll       if (micromips_ase)
   2509  1.1     skrll 	return print_insn_micromips (memaddr, info);
   2510  1.1     skrll       else
   2511  1.6  christos 	return print_insn_mips16 (memaddr, info);
   2512  1.6  christos     }
   2513  1.6  christos #endif
   2514  1.6  christos 
   2515  1.1     skrll #if SYMTAB_AVAILABLE
   2516  1.1     skrll   if (is_compressed_mode_p (info, TRUE))
   2517  1.1     skrll     return print_insn_micromips (memaddr, info);
   2518  1.1     skrll   if (is_compressed_mode_p (info, FALSE))
   2519  1.1     skrll     return print_insn_mips16 (memaddr, info);
   2520  1.4  christos #endif
   2521  1.1     skrll 
   2522  1.1     skrll   status = (*info->read_memory_func) (memaddr, buffer, INSNLEN, info);
   2523  1.4  christos   if (status == 0)
   2524  1.1     skrll     {
   2525  1.4  christos       int insn;
   2526  1.1     skrll 
   2527  1.1     skrll       if (endianness == BFD_ENDIAN_BIG)
   2528  1.1     skrll 	insn = bfd_getb32 (buffer);
   2529  1.1     skrll       else
   2530  1.1     skrll 	insn = bfd_getl32 (buffer);
   2531  1.1     skrll 
   2532  1.1     skrll       return print_insn_mips (memaddr, insn, info);
   2533  1.1     skrll     }
   2534  1.1     skrll   else
   2535  1.1     skrll     {
   2536  1.1     skrll       (*info->memory_error_func) (status, memaddr, info);
   2537  1.1     skrll       return -1;
   2538  1.1     skrll     }
   2539  1.1     skrll }
   2540  1.1     skrll 
   2541  1.1     skrll int
   2542  1.1     skrll print_insn_big_mips (bfd_vma memaddr, struct disassemble_info *info)
   2543  1.1     skrll {
   2544  1.1     skrll   return _print_insn_mips (memaddr, info, BFD_ENDIAN_BIG);
   2545  1.1     skrll }
   2546  1.1     skrll 
   2547  1.1     skrll int
   2548  1.1     skrll print_insn_little_mips (bfd_vma memaddr, struct disassemble_info *info)
   2549  1.1     skrll {
   2550  1.1     skrll   return _print_insn_mips (memaddr, info, BFD_ENDIAN_LITTLE);
   2551  1.1     skrll }
   2552  1.1     skrll 
   2553  1.1     skrll void
   2555  1.1     skrll print_mips_disassembler_options (FILE *stream)
   2556  1.1     skrll {
   2557  1.1     skrll   unsigned int i;
   2558  1.7  christos 
   2559  1.7  christos   fprintf (stream, _("\n\
   2560  1.7  christos The following MIPS specific disassembler options are supported for use\n\
   2561  1.7  christos with the -M switch (multiple options should be separated by commas):\n"));
   2562  1.5  christos 
   2563  1.5  christos   fprintf (stream, _("\n\
   2564  1.7  christos   no-aliases               Use canonical instruction forms.\n"));
   2565  1.5  christos 
   2566  1.5  christos   fprintf (stream, _("\n\
   2567  1.7  christos   msa                      Recognize MSA instructions.\n"));
   2568  1.7  christos 
   2569  1.5  christos   fprintf (stream, _("\n\
   2570  1.5  christos   virt                     Recognize the virtualization ASE instructions.\n"));
   2571  1.7  christos 
   2572  1.1     skrll   fprintf (stream, _("\n\
   2573  1.1     skrll   xpa                      Recognize the eXtended Physical Address (XPA)\n\
   2574  1.1     skrll                            ASE instructions.\n"));
   2575  1.1     skrll 
   2576  1.1     skrll   fprintf (stream, _("\n\
   2577  1.1     skrll   gpr-names=ABI            Print GPR names according to specified ABI.\n\
   2578  1.1     skrll                            Default: based on binary being disassembled.\n"));
   2579  1.1     skrll 
   2580  1.1     skrll   fprintf (stream, _("\n\
   2581  1.1     skrll   fpr-names=ABI            Print FPR names according to specified ABI.\n\
   2582  1.1     skrll                            Default: numeric.\n"));
   2583  1.1     skrll 
   2584  1.1     skrll   fprintf (stream, _("\n\
   2585  1.7  christos   cp0-names=ARCH           Print CP0 register names according to\n\
   2586  1.1     skrll                            specified architecture.\n\
   2587  1.1     skrll                            Default: based on binary being disassembled.\n"));
   2588  1.1     skrll 
   2589  1.1     skrll   fprintf (stream, _("\n\
   2590  1.1     skrll   hwr-names=ARCH           Print HWR names according to specified \n\
   2591  1.1     skrll                            architecture.\n\
   2592  1.1     skrll                            Default: based on binary being disassembled.\n"));
   2593  1.1     skrll 
   2594  1.1     skrll   fprintf (stream, _("\n\
   2595  1.1     skrll   reg-names=ABI            Print GPR and FPR names according to\n\
   2596  1.1     skrll                            specified ABI.\n"));
   2597  1.1     skrll 
   2598  1.1     skrll   fprintf (stream, _("\n\
   2599  1.1     skrll   reg-names=ARCH           Print CP0 register and HWR names according to\n\
   2600  1.1     skrll                            specified architecture.\n"));
   2601  1.1     skrll 
   2602  1.1     skrll   fprintf (stream, _("\n\
   2603  1.1     skrll   For the options above, the following values are supported for \"ABI\":\n\
   2604  1.1     skrll    "));
   2605  1.1     skrll   for (i = 0; i < ARRAY_SIZE (mips_abi_choices); i++)
   2606  1.1     skrll     fprintf (stream, " %s", mips_abi_choices[i].name);
   2607  1.1     skrll   fprintf (stream, _("\n"));
   2608  1.1     skrll 
   2609  1.1     skrll   fprintf (stream, _("\n\
   2610  1.1     skrll   For the options above, The following values are supported for \"ARCH\":\n\
   2611  1.1     skrll    "));
   2612  1.1     skrll   for (i = 0; i < ARRAY_SIZE (mips_arch_choices); i++)
   2613                    if (*mips_arch_choices[i].name != '\0')
   2614                      fprintf (stream, " %s", mips_arch_choices[i].name);
   2615                  fprintf (stream, _("\n"));
   2616                
   2617                  fprintf (stream, _("\n"));
   2618                }
   2619