Home | History | Annotate | Line # | Download | only in arm
arm.h revision 1.10
      1   1.1  mrg /* Definitions of target machine for GNU compiler, for ARM.
      2  1.10  mrg    Copyright (C) 1991-2017 Free Software Foundation, Inc.
      3   1.1  mrg    Contributed by Pieter `Tiggr' Schoenmakers (rcpieter (at) win.tue.nl)
      4   1.1  mrg    and Martin Simmons (@harleqn.co.uk).
      5   1.1  mrg    More major hacks by Richard Earnshaw (rearnsha (at) arm.com)
      6   1.1  mrg    Minor hacks by Nick Clifton (nickc (at) cygnus.com)
      7   1.1  mrg 
      8   1.1  mrg    This file is part of GCC.
      9   1.1  mrg 
     10   1.1  mrg    GCC is free software; you can redistribute it and/or modify it
     11   1.1  mrg    under the terms of the GNU General Public License as published
     12   1.1  mrg    by the Free Software Foundation; either version 3, or (at your
     13   1.1  mrg    option) any later version.
     14   1.1  mrg 
     15   1.1  mrg    GCC is distributed in the hope that it will be useful, but WITHOUT
     16   1.1  mrg    ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
     17   1.1  mrg    or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
     18   1.1  mrg    License for more details.
     19   1.1  mrg 
     20   1.5  mrg    Under Section 7 of GPL version 3, you are granted additional
     21   1.5  mrg    permissions described in the GCC Runtime Library Exception, version
     22   1.5  mrg    3.1, as published by the Free Software Foundation.
     23   1.5  mrg 
     24   1.5  mrg    You should have received a copy of the GNU General Public License and
     25   1.5  mrg    a copy of the GCC Runtime Library Exception along with this program;
     26   1.5  mrg    see the files COPYING3 and COPYING.RUNTIME respectively.  If not, see
     27   1.1  mrg    <http://www.gnu.org/licenses/>.  */
     28   1.1  mrg 
     29   1.1  mrg #ifndef GCC_ARM_H
     30   1.1  mrg #define GCC_ARM_H
     31   1.1  mrg 
     32   1.5  mrg /* We can't use machine_mode inside a generator file because it
     33   1.1  mrg    hasn't been created yet; we shouldn't be using any code that
     34   1.1  mrg    needs the real definition though, so this ought to be safe.  */
     35   1.1  mrg #ifdef GENERATOR_FILE
     36   1.1  mrg #define MACHMODE int
     37   1.1  mrg #else
     38   1.1  mrg #include "insn-modes.h"
     39   1.5  mrg #define MACHMODE machine_mode
     40   1.1  mrg #endif
     41   1.1  mrg 
     42   1.1  mrg #include "config/vxworks-dummy.h"
     43   1.1  mrg 
     44   1.1  mrg /* The architecture define.  */
     45   1.1  mrg extern char arm_arch_name[];
     46   1.1  mrg 
     47   1.1  mrg /* Target CPU builtins.  */
     48   1.7  mrg #define TARGET_CPU_CPP_BUILTINS() arm_cpu_cpp_builtins (pfile)
     49   1.1  mrg 
     50   1.3  mrg #include "config/arm/arm-opts.h"
     51   1.1  mrg 
     52   1.1  mrg /* The processor for which instructions should be scheduled.  */
     53   1.1  mrg extern enum processor_type arm_tune;
     54   1.1  mrg 
     55   1.1  mrg typedef enum arm_cond_code
     56   1.1  mrg {
     57   1.1  mrg   ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
     58   1.1  mrg   ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
     59   1.1  mrg }
     60   1.1  mrg arm_cc;
     61   1.1  mrg 
     62   1.1  mrg extern arm_cc arm_current_cc;
     63   1.1  mrg 
     64   1.1  mrg #define ARM_INVERSE_CONDITION_CODE(X)  ((arm_cc) (((int)X) ^ 1))
     65   1.1  mrg 
     66   1.5  mrg /* The maximum number of instructions that is beneficial to
     67   1.5  mrg    conditionally execute. */
     68   1.5  mrg #undef MAX_CONDITIONAL_EXECUTE
     69   1.5  mrg #define MAX_CONDITIONAL_EXECUTE arm_max_conditional_execute ()
     70   1.5  mrg 
     71   1.1  mrg extern int arm_target_label;
     72   1.1  mrg extern int arm_ccfsm_state;
     73   1.1  mrg extern GTY(()) rtx arm_target_insn;
     74   1.1  mrg /* Callback to output language specific object attributes.  */
     75   1.1  mrg extern void (*arm_lang_output_object_attributes_hook)(void);
     76   1.1  mrg 
     77  1.10  mrg /* This type is the user-visible __fp16.  We need it in a few places in
     78  1.10  mrg    the backend.  Defined in arm-builtins.c.  */
     79  1.10  mrg extern tree arm_fp16_type_node;
     80   1.1  mrg 
     81  1.10  mrg 
     82   1.1  mrg #undef  CPP_SPEC
     84   1.3  mrg #define CPP_SPEC "%(subtarget_cpp_spec)					\
     85   1.3  mrg %{mfloat-abi=soft:%{mfloat-abi=hard:					\
     86   1.1  mrg 	%e-mfloat-abi=soft and -mfloat-abi=hard may not be used together}} \
     87   1.1  mrg %{mbig-endian:%{mlittle-endian:						\
     88   1.1  mrg 	%e-mbig-endian and -mlittle-endian may not be used together}}"
     89   1.1  mrg 
     90   1.1  mrg #ifndef CC1_SPEC
     91   1.1  mrg #define CC1_SPEC ""
     92   1.1  mrg #endif
     93   1.1  mrg 
     94   1.1  mrg /* This macro defines names of additional specifications to put in the specs
     95   1.1  mrg    that can be used in various specifications like CC1_SPEC.  Its definition
     96   1.1  mrg    is an initializer with a subgrouping for each command option.
     97   1.1  mrg 
     98   1.1  mrg    Each subgrouping contains a string constant, that defines the
     99   1.1  mrg    specification name, and a string constant that used by the GCC driver
    100   1.1  mrg    program.
    101   1.1  mrg 
    102   1.1  mrg    Do not define this macro if it does not need to do anything.  */
    103   1.1  mrg #define EXTRA_SPECS						\
    104   1.3  mrg   { "subtarget_cpp_spec",	SUBTARGET_CPP_SPEC },           \
    105   1.1  mrg   { "asm_cpu_spec",		ASM_CPU_SPEC },			\
    106   1.1  mrg   SUBTARGET_EXTRA_SPECS
    107   1.1  mrg 
    108   1.1  mrg #ifndef SUBTARGET_EXTRA_SPECS
    109   1.1  mrg #define SUBTARGET_EXTRA_SPECS
    110   1.1  mrg #endif
    111   1.1  mrg 
    112   1.1  mrg #ifndef SUBTARGET_CPP_SPEC
    113   1.1  mrg #define SUBTARGET_CPP_SPEC      ""
    114   1.1  mrg #endif
    115   1.7  mrg 
    116   1.7  mrg /* Tree Target Specification.  */
    118   1.7  mrg #define TARGET_ARM_P(flags)    (!TARGET_THUMB_P (flags))
    119   1.7  mrg #define TARGET_THUMB1_P(flags) (TARGET_THUMB_P (flags) && !arm_arch_thumb2)
    120   1.7  mrg #define TARGET_THUMB2_P(flags) (TARGET_THUMB_P (flags) && arm_arch_thumb2)
    121   1.1  mrg #define TARGET_32BIT_P(flags)  (TARGET_ARM_P (flags) || TARGET_THUMB2_P (flags))
    122   1.1  mrg 
    123   1.1  mrg /* Run-time Target Specification.  */
    124   1.1  mrg #define TARGET_SOFT_FLOAT		(arm_float_abi == ARM_FLOAT_ABI_SOFT)
    125   1.1  mrg /* Use hardware floating point instructions. */
    126   1.1  mrg #define TARGET_HARD_FLOAT		(arm_float_abi != ARM_FLOAT_ABI_SOFT)
    127   1.1  mrg /* Use hardware floating point calling convention.  */
    128   1.3  mrg #define TARGET_HARD_FLOAT_ABI		(arm_float_abi == ARM_FLOAT_ABI_HARD)
    129   1.1  mrg #define TARGET_IWMMXT			(arm_arch_iwmmxt)
    130   1.3  mrg #define TARGET_IWMMXT2			(arm_arch_iwmmxt2)
    131   1.1  mrg #define TARGET_REALLY_IWMMXT		(TARGET_IWMMXT && TARGET_32BIT)
    132   1.1  mrg #define TARGET_REALLY_IWMMXT2		(TARGET_IWMMXT2 && TARGET_32BIT)
    133   1.1  mrg #define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
    134  1.10  mrg #define TARGET_ARM                      (! TARGET_THUMB)
    135   1.1  mrg #define TARGET_EITHER			1 /* (TARGET_ARM | TARGET_THUMB) */
    136   1.1  mrg #define TARGET_BACKTRACE	        (crtl->is_leaf \
    137   1.1  mrg 				         ? TARGET_TPCS_LEAF_FRAME \
    138   1.1  mrg 				         : TARGET_TPCS_FRAME)
    139   1.1  mrg #define TARGET_AAPCS_BASED \
    140   1.1  mrg     (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
    141   1.1  mrg 
    142   1.3  mrg #define TARGET_HARD_TP			(target_thread_pointer == TP_CP15)
    143   1.1  mrg #define TARGET_SOFT_TP			(target_thread_pointer == TP_SOFT)
    144   1.1  mrg #define TARGET_GNU2_TLS			(target_tls_dialect == TLS_GNU2)
    145   1.1  mrg 
    146   1.1  mrg /* Only 16-bit thumb code.  */
    147   1.1  mrg #define TARGET_THUMB1			(TARGET_THUMB && !arm_arch_thumb2)
    148   1.1  mrg /* Arm or Thumb-2 32-bit code.  */
    149   1.1  mrg #define TARGET_32BIT			(TARGET_ARM || arm_arch_thumb2)
    150   1.1  mrg /* 32-bit Thumb-2 code.  */
    151   1.1  mrg #define TARGET_THUMB2			(TARGET_THUMB && arm_arch_thumb2)
    152   1.3  mrg /* Thumb-1 only.  */
    153   1.3  mrg #define TARGET_THUMB1_ONLY		(TARGET_THUMB1 && !arm_arch_notm)
    154   1.3  mrg 
    155   1.1  mrg #define TARGET_LDRD			(arm_arch5e && ARM_DOUBLEWORD_ALIGN \
    156   1.5  mrg                                          && !TARGET_THUMB1)
    157   1.5  mrg 
    158   1.1  mrg #define TARGET_CRC32			(arm_arch_crc)
    159   1.1  mrg 
    160   1.1  mrg /* The following two macros concern the ability to execute coprocessor
    161   1.1  mrg    instructions for VFPv3 or NEON.  TARGET_VFP3/TARGET_VFPD32 are currently
    162   1.1  mrg    only ever tested when we know we are generating for VFP hardware; we need
    163   1.1  mrg    to be more careful with TARGET_NEON as noted below.  */
    164  1.10  mrg 
    165   1.1  mrg /* FPU is has the full VFPv3/NEON register file of 32 D registers.  */
    166   1.1  mrg #define TARGET_VFPD32 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_d32))
    167  1.10  mrg 
    168   1.1  mrg /* FPU supports VFPv3 instructions.  */
    169   1.5  mrg #define TARGET_VFP3 (bitmap_bit_p (arm_active_target.isa, isa_bit_VFPv3))
    170  1.10  mrg 
    171   1.5  mrg /* FPU supports FPv5 instructions.  */
    172   1.1  mrg #define TARGET_VFP5 (bitmap_bit_p (arm_active_target.isa, isa_bit_FPv5))
    173  1.10  mrg 
    174   1.1  mrg /* FPU only supports VFP single-precision instructions.  */
    175   1.1  mrg #define TARGET_VFP_SINGLE (!TARGET_VFP_DOUBLE)
    176  1.10  mrg 
    177   1.1  mrg /* FPU supports VFP double-precision instructions.  */
    178   1.1  mrg #define TARGET_VFP_DOUBLE (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_dbl))
    179  1.10  mrg 
    180  1.10  mrg /* FPU supports half-precision floating-point with NEON element load/store.  */
    181  1.10  mrg #define TARGET_NEON_FP16					\
    182  1.10  mrg   (bitmap_bit_p (arm_active_target.isa, isa_bit_neon)		\
    183  1.10  mrg    && bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
    184  1.10  mrg 
    185  1.10  mrg /* FPU supports VFP half-precision floating-point conversions.  */
    186  1.10  mrg #define TARGET_FP16 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
    187  1.10  mrg 
    188  1.10  mrg /* FPU supports converting between HFmode and DFmode in a single hardware
    189  1.10  mrg    step.  */
    190   1.1  mrg #define TARGET_FP16_TO_DOUBLE						\
    191   1.3  mrg   (TARGET_HARD_FLOAT && (TARGET_FP16 && TARGET_VFP5))
    192  1.10  mrg 
    193   1.3  mrg /* FPU supports fused-multiply-add operations.  */
    194   1.3  mrg #define TARGET_FMA (bitmap_bit_p (arm_active_target.isa, isa_bit_VFPv4))
    195  1.10  mrg 
    196  1.10  mrg /* FPU is ARMv8 compatible.  */
    197   1.3  mrg #define TARGET_FPU_ARMV8					\
    198   1.3  mrg   (bitmap_bit_p (arm_active_target.isa, isa_bit_FP_ARMv8))
    199  1.10  mrg 
    200   1.3  mrg /* FPU supports Crypto extensions.  */
    201   1.1  mrg #define TARGET_CRYPTO (bitmap_bit_p (arm_active_target.isa, isa_bit_crypto))
    202   1.1  mrg 
    203   1.1  mrg /* FPU supports Neon instructions.  The setting of this macro gets
    204   1.1  mrg    revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
    205   1.7  mrg    and TARGET_HARD_FLOAT to ensure that NEON instructions are
    206  1.10  mrg    available.  */
    207  1.10  mrg #define TARGET_NEON							\
    208   1.7  mrg   (TARGET_32BIT && TARGET_HARD_FLOAT					\
    209   1.7  mrg    && bitmap_bit_p (arm_active_target.isa, isa_bit_neon))
    210   1.7  mrg 
    211   1.1  mrg /* FPU supports ARMv8.1 Adv.SIMD extensions.  */
    212  1.10  mrg #define TARGET_NEON_RDMA (TARGET_NEON && arm_arch8_1)
    213  1.10  mrg 
    214  1.10  mrg /* FPU supports the floating point FP16 instructions for ARMv8.2 and later.  */
    215  1.10  mrg #define TARGET_VFP_FP16INST \
    216  1.10  mrg   (TARGET_32BIT && TARGET_HARD_FLOAT && TARGET_FPU_ARMV8 && arm_fp16_inst)
    217  1.10  mrg 
    218  1.10  mrg /* FPU supports the AdvSIMD FP16 instructions for ARMv8.2 and later.  */
    219   1.3  mrg #define TARGET_NEON_FP16INST (TARGET_VFP_FP16INST && TARGET_NEON_RDMA)
    220   1.3  mrg 
    221   1.3  mrg /* Q-bit is present.  */
    222   1.3  mrg #define TARGET_ARM_QBIT \
    223   1.3  mrg   (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7))
    224   1.3  mrg /* Saturation operation, e.g. SSAT.  */
    225   1.1  mrg #define TARGET_ARM_SAT \
    226   1.1  mrg   (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
    227   1.1  mrg /* "DSP" multiply instructions, eg. SMULxy.  */
    228   1.1  mrg #define TARGET_DSP_MULTIPLY \
    229   1.1  mrg   (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7em))
    230   1.1  mrg /* Integer SIMD instructions, and extend-accumulate instructions.  */
    231   1.1  mrg #define TARGET_INT_SIMD \
    232   1.1  mrg   (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
    233   1.3  mrg 
    234  1.10  mrg /* Should MOVW/MOVT be used in preference to a constant pool.  */
    235   1.5  mrg #define TARGET_USE_MOVT \
    236   1.5  mrg   (TARGET_HAVE_MOVT \
    237   1.1  mrg    && (arm_disable_literal_pool \
    238   1.3  mrg        || (!optimize_size && !current_tune->prefer_constant_pool)))
    239   1.3  mrg 
    240   1.3  mrg /* Nonzero if this chip provides the DMB instruction.  */
    241   1.3  mrg #define TARGET_HAVE_DMB		(arm_arch6m || arm_arch7)
    242   1.3  mrg 
    243   1.3  mrg /* Nonzero if this chip implements a memory barrier via CP15.  */
    244   1.3  mrg #define TARGET_HAVE_DMB_MCR	(arm_arch6 && ! TARGET_HAVE_DMB \
    245   1.3  mrg 				 && ! TARGET_THUMB1)
    246   1.3  mrg 
    247   1.3  mrg /* Nonzero if this chip implements a memory barrier instruction.  */
    248   1.3  mrg #define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
    249  1.10  mrg 
    250  1.10  mrg /* Nonzero if this chip supports ldrex and strex */
    251  1.10  mrg #define TARGET_HAVE_LDREX        ((arm_arch6 && TARGET_ARM)	\
    252   1.3  mrg 				  || arm_arch7			\
    253   1.5  mrg 				  || (arm_arch8 && !arm_arch_notm))
    254  1.10  mrg 
    255   1.5  mrg /* Nonzero if this chip supports LPAE.  */
    256   1.3  mrg #define TARGET_HAVE_LPAE (arm_arch_lpae)
    257  1.10  mrg 
    258  1.10  mrg /* Nonzero if this chip supports ldrex{bh} and strex{bh}.  */
    259  1.10  mrg #define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM)		\
    260   1.3  mrg 			     || arm_arch7			\
    261   1.3  mrg 			     || (arm_arch8 && !arm_arch_notm))
    262   1.7  mrg 
    263   1.7  mrg /* Nonzero if this chip supports ldrexd and strexd.  */
    264   1.3  mrg #define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) \
    265   1.5  mrg 			     || arm_arch7) && arm_arch_notm)
    266   1.5  mrg 
    267   1.5  mrg /* Nonzero if this chip supports load-acquire and store-release.  */
    268  1.10  mrg #define TARGET_HAVE_LDACQ	(TARGET_ARM_ARCH >= 8)
    269  1.10  mrg 
    270  1.10  mrg /* Nonzero if this chip supports LDAEXD and STLEXD.  */
    271  1.10  mrg #define TARGET_HAVE_LDACQEXD	(TARGET_ARM_ARCH >= 8	\
    272  1.10  mrg 				 && TARGET_32BIT	\
    273  1.10  mrg 				 && arm_arch_notm)
    274  1.10  mrg 
    275  1.10  mrg /* Nonzero if this chip provides the MOVW and MOVT instructions.  */
    276  1.10  mrg #define TARGET_HAVE_MOVT	(arm_arch_thumb2 || arm_arch8)
    277  1.10  mrg 
    278  1.10  mrg /* Nonzero if this chip provides the CBZ and CBNZ instructions.  */
    279   1.1  mrg #define TARGET_HAVE_CBZ		(arm_arch_thumb2 || arm_arch8)
    280   1.7  mrg 
    281  1.10  mrg /* Nonzero if integer division instructions supported.  */
    282   1.1  mrg #define TARGET_IDIV	((TARGET_ARM && arm_arch_arm_hwdiv)	\
    283   1.5  mrg 			 || (TARGET_THUMB && arm_arch_thumb_hwdiv))
    284   1.5  mrg 
    285   1.5  mrg /* Nonzero if disallow volatile memory access in IT block.  */
    286   1.5  mrg #define TARGET_NO_VOLATILE_CE		(arm_arch_no_volatile_ce)
    287   1.5  mrg 
    288   1.5  mrg /* Should NEON be used for 64-bits bitops.  */
    289   1.7  mrg #define TARGET_PREFER_NEON_64BITS (prefer_neon_for_64bits)
    290   1.7  mrg 
    291   1.7  mrg /* Should constant I be slplit for OP.  */
    292   1.7  mrg #define DONT_EARLY_SPLIT_CONSTANT(i, op) \
    293   1.7  mrg 				((optimize >= 2) \
    294   1.7  mrg 				 && can_create_pseudo_p () \
    295   1.1  mrg 				 && !const_ok_for_op (i, op))
    296   1.1  mrg 
    297   1.1  mrg /* True iff the full BPABI is being used.  If TARGET_BPABI is true,
    298   1.1  mrg    then TARGET_AAPCS_BASED must be true -- but the converse does not
    299   1.1  mrg    hold.  TARGET_BPABI implies the use of the BPABI runtime library,
    300   1.1  mrg    etc., in addition to just the AAPCS calling conventions.  */
    301   1.1  mrg #ifndef TARGET_BPABI
    302   1.1  mrg #define TARGET_BPABI false
    303   1.7  mrg #endif
    304   1.7  mrg 
    305   1.7  mrg /* Transform lane numbers on big endian targets. This is used to allow for the
    306   1.7  mrg    endianness difference between NEON architectural lane numbers and those
    307   1.7  mrg    used in RTL */
    308   1.7  mrg #define NEON_ENDIAN_LANE_N(mode, n)  \
    309   1.1  mrg   (BYTES_BIG_ENDIAN ? GET_MODE_NUNITS (mode) - 1 - n : n)
    310   1.1  mrg 
    311   1.1  mrg /* Support for a compile-time default CPU, et cetera.  The rules are:
    312   1.1  mrg    --with-arch is ignored if -march or -mcpu are specified.
    313   1.1  mrg    --with-cpu is ignored if -march or -mcpu are specified, and is overridden
    314   1.1  mrg     by --with-arch.
    315   1.3  mrg    --with-tune is ignored if -mtune or -mcpu are specified (but not affected
    316   1.1  mrg      by -march).
    317   1.3  mrg    --with-float is ignored if -mfloat-abi is specified.
    318   1.3  mrg    --with-fpu is ignored if -mfpu is specified.
    319   1.1  mrg    --with-abi is ignored if -mabi is specified.
    320   1.1  mrg    --with-tls is ignored if -mtls-dialect is specified. */
    321   1.1  mrg #define OPTION_DEFAULT_SPECS \
    322   1.1  mrg   {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
    323   1.3  mrg   {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
    324   1.1  mrg   {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
    325   1.1  mrg   {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
    326   1.3  mrg   {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
    327   1.3  mrg   {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
    328   1.1  mrg   {"mode", "%{!marm:%{!mthumb:-m%(VALUE)}}"}, \
    329   1.1  mrg   {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
    330   1.1  mrg 
    331   1.1  mrg extern const struct arm_fpu_desc
    332  1.10  mrg {
    333   1.7  mrg   const char *name;
    334   1.7  mrg   enum isa_feature isa_bits[isa_num_bits];
    335   1.1  mrg } all_fpus[];
    336   1.1  mrg 
    337   1.1  mrg /* Which floating point hardware to schedule for.  */
    338   1.1  mrg extern int arm_fpu_attr;
    339   1.1  mrg 
    340   1.1  mrg #ifndef TARGET_DEFAULT_FLOAT_ABI
    341   1.1  mrg #define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
    342   1.1  mrg #endif
    343   1.1  mrg 
    344   1.1  mrg #ifndef ARM_DEFAULT_ABI
    345   1.1  mrg #define ARM_DEFAULT_ABI ARM_ABI_APCS
    346   1.7  mrg #endif
    347   1.7  mrg 
    348   1.7  mrg /* AAPCS based ABIs use short enums by default.  */
    349   1.7  mrg #ifndef ARM_DEFAULT_SHORT_ENUMS
    350   1.7  mrg #define ARM_DEFAULT_SHORT_ENUMS \
    351   1.7  mrg   (TARGET_AAPCS_BASED && arm_abi != ARM_ABI_AAPCS_LINUX)
    352   1.3  mrg #endif
    353   1.3  mrg 
    354   1.3  mrg /* Map each of the micro-architecture variants to their corresponding
    355   1.3  mrg    major architecture revision.  */
    356   1.3  mrg 
    357   1.3  mrg enum base_architecture
    358   1.3  mrg {
    359   1.3  mrg   BASE_ARCH_0 = 0,
    360   1.3  mrg   BASE_ARCH_2 = 2,
    361   1.3  mrg   BASE_ARCH_3 = 3,
    362   1.3  mrg   BASE_ARCH_3M = 3,
    363   1.3  mrg   BASE_ARCH_4 = 4,
    364   1.3  mrg   BASE_ARCH_4T = 4,
    365   1.3  mrg   BASE_ARCH_5 = 5,
    366   1.3  mrg   BASE_ARCH_5E = 5,
    367   1.3  mrg   BASE_ARCH_5T = 5,
    368   1.3  mrg   BASE_ARCH_5TE = 5,
    369   1.3  mrg   BASE_ARCH_5TEJ = 5,
    370   1.7  mrg   BASE_ARCH_6 = 6,
    371   1.3  mrg   BASE_ARCH_6J = 6,
    372   1.3  mrg   BASE_ARCH_6KZ = 6,
    373   1.3  mrg   BASE_ARCH_6K = 6,
    374   1.3  mrg   BASE_ARCH_6T2 = 6,
    375   1.3  mrg   BASE_ARCH_6M = 6,
    376   1.3  mrg   BASE_ARCH_6Z = 6,
    377   1.3  mrg   BASE_ARCH_7 = 7,
    378   1.3  mrg   BASE_ARCH_7A = 7,
    379   1.3  mrg   BASE_ARCH_7R = 7,
    380  1.10  mrg   BASE_ARCH_7M = 7,
    381  1.10  mrg   BASE_ARCH_7EM = 7,
    382  1.10  mrg   BASE_ARCH_8A = 8,
    383   1.1  mrg   BASE_ARCH_8M_BASE = 8,
    384   1.1  mrg   BASE_ARCH_8M_MAIN = 8
    385   1.3  mrg };
    386   1.3  mrg 
    387   1.1  mrg /* The major revision number of the ARM Architecture implemented by the target.  */
    388   1.1  mrg extern enum base_architecture arm_base_arch;
    389   1.1  mrg 
    390   1.1  mrg /* Nonzero if this chip supports the ARM Architecture 3M extensions.  */
    391   1.1  mrg extern int arm_arch3m;
    392   1.1  mrg 
    393   1.1  mrg /* Nonzero if this chip supports the ARM Architecture 4 extensions.  */
    394   1.1  mrg extern int arm_arch4;
    395   1.1  mrg 
    396   1.1  mrg /* Nonzero if this chip supports the ARM Architecture 4T extensions.  */
    397   1.1  mrg extern int arm_arch4t;
    398   1.1  mrg 
    399   1.1  mrg /* Nonzero if this chip supports the ARM Architecture 5 extensions.  */
    400   1.1  mrg extern int arm_arch5;
    401   1.1  mrg 
    402   1.1  mrg /* Nonzero if this chip supports the ARM Architecture 5E extensions.  */
    403   1.1  mrg extern int arm_arch5e;
    404   1.1  mrg 
    405   1.1  mrg /* Nonzero if this chip supports the ARM Architecture 6 extensions.  */
    406   1.3  mrg extern int arm_arch6;
    407   1.3  mrg 
    408   1.3  mrg /* Nonzero if this chip supports the ARM Architecture 6k extensions.  */
    409   1.3  mrg extern int arm_arch6k;
    410   1.3  mrg 
    411   1.3  mrg /* Nonzero if instructions present in ARMv6-M can be used.  */
    412   1.3  mrg extern int arm_arch6m;
    413   1.3  mrg 
    414   1.3  mrg /* Nonzero if this chip supports the ARM Architecture 7 extensions.  */
    415   1.1  mrg extern int arm_arch7;
    416   1.1  mrg 
    417   1.1  mrg /* Nonzero if instructions not present in the 'M' profile can be used.  */
    418   1.1  mrg extern int arm_arch_notm;
    419   1.1  mrg 
    420   1.1  mrg /* Nonzero if instructions present in ARMv7E-M can be used.  */
    421   1.3  mrg extern int arm_arch7em;
    422   1.3  mrg 
    423   1.3  mrg /* Nonzero if this chip supports the ARM Architecture 8 extensions.  */
    424   1.7  mrg extern int arm_arch8;
    425   1.7  mrg 
    426   1.7  mrg /* Nonzero if this chip supports the ARM Architecture 8.1 extensions.  */
    427  1.10  mrg extern int arm_arch8_1;
    428  1.10  mrg 
    429  1.10  mrg /* Nonzero if this chip supports the ARM Architecture 8.2 extensions.  */
    430  1.10  mrg extern int arm_arch8_2;
    431  1.10  mrg 
    432  1.10  mrg /* Nonzero if this chip supports the FP16 instructions extension of ARM
    433  1.10  mrg    Architecture 8.2.  */
    434   1.1  mrg extern int arm_fp16_inst;
    435   1.1  mrg 
    436   1.1  mrg /* Nonzero if this chip can benefit from load scheduling.  */
    437   1.1  mrg extern int arm_ld_sched;
    438   1.1  mrg 
    439   1.1  mrg /* Nonzero if this chip is a StrongARM.  */
    440   1.1  mrg extern int arm_tune_strongarm;
    441   1.1  mrg 
    442   1.1  mrg /* Nonzero if this chip supports Intel XScale with Wireless MMX technology.  */
    443   1.3  mrg extern int arm_arch_iwmmxt;
    444   1.3  mrg 
    445   1.3  mrg /* Nonzero if this chip supports Intel Wireless MMX2 technology.  */
    446   1.1  mrg extern int arm_arch_iwmmxt2;
    447   1.1  mrg 
    448   1.1  mrg /* Nonzero if this chip is an XScale.  */
    449   1.1  mrg extern int arm_arch_xscale;
    450   1.1  mrg 
    451   1.1  mrg /* Nonzero if tuning for XScale.  */
    452   1.1  mrg extern int arm_tune_xscale;
    453   1.1  mrg 
    454   1.1  mrg /* Nonzero if tuning for stores via the write buffer.  */
    455   1.1  mrg extern int arm_tune_wbuf;
    456   1.1  mrg 
    457   1.1  mrg /* Nonzero if tuning for Cortex-A9.  */
    458   1.1  mrg extern int arm_tune_cortex_a9;
    459   1.1  mrg 
    460   1.1  mrg /* Nonzero if we should define __THUMB_INTERWORK__ in the
    461   1.1  mrg    preprocessor.
    462   1.1  mrg    XXX This is a bit of a hack, it's intended to help work around
    463   1.1  mrg    problems in GLD which doesn't understand that armv5t code is
    464   1.1  mrg    interworking clean.  */
    465  1.10  mrg extern int arm_cpp_interwork;
    466  1.10  mrg 
    467  1.10  mrg /* Nonzero if chip supports Thumb 1.  */
    468   1.1  mrg extern int arm_arch_thumb1;
    469   1.1  mrg 
    470   1.1  mrg /* Nonzero if chip supports Thumb 2.  */
    471   1.3  mrg extern int arm_arch_thumb2;
    472   1.3  mrg 
    473   1.3  mrg /* Nonzero if chip supports integer division instruction in ARM mode.  */
    474   1.3  mrg extern int arm_arch_arm_hwdiv;
    475   1.3  mrg 
    476   1.1  mrg /* Nonzero if chip supports integer division instruction in Thumb mode.  */
    477   1.5  mrg extern int arm_arch_thumb_hwdiv;
    478   1.5  mrg 
    479   1.5  mrg /* Nonzero if chip disallows volatile memory access in IT block.  */
    480   1.5  mrg extern int arm_arch_no_volatile_ce;
    481   1.5  mrg 
    482   1.5  mrg /* Nonzero if we should use Neon to handle 64-bits operations rather
    483   1.5  mrg    than core registers.  */
    484   1.5  mrg extern int prefer_neon_for_64bits;
    485   1.5  mrg 
    486   1.5  mrg /* Nonzero if we shouldn't use literal pools.  */
    487   1.5  mrg #ifndef USED_FOR_TARGET
    488   1.5  mrg extern bool arm_disable_literal_pool;
    489   1.5  mrg #endif
    490   1.5  mrg 
    491   1.5  mrg /* Nonzero if chip supports the ARMv8 CRC instructions.  */
    492  1.10  mrg extern int arm_arch_crc;
    493  1.10  mrg 
    494  1.10  mrg /* Nonzero if chip supports the ARMv8-M Security Extensions.  */
    495   1.1  mrg extern int arm_arch_cmse;
    496   1.1  mrg 
    497   1.1  mrg #ifndef TARGET_DEFAULT
    498   1.1  mrg #define TARGET_DEFAULT  (MASK_APCS_FRAME)
    499   1.1  mrg #endif
    500   1.1  mrg 
    501   1.1  mrg /* Nonzero if PIC code requires explicit qualifiers to generate
    502   1.1  mrg    PLT and GOT relocs rather than the assembler doing so implicitly.
    503   1.1  mrg    Subtargets can override these if required.  */
    504   1.1  mrg #ifndef NEED_GOT_RELOC
    505   1.1  mrg #define NEED_GOT_RELOC	0
    506   1.1  mrg #endif
    507   1.1  mrg #ifndef NEED_PLT_RELOC
    508   1.1  mrg #define NEED_PLT_RELOC	0
    509   1.5  mrg #endif
    510   1.5  mrg 
    511   1.5  mrg #ifndef TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE
    512   1.5  mrg #define TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE 1
    513   1.1  mrg #endif
    514   1.1  mrg 
    515   1.1  mrg /* Nonzero if we need to refer to the GOT with a PC-relative
    516   1.1  mrg    offset.  In other words, generate
    517   1.1  mrg 
    518   1.1  mrg    .word	_GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
    519   1.1  mrg 
    520   1.1  mrg    rather than
    521   1.1  mrg 
    522   1.1  mrg    .word	_GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
    523   1.1  mrg 
    524   1.1  mrg    The default is true, which matches NetBSD.  Subtargets can
    525   1.1  mrg    override this if required.  */
    526   1.1  mrg #ifndef GOT_PCREL
    527   1.1  mrg #define GOT_PCREL   1
    528   1.1  mrg #endif
    529   1.1  mrg 
    530   1.1  mrg /* Target machine storage Layout.  */
    532   1.1  mrg 
    533   1.1  mrg 
    534   1.1  mrg /* Define this macro if it is advisable to hold scalars in registers
    535   1.1  mrg    in a wider mode than that declared by the program.  In such cases,
    536   1.1  mrg    the value is constrained to be within the bounds of the declared
    537   1.1  mrg    type, but kept valid in the wider mode.  The signedness of the
    538   1.1  mrg    extension may differ from that of the type.  */
    539   1.1  mrg 
    540   1.1  mrg #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE)	\
    541   1.1  mrg   if (GET_MODE_CLASS (MODE) == MODE_INT		\
    542   1.1  mrg       && GET_MODE_SIZE (MODE) < 4)      	\
    543   1.1  mrg     {						\
    544   1.1  mrg       (MODE) = SImode;				\
    545   1.1  mrg     }
    546   1.1  mrg 
    547   1.1  mrg /* Define this if most significant bit is lowest numbered
    548   1.1  mrg    in instructions that operate on numbered bit-fields.  */
    549   1.1  mrg #define BITS_BIG_ENDIAN  0
    550   1.1  mrg 
    551   1.1  mrg /* Define this if most significant byte of a word is the lowest numbered.
    552   1.1  mrg    Most ARM processors are run in little endian mode, so that is the default.
    553   1.1  mrg    If you want to have it run-time selectable, change the definition in a
    554   1.1  mrg    cover file to be TARGET_BIG_ENDIAN.  */
    555   1.5  mrg #define BYTES_BIG_ENDIAN  (TARGET_BIG_END != 0)
    556   1.5  mrg 
    557   1.1  mrg /* Define this if most significant word of a multiword number is the lowest
    558   1.1  mrg    numbered.  */
    559   1.1  mrg #define WORDS_BIG_ENDIAN  (BYTES_BIG_ENDIAN)
    560   1.1  mrg 
    561   1.1  mrg #define UNITS_PER_WORD	4
    562   1.1  mrg 
    563   1.1  mrg /* True if natural alignment is used for doubleword types.  */
    564   1.1  mrg #define ARM_DOUBLEWORD_ALIGN	TARGET_AAPCS_BASED
    565   1.1  mrg 
    566   1.1  mrg #define DOUBLEWORD_ALIGNMENT 64
    567   1.1  mrg 
    568   1.1  mrg #define PARM_BOUNDARY  	32
    569   1.1  mrg 
    570   1.1  mrg #define STACK_BOUNDARY  (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
    571   1.1  mrg 
    572   1.7  mrg #define PREFERRED_STACK_BOUNDARY \
    573   1.7  mrg     (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
    574   1.1  mrg 
    575   1.1  mrg #define FUNCTION_BOUNDARY_P(flags)  (TARGET_THUMB_P (flags) ? 16 : 32)
    576   1.1  mrg #define FUNCTION_BOUNDARY           (FUNCTION_BOUNDARY_P (target_flags))
    577   1.1  mrg 
    578   1.1  mrg /* The lowest bit is used to indicate Thumb-mode functions, so the
    579   1.1  mrg    vbit must go into the delta field of pointers to member
    580   1.1  mrg    functions.  */
    581   1.1  mrg #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
    582   1.1  mrg 
    583   1.1  mrg #define EMPTY_FIELD_BOUNDARY  32
    584   1.5  mrg 
    585   1.5  mrg #define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
    586   1.1  mrg 
    587   1.1  mrg #define MALLOC_ABI_ALIGNMENT  BIGGEST_ALIGNMENT
    588   1.1  mrg 
    589   1.1  mrg /* XXX Blah -- this macro is used directly by libobjc.  Since it
    590   1.1  mrg    supports no vector modes, cut out the complexity and fall back
    591   1.1  mrg    on BIGGEST_FIELD_ALIGNMENT.  */
    592   1.1  mrg #ifdef IN_TARGET_LIBS
    593   1.1  mrg #define BIGGEST_FIELD_ALIGNMENT 64
    594   1.1  mrg #endif
    595   1.1  mrg 
    596   1.1  mrg /* Make strings word-aligned so strcpy from constants will be faster.  */
    597   1.1  mrg #define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
    598   1.1  mrg 
    599   1.1  mrg #define CONSTANT_ALIGNMENT(EXP, ALIGN)				\
    600   1.1  mrg    ((TREE_CODE (EXP) == STRING_CST				\
    601   1.1  mrg      && !optimize_size						\
    602   1.1  mrg      && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR)	\
    603   1.1  mrg     ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
    604   1.1  mrg 
    605   1.3  mrg /* Align definitions of arrays, unions and structures so that
    606   1.3  mrg    initializations and copies can be made more efficient.  This is not
    607   1.3  mrg    ABI-changing, so it only affects places where we can see the
    608   1.3  mrg    definition. Increasing the alignment tends to introduce padding,
    609   1.1  mrg    so don't do this when optimizing for size/conserving stack space. */
    610   1.1  mrg #define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN)				\
    611   1.1  mrg   (((COND) && ((ALIGN) < BITS_PER_WORD)					\
    612   1.1  mrg     && (TREE_CODE (EXP) == ARRAY_TYPE					\
    613   1.3  mrg 	|| TREE_CODE (EXP) == UNION_TYPE				\
    614   1.3  mrg 	|| TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
    615   1.3  mrg 
    616   1.3  mrg /* Align global data. */
    617   1.1  mrg #define DATA_ALIGNMENT(EXP, ALIGN)			\
    618   1.3  mrg   ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
    619   1.3  mrg 
    620   1.1  mrg /* Similarly, make sure that objects on the stack are sensibly aligned.  */
    621   1.1  mrg #define LOCAL_ALIGNMENT(EXP, ALIGN)				\
    622   1.1  mrg   ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
    623   1.1  mrg 
    624   1.1  mrg /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
    625   1.1  mrg    value set in previous versions of this toolchain was 8, which produces more
    626   1.1  mrg    compact structures.  The command line option -mstructure_size_boundary=<n>
    627   1.1  mrg    can be used to change this value.  For compatibility with the ARM SDK
    628   1.1  mrg    however the value should be left at 32.  ARM SDT Reference Manual (ARM DUI
    629   1.1  mrg    0020D) page 2-20 says "Structures are aligned on word boundaries".
    630   1.1  mrg    The AAPCS specifies a value of 8.  */
    631   1.1  mrg #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
    632   1.1  mrg 
    633   1.1  mrg /* This is the value used to initialize arm_structure_size_boundary.  If a
    634   1.1  mrg    particular arm target wants to change the default value it should change
    635   1.1  mrg    the definition of this macro, not STRUCTURE_SIZE_BOUNDARY.  See netbsd.h
    636   1.1  mrg    for an example of this.  */
    637   1.1  mrg #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
    638   1.1  mrg #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
    639   1.1  mrg #endif
    640   1.1  mrg 
    641   1.1  mrg /* Nonzero if move instructions will actually fail to work
    642   1.1  mrg    when given unaligned data.  */
    643   1.1  mrg #define STRICT_ALIGNMENT 1
    644   1.1  mrg 
    645   1.1  mrg /* wchar_t is unsigned under the AAPCS.  */
    646   1.1  mrg #ifndef WCHAR_TYPE
    647   1.1  mrg #define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
    648   1.1  mrg 
    649   1.3  mrg #define WCHAR_TYPE_SIZE BITS_PER_WORD
    650   1.3  mrg #endif
    651   1.3  mrg 
    652   1.3  mrg /* Sized for fixed-point types.  */
    653   1.3  mrg 
    654   1.3  mrg #define SHORT_FRACT_TYPE_SIZE 8
    655   1.3  mrg #define FRACT_TYPE_SIZE 16
    656   1.3  mrg #define LONG_FRACT_TYPE_SIZE 32
    657   1.3  mrg #define LONG_LONG_FRACT_TYPE_SIZE 64
    658   1.3  mrg 
    659   1.3  mrg #define SHORT_ACCUM_TYPE_SIZE 16
    660   1.3  mrg #define ACCUM_TYPE_SIZE 32
    661   1.3  mrg #define LONG_ACCUM_TYPE_SIZE 64
    662   1.3  mrg #define LONG_LONG_ACCUM_TYPE_SIZE 64
    663   1.1  mrg 
    664   1.1  mrg #define MAX_FIXED_MODE_SIZE 64
    665   1.1  mrg 
    666   1.1  mrg #ifndef SIZE_TYPE
    667   1.1  mrg #define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
    668   1.1  mrg #endif
    669   1.1  mrg 
    670   1.1  mrg #ifndef PTRDIFF_TYPE
    671   1.1  mrg #define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
    672   1.1  mrg #endif
    673   1.1  mrg 
    674   1.1  mrg /* AAPCS requires that structure alignment is affected by bitfields.  */
    675   1.1  mrg #ifndef PCC_BITFIELD_TYPE_MATTERS
    676   1.5  mrg #define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
    677   1.5  mrg #endif
    678   1.5  mrg 
    679   1.5  mrg /* The maximum size of the sync library functions supported.  */
    680   1.5  mrg #ifndef MAX_SYNC_LIBFUNC_SIZE
    681   1.1  mrg #define MAX_SYNC_LIBFUNC_SIZE (2 * UNITS_PER_WORD)
    682   1.1  mrg #endif
    683   1.1  mrg 
    684   1.3  mrg 
    685   1.1  mrg /* Standard register usage.  */
    687   1.1  mrg 
    688   1.1  mrg /* Register allocation in ARM Procedure Call Standard
    689   1.1  mrg    (S - saved over call).
    690   1.1  mrg 
    691   1.1  mrg 	r0	   *	argument word/integer result
    692   1.1  mrg 	r1-r3		argument word
    693   1.1  mrg 
    694   1.1  mrg 	r4-r8	     S	register variable
    695   1.1  mrg 	r9	     S	(rfp) register variable (real frame pointer)
    696   1.1  mrg 
    697   1.1  mrg 	r10  	   F S	(sl) stack limit (used by -mapcs-stack-check)
    698   1.1  mrg 	r11 	   F S	(fp) argument pointer
    699   1.1  mrg 	r12		(ip) temp workspace
    700   1.1  mrg 	r13  	   F S	(sp) lower end of current stack frame
    701   1.1  mrg 	r14		(lr) link address/workspace
    702   1.1  mrg 	r15	   F	(pc) program counter
    703   1.1  mrg 
    704   1.1  mrg 	cc		This is NOT a real register, but is used internally
    705   1.1  mrg 	                to represent things that use or set the condition
    706   1.1  mrg 			codes.
    707   1.1  mrg 	sfp             This isn't either.  It is used during rtl generation
    708   1.1  mrg 	                since the offset between the frame pointer and the
    709   1.1  mrg 			auto's isn't known until after register allocation.
    710   1.1  mrg 	afp		Nor this, we only need this because of non-local
    711   1.3  mrg 	                goto.  Without it fp appears to be used and the
    712   1.1  mrg 			elimination code won't get rid of sfp.  It tracks
    713   1.1  mrg 			fp exactly at all times.
    714   1.1  mrg 
    715   1.1  mrg    *: See TARGET_CONDITIONAL_REGISTER_USAGE  */
    716   1.1  mrg 
    717   1.1  mrg /*	s0-s15		VFP scratch (aka d0-d7).
    718   1.1  mrg 	s16-s31	      S	VFP variable (aka d8-d15).
    719   1.1  mrg 	vfpcc		Not a real register.  Represents the VFP condition
    720   1.1  mrg 			code flags.  */
    721   1.1  mrg 
    722   1.1  mrg /* The stack backtrace structure is as follows:
    723   1.1  mrg   fp points to here:  |  save code pointer  |      [fp]
    724   1.1  mrg                       |  return link value  |      [fp, #-4]
    725   1.1  mrg                       |  return sp value    |      [fp, #-8]
    726   1.1  mrg                       |  return fp value    |      [fp, #-12]
    727   1.1  mrg                      [|  saved r10 value    |]
    728   1.1  mrg                      [|  saved r9 value     |]
    729   1.1  mrg                      [|  saved r8 value     |]
    730   1.1  mrg                      [|  saved r7 value     |]
    731   1.1  mrg                      [|  saved r6 value     |]
    732   1.1  mrg                      [|  saved r5 value     |]
    733   1.1  mrg                      [|  saved r4 value     |]
    734   1.1  mrg                      [|  saved r3 value     |]
    735   1.1  mrg                      [|  saved r2 value     |]
    736   1.1  mrg                      [|  saved r1 value     |]
    737   1.1  mrg                      [|  saved r0 value     |]
    738   1.3  mrg   r0-r3 are not normally saved in a C function.  */
    739   1.3  mrg 
    740   1.3  mrg /* 1 for registers that have pervasive standard uses
    741   1.3  mrg    and are not available for the register allocator.  */
    742   1.3  mrg #define FIXED_REGISTERS 	\
    743   1.3  mrg {				\
    744   1.3  mrg   /* Core regs.  */		\
    745   1.3  mrg   0,0,0,0,0,0,0,0,		\
    746   1.3  mrg   0,0,0,0,0,1,0,1,		\
    747   1.3  mrg   /* VFP regs.  */		\
    748   1.3  mrg   1,1,1,1,1,1,1,1,		\
    749   1.3  mrg   1,1,1,1,1,1,1,1,		\
    750   1.3  mrg   1,1,1,1,1,1,1,1,		\
    751   1.3  mrg   1,1,1,1,1,1,1,1,		\
    752   1.3  mrg   1,1,1,1,1,1,1,1,		\
    753   1.3  mrg   1,1,1,1,1,1,1,1,		\
    754   1.3  mrg   1,1,1,1,1,1,1,1,		\
    755   1.3  mrg   1,1,1,1,1,1,1,1,		\
    756   1.3  mrg   /* IWMMXT regs.  */		\
    757   1.3  mrg   1,1,1,1,1,1,1,1,		\
    758   1.1  mrg   1,1,1,1,1,1,1,1,		\
    759   1.1  mrg   1,1,1,1,			\
    760   1.1  mrg   /* Specials.  */		\
    761   1.1  mrg   1,1,1,1			\
    762   1.1  mrg }
    763   1.1  mrg 
    764   1.1  mrg /* 1 for registers not available across function calls.
    765   1.1  mrg    These must include the FIXED_REGISTERS and also any
    766   1.1  mrg    registers that can be used without being saved.
    767   1.1  mrg    The latter must include the registers where values are returned
    768   1.3  mrg    and the register where structure-value addresses are passed.
    769   1.3  mrg    Aside from that, you can include as many other registers as you like.
    770   1.3  mrg    The CC is not preserved over function calls on the ARM 6, so it is
    771   1.3  mrg    easier to assume this for all.  SFP is preserved, since FP is.  */
    772   1.3  mrg #define CALL_USED_REGISTERS	\
    773   1.3  mrg {				\
    774   1.3  mrg   /* Core regs.  */		\
    775   1.3  mrg   1,1,1,1,0,0,0,0,		\
    776   1.3  mrg   0,0,0,0,1,1,1,1,		\
    777   1.3  mrg   /* VFP Regs.  */		\
    778   1.3  mrg   1,1,1,1,1,1,1,1,		\
    779   1.3  mrg   1,1,1,1,1,1,1,1,		\
    780   1.3  mrg   1,1,1,1,1,1,1,1,		\
    781   1.3  mrg   1,1,1,1,1,1,1,1,		\
    782   1.3  mrg   1,1,1,1,1,1,1,1,		\
    783   1.3  mrg   1,1,1,1,1,1,1,1,		\
    784   1.3  mrg   1,1,1,1,1,1,1,1,		\
    785   1.3  mrg   1,1,1,1,1,1,1,1,		\
    786   1.3  mrg   /* IWMMXT regs.  */		\
    787   1.3  mrg   1,1,1,1,1,1,1,1,		\
    788   1.1  mrg   1,1,1,1,1,1,1,1,		\
    789   1.1  mrg   1,1,1,1,			\
    790   1.1  mrg   /* Specials.  */		\
    791   1.1  mrg   1,1,1,1			\
    792   1.1  mrg }
    793   1.1  mrg 
    794   1.1  mrg #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
    795   1.1  mrg #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
    796   1.1  mrg #endif
    797   1.1  mrg 
    798   1.1  mrg /* These are a couple of extensions to the formats accepted
    799   1.1  mrg    by asm_fprintf:
    800   1.1  mrg      %@ prints out ASM_COMMENT_START
    801   1.1  mrg      %r prints out REGISTER_PREFIX reg_names[arg]  */
    802   1.1  mrg #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P)		\
    803   1.1  mrg   case '@':						\
    804   1.1  mrg     fputs (ASM_COMMENT_START, FILE);			\
    805   1.1  mrg     break;						\
    806   1.1  mrg 							\
    807   1.1  mrg   case 'r':						\
    808   1.1  mrg     fputs (REGISTER_PREFIX, FILE);			\
    809   1.1  mrg     fputs (reg_names [va_arg (ARGS, int)], FILE);	\
    810   1.1  mrg     break;
    811   1.1  mrg 
    812   1.1  mrg /* Round X up to the nearest word.  */
    813   1.1  mrg #define ROUND_UP_WORD(X) (((X) + 3) & ~3)
    814   1.1  mrg 
    815   1.1  mrg /* Convert fron bytes to ints.  */
    816   1.1  mrg #define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
    817   1.1  mrg 
    818   1.1  mrg /* The number of (integer) registers required to hold a quantity of type MODE.
    819   1.1  mrg    Also used for VFP registers.  */
    820   1.1  mrg #define ARM_NUM_REGS(MODE)				\
    821   1.1  mrg   ARM_NUM_INTS (GET_MODE_SIZE (MODE))
    822   1.1  mrg 
    823   1.1  mrg /* The number of (integer) registers required to hold a quantity of TYPE MODE.  */
    824   1.1  mrg #define ARM_NUM_REGS2(MODE, TYPE)                   \
    825   1.1  mrg   ARM_NUM_INTS ((MODE) == BLKmode ? 		\
    826   1.1  mrg   int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
    827   1.1  mrg 
    828   1.1  mrg /* The number of (integer) argument register available.  */
    829   1.1  mrg #define NUM_ARG_REGS		4
    830   1.1  mrg 
    831   1.1  mrg /* And similarly for the VFP.  */
    832   1.1  mrg #define NUM_VFP_ARG_REGS	16
    833   1.1  mrg 
    834   1.1  mrg /* Return the register number of the N'th (integer) argument.  */
    835   1.1  mrg #define ARG_REGISTER(N) 	(N - 1)
    836   1.1  mrg 
    837   1.1  mrg /* Specify the registers used for certain standard purposes.
    838   1.1  mrg    The values of these macros are register numbers.  */
    839   1.1  mrg 
    840   1.1  mrg /* The number of the last argument register.  */
    841   1.1  mrg #define LAST_ARG_REGNUM 	ARG_REGISTER (NUM_ARG_REGS)
    842   1.1  mrg 
    843   1.1  mrg /* The numbers of the Thumb register ranges.  */
    844   1.1  mrg #define FIRST_LO_REGNUM  	0
    845   1.3  mrg #define LAST_LO_REGNUM  	7
    846   1.3  mrg #define FIRST_HI_REGNUM		8
    847   1.3  mrg #define LAST_HI_REGNUM		11
    848   1.1  mrg 
    849   1.1  mrg /* Overridden by config/arm/bpabi.h.  */
    850   1.3  mrg #ifndef ARM_UNWIND_INFO
    851   1.3  mrg #define ARM_UNWIND_INFO  0
    852   1.3  mrg #endif
    853   1.3  mrg 
    854   1.1  mrg /* Overriden by config/arm/netbsd-eabi.h.  */
    855   1.1  mrg #ifndef ARM_DWARF_UNWIND_TABLES
    856   1.1  mrg #define ARM_DWARF_UNWIND_TABLES 0
    857   1.1  mrg #endif
    858   1.1  mrg 
    859   1.1  mrg /* Use r0 and r1 to pass exception handling information.  */
    860   1.1  mrg #define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
    861   1.1  mrg 
    862   1.3  mrg /* The register that holds the return address in exception handlers.  */
    863   1.3  mrg #define ARM_EH_STACKADJ_REGNUM	2
    864   1.5  mrg #define EH_RETURN_STACKADJ_RTX	gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
    865   1.3  mrg 
    866   1.5  mrg #ifndef ARM_TARGET2_DWARF_FORMAT
    867   1.3  mrg #define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
    868   1.3  mrg #endif
    869   1.5  mrg 
    870   1.5  mrg #if ARM_DWARF_UNWIND_TABLES
    871   1.5  mrg /* DWARF unwinding uses the normal indirect/pcrel vs absptr format
    872   1.5  mrg    for 32bit platforms. */
    873   1.3  mrg #define ASM_PREFERRED_EH_DATA_FORMAT(CODE, GLOBAL) \
    874   1.3  mrg   (flag_pic ? (((GLOBAL) ? DW_EH_PE_indirect : 0) | DW_EH_PE_pcrel | DW_EH_PE_sdata4) \
    875   1.5  mrg             : DW_EH_PE_absptr)
    876   1.3  mrg #else
    877   1.3  mrg /* ttype entries (the only interesting data references used)
    878   1.3  mrg    use TARGET2 relocations.  */
    879   1.3  mrg #define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
    880   1.1  mrg     (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
    881   1.1  mrg      : DW_EH_PE_absptr)
    882   1.1  mrg #endif
    883   1.1  mrg 
    884   1.1  mrg /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
    885   1.1  mrg    as an invisible last argument (possible since varargs don't exist in
    886   1.1  mrg    Pascal), so the following is not true.  */
    887   1.1  mrg #define STATIC_CHAIN_REGNUM	12
    888   1.1  mrg 
    889   1.1  mrg /* Define this to be where the real frame pointer is if it is not possible to
    890   1.1  mrg    work out the offset between the frame pointer and the automatic variables
    891   1.1  mrg    until after register allocation has taken place.  FRAME_POINTER_REGNUM
    892   1.1  mrg    should point to a special register that we will make sure is eliminated.
    893   1.1  mrg 
    894   1.1  mrg    For the Thumb we have another problem.  The TPCS defines the frame pointer
    895   1.1  mrg    as r11, and GCC believes that it is always possible to use the frame pointer
    896   1.1  mrg    as base register for addressing purposes.  (See comments in
    897   1.1  mrg    find_reloads_address()).  But - the Thumb does not allow high registers,
    898   1.1  mrg    including r11, to be used as base address registers.  Hence our problem.
    899   1.1  mrg 
    900   1.1  mrg    The solution used here, and in the old thumb port is to use r7 instead of
    901   1.1  mrg    r11 as the hard frame pointer and to have special code to generate
    902   1.1  mrg    backtrace structures on the stack (if required to do so via a command line
    903   1.1  mrg    option) using r11.  This is the only 'user visible' use of r11 as a frame
    904   1.1  mrg    pointer.  */
    905   1.1  mrg #define ARM_HARD_FRAME_POINTER_REGNUM	11
    906   1.1  mrg #define THUMB_HARD_FRAME_POINTER_REGNUM	 7
    907   1.1  mrg 
    908   1.1  mrg #define HARD_FRAME_POINTER_REGNUM		\
    909   1.3  mrg   (TARGET_ARM					\
    910   1.3  mrg    ? ARM_HARD_FRAME_POINTER_REGNUM		\
    911   1.3  mrg    : THUMB_HARD_FRAME_POINTER_REGNUM)
    912   1.1  mrg 
    913   1.1  mrg #define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
    914   1.1  mrg #define HARD_FRAME_POINTER_IS_ARG_POINTER 0
    915   1.1  mrg 
    916   1.1  mrg #define FP_REGNUM	                HARD_FRAME_POINTER_REGNUM
    917   1.3  mrg 
    918   1.3  mrg /* Register to use for pushing function arguments.  */
    919   1.5  mrg #define STACK_POINTER_REGNUM	SP_REGNUM
    920   1.5  mrg 
    921   1.3  mrg #define FIRST_IWMMXT_REGNUM	(LAST_HI_VFP_REGNUM + 1)
    922   1.3  mrg #define LAST_IWMMXT_REGNUM	(FIRST_IWMMXT_REGNUM + 15)
    923   1.3  mrg 
    924   1.1  mrg /* Need to sync with WCGR in iwmmxt.md.  */
    925   1.1  mrg #define FIRST_IWMMXT_GR_REGNUM	(LAST_IWMMXT_REGNUM + 1)
    926   1.1  mrg #define LAST_IWMMXT_GR_REGNUM	(FIRST_IWMMXT_GR_REGNUM + 3)
    927   1.1  mrg 
    928   1.1  mrg #define IS_IWMMXT_REGNUM(REGNUM) \
    929   1.1  mrg   (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
    930   1.3  mrg #define IS_IWMMXT_GR_REGNUM(REGNUM) \
    931   1.1  mrg   (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
    932   1.1  mrg 
    933   1.3  mrg /* Base register for access to local variables of the function.  */
    934   1.1  mrg #define FRAME_POINTER_REGNUM	102
    935   1.3  mrg 
    936   1.3  mrg /* Base register for access to arguments of the function.  */
    937   1.1  mrg #define ARG_POINTER_REGNUM	103
    938   1.1  mrg 
    939   1.1  mrg #define FIRST_VFP_REGNUM	16
    940   1.1  mrg #define D7_VFP_REGNUM		(FIRST_VFP_REGNUM + 15)
    941   1.1  mrg #define LAST_VFP_REGNUM	\
    942   1.1  mrg   (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
    943   1.1  mrg 
    944   1.1  mrg #define IS_VFP_REGNUM(REGNUM) \
    945   1.1  mrg   (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
    946   1.1  mrg 
    947   1.1  mrg /* VFP registers are split into two types: those defined by VFP versions < 3
    948   1.1  mrg    have D registers overlaid on consecutive pairs of S registers. VFP version 3
    949   1.3  mrg    defines 16 new D registers (d16-d31) which, for simplicity and correctness
    950   1.3  mrg    in various parts of the backend, we implement as "fake" single-precision
    951   1.3  mrg    registers (which would be S32-S63, but cannot be used in that way).  The
    952   1.1  mrg    following macros define these ranges of registers.  */
    953   1.1  mrg #define LAST_LO_VFP_REGNUM	(FIRST_VFP_REGNUM + 31)
    954   1.1  mrg #define FIRST_HI_VFP_REGNUM	(LAST_LO_VFP_REGNUM + 1)
    955   1.1  mrg #define LAST_HI_VFP_REGNUM	(FIRST_HI_VFP_REGNUM + 31)
    956   1.1  mrg 
    957   1.1  mrg #define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
    958   1.1  mrg   ((REGNUM) <= LAST_LO_VFP_REGNUM)
    959   1.1  mrg 
    960   1.1  mrg /* DFmode values are only valid in even register pairs.  */
    961   1.1  mrg #define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
    962   1.1  mrg   ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
    963   1.1  mrg 
    964   1.1  mrg /* Neon Quad values must start at a multiple of four registers.  */
    965   1.1  mrg #define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
    966   1.1  mrg   ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
    967   1.1  mrg 
    968   1.1  mrg /* Neon structures of vectors must be in even register pairs and there
    969   1.1  mrg    must be enough registers available.  Because of various patterns
    970   1.1  mrg    requiring quad registers, we require them to start at a multiple of
    971   1.1  mrg    four.  */
    972   1.3  mrg #define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
    973   1.1  mrg   ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
    974   1.3  mrg    && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
    975   1.3  mrg 
    976   1.1  mrg /* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP.  */
    977   1.1  mrg /* Intel Wireless MMX Technology registers add 16 + 4 more.  */
    978   1.1  mrg /* VFP (VFP3) adds 32 (64) + 1 VFPCC.  */
    979   1.1  mrg #define FIRST_PSEUDO_REGISTER   104
    980   1.1  mrg 
    981   1.1  mrg #define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
    982   1.1  mrg 
    983   1.1  mrg /* Value should be nonzero if functions must have frame pointers.
    984   1.1  mrg    Zero means the frame pointer need not be set up (and parms may be accessed
    985   1.1  mrg    via the stack pointer) in functions that seem suitable.
    986   1.1  mrg    If we have to have a frame pointer we might as well make use of it.
    987   1.1  mrg    APCS says that the frame pointer does not need to be pushed in leaf
    988   1.1  mrg    functions, or simple tail call functions.  */
    989   1.1  mrg 
    990   1.1  mrg #ifndef SUBTARGET_FRAME_POINTER_REQUIRED
    991   1.1  mrg #define SUBTARGET_FRAME_POINTER_REQUIRED 0
    992   1.1  mrg #endif
    993   1.1  mrg 
    994   1.1  mrg /* Return number of consecutive hard regs needed starting at reg REGNO
    995   1.3  mrg    to hold something of mode MODE.
    996   1.1  mrg    This is ordinarily the length in words of a value of mode MODE
    997   1.1  mrg    but can be less for certain modes in special long registers.
    998   1.3  mrg 
    999   1.1  mrg    On the ARM core regs are UNITS_PER_WORD bits wide.  */
   1000   1.1  mrg #define HARD_REGNO_NREGS(REGNO, MODE)  	\
   1001   1.1  mrg   ((TARGET_32BIT			\
   1002   1.1  mrg     && REGNO > PC_REGNUM		\
   1003   1.1  mrg     && REGNO != FRAME_POINTER_REGNUM	\
   1004   1.1  mrg     && REGNO != ARG_POINTER_REGNUM)	\
   1005   1.1  mrg     && !IS_VFP_REGNUM (REGNO)		\
   1006   1.1  mrg    ? 1 : ARM_NUM_REGS (MODE))
   1007   1.1  mrg 
   1008   1.3  mrg /* Return true if REGNO is suitable for holding a quantity of type MODE.  */
   1009   1.1  mrg #define HARD_REGNO_MODE_OK(REGNO, MODE)					\
   1010   1.1  mrg   arm_hard_regno_mode_ok ((REGNO), (MODE))
   1011   1.1  mrg 
   1012   1.1  mrg #define MODES_TIEABLE_P(MODE1, MODE2) arm_modes_tieable_p (MODE1, MODE2)
   1013   1.1  mrg 
   1014   1.1  mrg #define VALID_IWMMXT_REG_MODE(MODE) \
   1015   1.1  mrg  (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
   1016   1.5  mrg 
   1017   1.1  mrg /* Modes valid for Neon D registers.  */
   1018   1.1  mrg #define VALID_NEON_DREG_MODE(MODE) \
   1019   1.1  mrg   ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
   1020   1.1  mrg    || (MODE) == V4HFmode || (MODE) == V2SFmode || (MODE) == DImode)
   1021   1.7  mrg 
   1022   1.1  mrg /* Modes valid for Neon Q registers.  */
   1023   1.1  mrg #define VALID_NEON_QREG_MODE(MODE) \
   1024   1.1  mrg   ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
   1025   1.1  mrg    || (MODE) == V8HFmode || (MODE) == V4SFmode || (MODE) == V2DImode)
   1026   1.1  mrg 
   1027   1.1  mrg /* Structure modes valid for Neon registers.  */
   1028   1.3  mrg #define VALID_NEON_STRUCT_MODE(MODE) \
   1029   1.3  mrg   ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
   1030   1.3  mrg    || (MODE) == CImode || (MODE) == XImode)
   1031   1.1  mrg 
   1032   1.1  mrg /* The register numbers in sequence, for passing to arm_gen_load_multiple.  */
   1033   1.1  mrg extern int arm_regs_in_sequence[];
   1034   1.1  mrg 
   1035   1.1  mrg /* The order in which register should be allocated.  It is good to use ip
   1036   1.1  mrg    since no saving is required (though calls clobber it) and it never contains
   1037   1.1  mrg    function parameters.  It is quite good to use lr since other calls may
   1038   1.1  mrg    clobber it anyway.  Allocate r0 through r3 in reverse order since r3 is
   1039   1.1  mrg    least likely to contain a function parameter; in addition results are
   1040   1.1  mrg    returned in r0.
   1041   1.1  mrg    For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
   1042   1.3  mrg    then D8-D15.  The reason for doing this is to attempt to reduce register
   1043   1.3  mrg    pressure when both single- and double-precision registers are used in a
   1044   1.3  mrg    function.  */
   1045   1.3  mrg 
   1046   1.1  mrg #define VREG(X)  (FIRST_VFP_REGNUM + (X))
   1047   1.1  mrg #define WREG(X)  (FIRST_IWMMXT_REGNUM + (X))
   1048   1.3  mrg #define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
   1049   1.3  mrg 
   1050   1.3  mrg #define REG_ALLOC_ORDER				\
   1051   1.3  mrg {						\
   1052   1.3  mrg   /* General registers.  */			\
   1053   1.3  mrg   3,  2,  1,  0,  12, 14,  4,  5,		\
   1054   1.3  mrg   6,  7,  8,  9,  10, 11,			\
   1055   1.3  mrg   /* High VFP registers.  */			\
   1056   1.3  mrg   VREG(32), VREG(33), VREG(34), VREG(35),	\
   1057   1.3  mrg   VREG(36), VREG(37), VREG(38), VREG(39),	\
   1058   1.3  mrg   VREG(40), VREG(41), VREG(42), VREG(43),	\
   1059   1.3  mrg   VREG(44), VREG(45), VREG(46), VREG(47),	\
   1060   1.3  mrg   VREG(48), VREG(49), VREG(50), VREG(51),	\
   1061   1.3  mrg   VREG(52), VREG(53), VREG(54), VREG(55),	\
   1062   1.3  mrg   VREG(56), VREG(57), VREG(58), VREG(59),	\
   1063   1.3  mrg   VREG(60), VREG(61), VREG(62), VREG(63),	\
   1064   1.3  mrg   /* VFP argument registers.  */		\
   1065   1.3  mrg   VREG(15), VREG(14), VREG(13), VREG(12),	\
   1066   1.3  mrg   VREG(11), VREG(10), VREG(9),  VREG(8),	\
   1067   1.3  mrg   VREG(7),  VREG(6),  VREG(5),  VREG(4),	\
   1068   1.3  mrg   VREG(3),  VREG(2),  VREG(1),  VREG(0),	\
   1069   1.3  mrg   /* VFP call-saved registers.  */		\
   1070   1.3  mrg   VREG(16), VREG(17), VREG(18), VREG(19),	\
   1071   1.3  mrg   VREG(20), VREG(21), VREG(22), VREG(23),	\
   1072   1.3  mrg   VREG(24), VREG(25), VREG(26), VREG(27),	\
   1073   1.3  mrg   VREG(28), VREG(29), VREG(30), VREG(31),	\
   1074   1.3  mrg   /* IWMMX registers.  */			\
   1075   1.3  mrg   WREG(0),  WREG(1),  WREG(2),  WREG(3),	\
   1076   1.3  mrg   WREG(4),  WREG(5),  WREG(6),  WREG(7),	\
   1077   1.3  mrg   WREG(8),  WREG(9),  WREG(10), WREG(11),	\
   1078   1.3  mrg   WREG(12), WREG(13), WREG(14), WREG(15),	\
   1079   1.3  mrg   WGREG(0), WGREG(1), WGREG(2), WGREG(3),	\
   1080   1.1  mrg   /* Registers not for general use.  */		\
   1081   1.1  mrg   CC_REGNUM, VFPCC_REGNUM,			\
   1082   1.1  mrg   FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM,	\
   1083   1.3  mrg   SP_REGNUM, PC_REGNUM 				\
   1084   1.3  mrg }
   1085   1.3  mrg 
   1086   1.3  mrg /* Use different register alloc ordering for Thumb.  */
   1087   1.5  mrg #define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
   1088   1.1  mrg 
   1089   1.1  mrg /* Tell IRA to use the order we define rather than messing it up with its
   1090   1.1  mrg    own cost calculations.  */
   1091   1.1  mrg #define HONOR_REG_ALLOC_ORDER 1
   1092   1.1  mrg 
   1093   1.1  mrg /* Interrupt functions can only use registers that have already been
   1094   1.1  mrg    saved by the prologue, even if they would normally be
   1095   1.1  mrg    call-clobbered.  */
   1096   1.1  mrg #define HARD_REGNO_RENAME_OK(SRC, DST)					\
   1097   1.1  mrg 	(! IS_INTERRUPT (cfun->machine->func_type) ||			\
   1098   1.3  mrg 	 df_regs_ever_live_p (DST))
   1099   1.1  mrg 
   1100   1.1  mrg /* Register and constant classes.  */
   1102   1.3  mrg 
   1103   1.3  mrg /* Register classes.  */
   1104   1.3  mrg enum reg_class
   1105   1.3  mrg {
   1106   1.5  mrg   NO_REGS,
   1107   1.3  mrg   LO_REGS,
   1108   1.3  mrg   STACK_REG,
   1109   1.1  mrg   BASE_REGS,
   1110   1.1  mrg   HI_REGS,
   1111   1.1  mrg   CALLER_SAVE_REGS,
   1112   1.1  mrg   GENERAL_REGS,
   1113   1.3  mrg   CORE_REGS,
   1114   1.1  mrg   VFP_D0_D7_REGS,
   1115   1.1  mrg   VFP_LO_REGS,
   1116   1.1  mrg   VFP_HI_REGS,
   1117   1.3  mrg   VFP_REGS,
   1118   1.3  mrg   IWMMXT_REGS,
   1119   1.1  mrg   IWMMXT_GR_REGS,
   1120   1.1  mrg   CC_REG,
   1121   1.1  mrg   VFPCC_REG,
   1122   1.1  mrg   SFP_REG,
   1123   1.1  mrg   AFP_REG,
   1124   1.1  mrg   ALL_REGS,
   1125   1.1  mrg   LIM_REG_CLASSES
   1126   1.1  mrg };
   1127   1.1  mrg 
   1128   1.1  mrg #define N_REG_CLASSES  (int) LIM_REG_CLASSES
   1129   1.3  mrg 
   1130   1.3  mrg /* Give names of register classes as strings for dump file.  */
   1131   1.3  mrg #define REG_CLASS_NAMES  \
   1132   1.3  mrg {			\
   1133   1.5  mrg   "NO_REGS",		\
   1134   1.3  mrg   "LO_REGS",		\
   1135   1.3  mrg   "STACK_REG",		\
   1136   1.1  mrg   "BASE_REGS",		\
   1137   1.1  mrg   "HI_REGS",		\
   1138   1.1  mrg   "CALLER_SAVE_REGS",	\
   1139   1.1  mrg   "GENERAL_REGS",	\
   1140   1.3  mrg   "CORE_REGS",		\
   1141   1.1  mrg   "VFP_D0_D7_REGS",	\
   1142   1.1  mrg   "VFP_LO_REGS",	\
   1143   1.1  mrg   "VFP_HI_REGS",	\
   1144   1.3  mrg   "VFP_REGS",		\
   1145   1.3  mrg   "IWMMXT_REGS",	\
   1146   1.3  mrg   "IWMMXT_GR_REGS",	\
   1147   1.1  mrg   "CC_REG",		\
   1148   1.1  mrg   "VFPCC_REG",		\
   1149   1.1  mrg   "SFP_REG",		\
   1150   1.1  mrg   "AFP_REG",		\
   1151   1.1  mrg   "ALL_REGS"		\
   1152   1.1  mrg }
   1153   1.1  mrg 
   1154   1.1  mrg /* Define which registers fit in which classes.
   1155   1.1  mrg    This is an initializer for a vector of HARD_REG_SET
   1156   1.1  mrg    of length N_REG_CLASSES.  */
   1157   1.1  mrg #define REG_CLASS_CONTENTS						\
   1158   1.3  mrg {									\
   1159   1.5  mrg   { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS  */	\
   1160   1.3  mrg   { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */	\
   1161   1.3  mrg   { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */	\
   1162   1.3  mrg   { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */	\
   1163   1.3  mrg   { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */	\
   1164   1.3  mrg   { 0x0000100F, 0x00000000, 0x00000000, 0x00000000 }, /* CALLER_SAVE_REGS */ \
   1165   1.3  mrg   { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
   1166   1.3  mrg   { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */	\
   1167   1.3  mrg   { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS  */ \
   1168   1.3  mrg   { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS  */ \
   1169   1.3  mrg   { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS  */ \
   1170   1.3  mrg   { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS  */	\
   1171   1.3  mrg   { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */	\
   1172   1.5  mrg   { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
   1173   1.1  mrg   { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */	\
   1174   1.1  mrg   { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */	\
   1175   1.1  mrg   { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */	\
   1176   1.1  mrg   { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */	\
   1177   1.1  mrg   { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x0000000F }  /* ALL_REGS */	\
   1178   1.1  mrg }
   1179   1.1  mrg 
   1180   1.1  mrg /* Any of the VFP register classes.  */
   1181   1.1  mrg #define IS_VFP_CLASS(X) \
   1182   1.1  mrg   ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
   1183   1.1  mrg    || (X) == VFP_HI_REGS || (X) == VFP_REGS)
   1184   1.1  mrg 
   1185   1.1  mrg /* The same information, inverted:
   1186   1.3  mrg    Return the class number of the smallest class containing
   1187   1.3  mrg    reg number REGNO.  This could be a conditional expression
   1188   1.3  mrg    or could index an array.  */
   1189   1.3  mrg #define REGNO_REG_CLASS(REGNO)  arm_regno_class (REGNO)
   1190   1.3  mrg 
   1191   1.3  mrg /* In VFPv1, VFP registers could only be accessed in the mode they
   1192   1.3  mrg    were set, so subregs would be invalid there.  However, we don't
   1193   1.3  mrg    support VFPv1 at the moment, and the restriction was lifted in
   1194   1.3  mrg    VFPv2.
   1195   1.3  mrg    In big-endian mode, modes greater than word size (i.e. DFmode) are stored in
   1196   1.3  mrg    VFP registers in little-endian order.  We can't describe that accurately to
   1197  1.10  mrg    GCC, so avoid taking subregs of such values.
   1198   1.3  mrg    The only exception is going from a 128-bit to a 64-bit type.  In that case
   1199   1.3  mrg    the data layout happens to be consistent for big-endian, so we explicitly allow
   1200   1.3  mrg    that case.  */
   1201   1.3  mrg #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS)		\
   1202   1.1  mrg   (TARGET_BIG_END						\
   1203   1.1  mrg    && !(GET_MODE_SIZE (FROM) == 16 && GET_MODE_SIZE (TO) == 8)	\
   1204   1.1  mrg    && (GET_MODE_SIZE (FROM) > UNITS_PER_WORD			\
   1205   1.1  mrg        || GET_MODE_SIZE (TO) > UNITS_PER_WORD)			\
   1206   1.1  mrg    && reg_classes_intersect_p (VFP_REGS, (CLASS)))
   1207   1.1  mrg 
   1208   1.1  mrg /* The class value for index registers, and the one for base regs.  */
   1209   1.1  mrg #define INDEX_REG_CLASS  (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
   1210   1.5  mrg #define BASE_REG_CLASS   (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
   1211   1.5  mrg 
   1212   1.5  mrg /* For the Thumb the high registers cannot be used as base registers
   1213   1.5  mrg    when addressing quantities in QI or HI mode; if we don't know the
   1214   1.1  mrg    mode, then we must be conservative.  */
   1215   1.1  mrg #define MODE_BASE_REG_CLASS(MODE)				\
   1216   1.1  mrg   (TARGET_32BIT ? CORE_REGS					\
   1217   1.1  mrg    : GET_MODE_SIZE (MODE) >= 4 ? BASE_REGS			\
   1218   1.1  mrg    : LO_REGS)
   1219   1.3  mrg 
   1220   1.1  mrg /* For Thumb we can not support SP+reg addressing, so we return LO_REGS
   1221   1.1  mrg    instead of BASE_REGS.  */
   1222   1.1  mrg #define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
   1223   1.3  mrg 
   1224   1.3  mrg /* When this hook returns true for MODE, the compiler allows
   1225   1.1  mrg    registers explicitly used in the rtl to be used as spill registers
   1226   1.1  mrg    but prevents the compiler from extending the lifetime of these
   1227   1.1  mrg    registers.  */
   1228   1.5  mrg #define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
   1229   1.5  mrg   arm_small_register_classes_for_mode_p
   1230   1.5  mrg 
   1231   1.5  mrg /* Must leave BASE_REGS reloads alone */
   1232   1.5  mrg #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X)		\
   1233   1.5  mrg   (lra_in_progress ? NO_REGS						\
   1234   1.1  mrg    : ((CLASS) != LO_REGS && (CLASS) != BASE_REGS			\
   1235   1.1  mrg       ? ((true_regnum (X) == -1 ? LO_REGS				\
   1236   1.5  mrg          : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS	\
   1237   1.5  mrg          : NO_REGS)) 							\
   1238   1.5  mrg       : NO_REGS))
   1239   1.5  mrg 
   1240   1.5  mrg #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X)		\
   1241   1.5  mrg   (lra_in_progress ? NO_REGS						\
   1242   1.1  mrg    : (CLASS) != LO_REGS && (CLASS) != BASE_REGS				\
   1243   1.1  mrg       ? ((true_regnum (X) == -1 ? LO_REGS				\
   1244   1.1  mrg          : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS	\
   1245   1.1  mrg          : NO_REGS)) 							\
   1246   1.1  mrg       : NO_REGS)
   1247   1.1  mrg 
   1248  1.10  mrg /* Return the register class of a scratch register needed to copy IN into
   1249   1.1  mrg    or out of a register in CLASS in MODE.  If it can be done directly,
   1250   1.1  mrg    NO_REGS is returned.  */
   1251   1.1  mrg #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X)		\
   1252   1.1  mrg   /* Restrict which direct reloads are allowed for VFP/iWMMXt regs.  */ \
   1253   1.1  mrg   ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS))			\
   1254   1.1  mrg    ? coproc_secondary_reload_class (MODE, X, FALSE)		\
   1255   1.1  mrg    : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS)			\
   1256   1.1  mrg    ? coproc_secondary_reload_class (MODE, X, TRUE)		\
   1257   1.1  mrg    : TARGET_32BIT						\
   1258   1.1  mrg    ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
   1259   1.1  mrg     ? GENERAL_REGS : NO_REGS)					\
   1260  1.10  mrg    : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
   1261   1.1  mrg 
   1262   1.1  mrg /* If we need to load shorts byte-at-a-time, then we need a scratch.  */
   1263   1.1  mrg #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X)		\
   1264   1.3  mrg   /* Restrict which direct reloads are allowed for VFP/iWMMXt regs.  */ \
   1265   1.3  mrg   ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS))			\
   1266   1.3  mrg     ? coproc_secondary_reload_class (MODE, X, FALSE) :		\
   1267   1.1  mrg     (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ?			\
   1268   1.3  mrg     coproc_secondary_reload_class (MODE, X, TRUE) :		\
   1269   1.3  mrg    (TARGET_32BIT ?						\
   1270   1.3  mrg     (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS)	\
   1271   1.3  mrg      && CONSTANT_P (X))						\
   1272   1.3  mrg     ? GENERAL_REGS :						\
   1273   1.3  mrg     (((MODE) == HImode && ! arm_arch4				\
   1274   1.1  mrg       && (MEM_P (X)					\
   1275   1.1  mrg 	  || ((REG_P (X) || GET_CODE (X) == SUBREG)	\
   1276   1.1  mrg 	      && true_regnum (X) == -1)))			\
   1277   1.3  mrg      ? GENERAL_REGS : NO_REGS)					\
   1278   1.3  mrg     : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
   1279   1.1  mrg 
   1280   1.3  mrg /* Return the maximum number of consecutive registers
   1281   1.1  mrg    needed to represent mode MODE in a register of class CLASS.
   1282   1.1  mrg    ARM regs are UNITS_PER_WORD bits.
   1283   1.1  mrg    FIXME: Is this true for iWMMX?  */
   1284   1.1  mrg #define CLASS_MAX_NREGS(CLASS, MODE)  \
   1285   1.1  mrg   (ARM_NUM_REGS (MODE))
   1286   1.1  mrg 
   1287   1.1  mrg /* If defined, gives a class of registers that cannot be used as the
   1288   1.1  mrg    operand of a SUBREG that changes the mode of the object illegally.  */
   1289   1.1  mrg 
   1290   1.1  mrg /* Stack layout; function entry, exit and calling.  */
   1292   1.1  mrg 
   1293   1.1  mrg /* Define this if pushing a word on the stack
   1294   1.1  mrg    makes the stack pointer a smaller address.  */
   1295   1.1  mrg #define STACK_GROWS_DOWNWARD  1
   1296   1.1  mrg 
   1297   1.1  mrg /* Define this to nonzero if the nominal address of the stack frame
   1298   1.1  mrg    is at the high-address end of the local variables;
   1299   1.1  mrg    that is, each additional local variable allocated
   1300   1.1  mrg    goes at a more negative offset in the frame.  */
   1301   1.1  mrg #define FRAME_GROWS_DOWNWARD 1
   1302   1.1  mrg 
   1303   1.1  mrg /* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
   1304   1.1  mrg    When present, it is one word in size, and sits at the top of the frame,
   1305   1.1  mrg    between the soft frame pointer and either r7 or r11.
   1306   1.1  mrg 
   1307   1.1  mrg    We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
   1308   1.1  mrg    and only then if some outgoing arguments are passed on the stack.  It would
   1309   1.1  mrg    be tempting to also check whether the stack arguments are passed by indirect
   1310   1.1  mrg    calls, but there seems to be no reason in principle why a post-reload pass
   1311   1.1  mrg    couldn't convert a direct call into an indirect one.  */
   1312   1.1  mrg #define CALLER_INTERWORKING_SLOT_SIZE			\
   1313   1.1  mrg   (TARGET_CALLER_INTERWORKING				\
   1314   1.1  mrg    && crtl->outgoing_args_size != 0		\
   1315   1.1  mrg    ? UNITS_PER_WORD : 0)
   1316   1.1  mrg 
   1317   1.1  mrg /* Offset within stack frame to start allocating local variables at.
   1318   1.1  mrg    If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
   1319   1.1  mrg    first local allocated.  Otherwise, it is the offset to the BEGINNING
   1320   1.1  mrg    of the first local allocated.  */
   1321   1.1  mrg #define STARTING_FRAME_OFFSET  0
   1322   1.1  mrg 
   1323   1.1  mrg /* If we generate an insn to push BYTES bytes,
   1324   1.1  mrg    this says how many the stack pointer really advances by.  */
   1325   1.1  mrg /* The push insns do not do this rounding implicitly.
   1326   1.1  mrg    So don't define this.  */
   1327   1.1  mrg /* #define PUSH_ROUNDING(NPUSHED)  ROUND_UP_WORD (NPUSHED) */
   1328   1.1  mrg 
   1329   1.1  mrg /* Define this if the maximum size of all the outgoing args is to be
   1330   1.1  mrg    accumulated and pushed during the prologue.  The amount can be
   1331   1.1  mrg    found in the variable crtl->outgoing_args_size.  */
   1332   1.1  mrg #define ACCUMULATE_OUTGOING_ARGS 1
   1333   1.1  mrg 
   1334   1.1  mrg /* Offset of first parameter from the argument pointer register value.  */
   1335   1.1  mrg #define FIRST_PARM_OFFSET(FNDECL)  (TARGET_ARM ? 4 : 0)
   1336   1.1  mrg 
   1337   1.1  mrg /* Amount of memory needed for an untyped call to save all possible return
   1338   1.1  mrg    registers.  */
   1339   1.1  mrg #define APPLY_RESULT_SIZE arm_apply_result_size()
   1340   1.1  mrg 
   1341   1.1  mrg /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
   1342   1.1  mrg    values must be in memory.  On the ARM, they need only do so if larger
   1343   1.1  mrg    than a word, or if they contain elements offset from zero in the struct.  */
   1344   1.1  mrg #define DEFAULT_PCC_STRUCT_RETURN 0
   1345   1.1  mrg 
   1346   1.1  mrg /* These bits describe the different types of function supported
   1347   1.1  mrg    by the ARM backend.  They are exclusive.  i.e. a function cannot be both a
   1348   1.1  mrg    normal function and an interworked function, for example.  Knowing the
   1349   1.1  mrg    type of a function is important for determining its prologue and
   1350   1.1  mrg    epilogue sequences.
   1351   1.1  mrg    Note value 7 is currently unassigned.  Also note that the interrupt
   1352   1.1  mrg    function types all have bit 2 set, so that they can be tested for easily.
   1353   1.1  mrg    Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
   1354   1.1  mrg    machine_function structure is initialized (to zero) func_type will
   1355   1.1  mrg    default to unknown.  This will force the first use of arm_current_func_type
   1356   1.1  mrg    to call arm_compute_func_type.  */
   1357   1.1  mrg #define ARM_FT_UNKNOWN		 0 /* Type has not yet been determined.  */
   1358   1.1  mrg #define ARM_FT_NORMAL		 1 /* Your normal, straightforward function.  */
   1359   1.1  mrg #define ARM_FT_INTERWORKED	 2 /* A function that supports interworking.  */
   1360   1.1  mrg #define ARM_FT_ISR		 4 /* An interrupt service routine.  */
   1361   1.1  mrg #define ARM_FT_FIQ		 5 /* A fast interrupt service routine.  */
   1362   1.1  mrg #define ARM_FT_EXCEPTION	 6 /* An ARM exception handler (subcase of ISR).  */
   1363   1.1  mrg 
   1364   1.1  mrg #define ARM_FT_TYPE_MASK	((1 << 3) - 1)
   1365   1.1  mrg 
   1366   1.1  mrg /* In addition functions can have several type modifiers,
   1367  1.10  mrg    outlined by these bit masks:  */
   1368   1.1  mrg #define ARM_FT_INTERRUPT	(1 << 2) /* Note overlap with FT_ISR and above.  */
   1369   1.1  mrg #define ARM_FT_NAKED		(1 << 3) /* No prologue or epilogue.  */
   1370   1.1  mrg #define ARM_FT_VOLATILE		(1 << 4) /* Does not return.  */
   1371   1.1  mrg #define ARM_FT_NESTED		(1 << 5) /* Embedded inside another func.  */
   1372   1.1  mrg #define ARM_FT_STACKALIGN	(1 << 6) /* Called with misaligned stack.  */
   1373   1.1  mrg #define ARM_FT_CMSE_ENTRY	(1 << 7) /* ARMv8-M non-secure entry function.  */
   1374   1.1  mrg 
   1375   1.1  mrg /* Some macros to test these flags.  */
   1376  1.10  mrg #define ARM_FUNC_TYPE(t)	(t & ARM_FT_TYPE_MASK)
   1377   1.1  mrg #define IS_INTERRUPT(t)		(t & ARM_FT_INTERRUPT)
   1378   1.1  mrg #define IS_VOLATILE(t)     	(t & ARM_FT_VOLATILE)
   1379   1.1  mrg #define IS_NAKED(t)        	(t & ARM_FT_NAKED)
   1380   1.1  mrg #define IS_NESTED(t)       	(t & ARM_FT_NESTED)
   1381   1.1  mrg #define IS_STACKALIGN(t)       	(t & ARM_FT_STACKALIGN)
   1382   1.1  mrg #define IS_CMSE_ENTRY(t)	(t & ARM_FT_CMSE_ENTRY)
   1383   1.1  mrg 
   1384   1.1  mrg 
   1385   1.1  mrg /* Structure used to hold the function stack frame layout.  Offsets are
   1386   1.1  mrg    relative to the stack pointer on function entry.  Positive offsets are
   1387   1.1  mrg    in the direction of stack growth.
   1388   1.1  mrg    Only soft_frame is used in thumb mode.  */
   1389   1.1  mrg 
   1390   1.1  mrg typedef struct GTY(()) arm_stack_offsets
   1391   1.1  mrg {
   1392   1.1  mrg   int saved_args;	/* ARG_POINTER_REGNUM.  */
   1393   1.1  mrg   int frame;		/* ARM_HARD_FRAME_POINTER_REGNUM.  */
   1394   1.1  mrg   int saved_regs;
   1395   1.1  mrg   int soft_frame;	/* FRAME_POINTER_REGNUM.  */
   1396   1.5  mrg   int locals_base;	/* THUMB_HARD_FRAME_POINTER_REGNUM.  */
   1397   1.1  mrg   int outgoing_args;	/* STACK_POINTER_REGNUM.  */
   1398   1.1  mrg   unsigned int saved_regs_mask;
   1399   1.1  mrg }
   1400   1.1  mrg arm_stack_offsets;
   1401   1.1  mrg 
   1402   1.1  mrg #if !defined(GENERATOR_FILE) && !defined (USED_FOR_TARGET)
   1403   1.1  mrg /* A C structure for machine-specific, per-function data.
   1404   1.1  mrg    This is added to the cfun structure.  */
   1405   1.1  mrg typedef struct GTY(()) machine_function
   1406   1.1  mrg {
   1407   1.1  mrg   /* Additional stack adjustment in __builtin_eh_throw.  */
   1408   1.1  mrg   rtx eh_epilogue_sp_ofs;
   1409   1.1  mrg   /* Records if LR has to be saved for far jumps.  */
   1410   1.1  mrg   int far_jump_used;
   1411   1.1  mrg   /* Records if ARG_POINTER was ever live.  */
   1412   1.1  mrg   int arg_pointer_live;
   1413   1.1  mrg   /* Records if the save of LR has been eliminated.  */
   1414   1.1  mrg   int lr_save_eliminated;
   1415   1.1  mrg   /* The size of the stack frame.  Only valid after reload.  */
   1416   1.1  mrg   arm_stack_offsets stack_offsets;
   1417   1.1  mrg   /* Records the type of the current function.  */
   1418   1.1  mrg   unsigned long func_type;
   1419   1.1  mrg   /* Record if the function has a variable argument list.  */
   1420   1.1  mrg   int uses_anonymous_args;
   1421   1.1  mrg   /* Records if sibcalls are blocked because an argument
   1422   1.1  mrg      register is needed to preserve stack alignment.  */
   1423   1.1  mrg   int sibcall_blocked;
   1424   1.1  mrg   /* The PIC register for this function.  This might be a pseudo.  */
   1425   1.1  mrg   rtx pic_reg;
   1426   1.1  mrg   /* Labels for per-function Thumb call-via stubs.  One per potential calling
   1427   1.3  mrg      register.  We can never call via LR or PC.  We can call via SP if a
   1428   1.3  mrg      trampoline happens to be on the top of the stack.  */
   1429   1.3  mrg   rtx call_via[14];
   1430   1.3  mrg   /* Set to 1 when a return insn is output, this means that the epilogue
   1431   1.3  mrg      is not needed.  */
   1432   1.3  mrg   int return_used_this_function;
   1433   1.5  mrg   /* When outputting Thumb-1 code, record the last insn that provides
   1434   1.5  mrg      information about condition codes, and the comparison operands.  */
   1435   1.5  mrg   rtx thumb1_cc_insn;
   1436   1.8  mrg   rtx thumb1_cc_op0;
   1437   1.8  mrg   rtx thumb1_cc_op1;
   1438   1.8  mrg   /* Also record the CC mode that is supported.  */
   1439   1.1  mrg   machine_mode thumb1_cc_mode;
   1440   1.1  mrg   /* Set to 1 after arm_reorg has started.  */
   1441   1.3  mrg   int after_arm_reorg;
   1442   1.1  mrg   /* The number of bytes used to store the static chain register on the
   1443   1.1  mrg      stack, above the stack frame.  */
   1444   1.1  mrg   int static_chain_stack_bytes;
   1445   1.1  mrg }
   1446   1.1  mrg machine_function;
   1447   1.1  mrg #endif
   1448   1.1  mrg 
   1449   1.1  mrg /* As in the machine_function, a global set of call-via labels, for code
   1450   1.1  mrg    that is in text_section.  */
   1451   1.1  mrg extern GTY(()) rtx thumb_call_via_label[14];
   1452   1.1  mrg 
   1453   1.1  mrg /* The number of potential ways of assigning to a co-processor.  */
   1454   1.1  mrg #define ARM_NUM_COPROC_SLOTS 1
   1455   1.1  mrg 
   1456   1.1  mrg /* Enumeration of procedure calling standard variants.  We don't really
   1457   1.1  mrg    support all of these yet.  */
   1458   1.1  mrg enum arm_pcs
   1459   1.1  mrg {
   1460   1.1  mrg   ARM_PCS_AAPCS,	/* Base standard AAPCS.  */
   1461   1.1  mrg   ARM_PCS_AAPCS_VFP,	/* Use VFP registers for floating point values.  */
   1462   1.1  mrg   ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors.  */
   1463   1.1  mrg   /* This must be the last AAPCS variant.  */
   1464   1.3  mrg   ARM_PCS_AAPCS_LOCAL,	/* Private call within this compilation unit.  */
   1465   1.3  mrg   ARM_PCS_ATPCS,	/* ATPCS.  */
   1466   1.3  mrg   ARM_PCS_APCS,		/* APCS (legacy Linux etc).  */
   1467   1.5  mrg   ARM_PCS_UNKNOWN
   1468   1.1  mrg };
   1469   1.1  mrg 
   1470   1.1  mrg /* Default procedure calling standard of current compilation unit. */
   1471   1.1  mrg extern enum arm_pcs arm_pcs_default;
   1472   1.1  mrg 
   1473   1.1  mrg #if !defined (USED_FOR_TARGET)
   1474   1.1  mrg /* A C type for declaring a variable that is used as the first argument of
   1475   1.1  mrg    `FUNCTION_ARG' and other related values.  */
   1476   1.1  mrg typedef struct
   1477   1.1  mrg {
   1478   1.1  mrg   /* This is the number of registers of arguments scanned so far.  */
   1479   1.1  mrg   int nregs;
   1480   1.1  mrg   /* This is the number of iWMMXt register arguments scanned so far.  */
   1481   1.1  mrg   int iwmmxt_nregs;
   1482   1.1  mrg   int named_count;
   1483   1.1  mrg   int nargs;
   1484   1.1  mrg   /* Which procedure call variant to use for this call.  */
   1485   1.1  mrg   enum arm_pcs pcs_variant;
   1486   1.1  mrg 
   1487   1.1  mrg   /* AAPCS related state tracking.  */
   1488   1.1  mrg   int aapcs_arg_processed;  /* No need to lay out this argument again.  */
   1489   1.1  mrg   int aapcs_cprc_slot;      /* Index of co-processor rules to handle
   1490   1.1  mrg 			       this argument, or -1 if using core
   1491   1.1  mrg 			       registers.  */
   1492   1.1  mrg   int aapcs_ncrn;
   1493   1.1  mrg   int aapcs_next_ncrn;
   1494   1.1  mrg   rtx aapcs_reg;	    /* Register assigned to this argument.  */
   1495   1.1  mrg   int aapcs_partial;	    /* How many bytes are passed in regs (if
   1496   1.1  mrg 			       split between core regs and stack.
   1497   1.1  mrg 			       Zero otherwise.  */
   1498   1.1  mrg   int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
   1499   1.1  mrg   int can_split;	    /* Argument can be split between core regs
   1500   1.1  mrg 			       and the stack.  */
   1501   1.5  mrg   /* Private data for tracking VFP register allocation */
   1502   1.1  mrg   unsigned aapcs_vfp_regs_free;
   1503   1.1  mrg   unsigned aapcs_vfp_reg_alloc;
   1504   1.1  mrg   int aapcs_vfp_rcount;
   1505   1.1  mrg   MACHMODE aapcs_vfp_rmode;
   1506   1.1  mrg } CUMULATIVE_ARGS;
   1507   1.1  mrg #endif
   1508   1.1  mrg 
   1509   1.1  mrg #define FUNCTION_ARG_PADDING(MODE, TYPE) \
   1510   1.1  mrg   (arm_pad_arg_upward (MODE, TYPE) ? upward : downward)
   1511   1.1  mrg 
   1512   1.1  mrg #define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
   1513   1.1  mrg   (arm_pad_reg_upward (MODE, TYPE, FIRST) ? upward : downward)
   1514   1.1  mrg 
   1515   1.1  mrg /* For AAPCS, padding should never be below the argument. For other ABIs,
   1516   1.1  mrg  * mimic the default.  */
   1517   1.1  mrg #define PAD_VARARGS_DOWN \
   1518   1.1  mrg   ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
   1519   1.1  mrg 
   1520   1.1  mrg /* Initialize a variable CUM of type CUMULATIVE_ARGS
   1521   1.1  mrg    for a call to a function whose data type is FNTYPE.
   1522   1.1  mrg    For a library call, FNTYPE is 0.
   1523   1.1  mrg    On the ARM, the offset starts at 0.  */
   1524   1.1  mrg #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
   1525  1.10  mrg   arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
   1526   1.1  mrg 
   1527   1.1  mrg /* 1 if N is a possible register number for function argument passing.
   1528   1.1  mrg    On the ARM, r0-r3 are used to pass args.  */
   1529   1.1  mrg #define FUNCTION_ARG_REGNO_P(REGNO)					\
   1530   1.1  mrg    (IN_RANGE ((REGNO), 0, 3)						\
   1531   1.1  mrg     || (TARGET_AAPCS_BASED && TARGET_HARD_FLOAT				\
   1532   1.1  mrg 	&& IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15))	\
   1533   1.1  mrg     || (TARGET_IWMMXT_ABI						\
   1534   1.1  mrg 	&& IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
   1535   1.1  mrg 
   1536   1.1  mrg 
   1537   1.1  mrg /* If your target environment doesn't prefix user functions with an
   1539   1.1  mrg    underscore, you may wish to re-define this to prevent any conflicts.  */
   1540   1.1  mrg #ifndef ARM_MCOUNT_NAME
   1541   1.1  mrg #define ARM_MCOUNT_NAME "*mcount"
   1542   1.1  mrg #endif
   1543   1.1  mrg 
   1544   1.1  mrg /* Call the function profiler with a given profile label.  The Acorn
   1545   1.1  mrg    compiler puts this BEFORE the prolog but gcc puts it afterwards.
   1546   1.1  mrg    On the ARM the full profile code will look like:
   1547   1.1  mrg 	.data
   1548   1.1  mrg 	LP1
   1549   1.1  mrg 		.word	0
   1550   1.1  mrg 	.text
   1551   1.1  mrg 		mov	ip, lr
   1552   1.1  mrg 		bl	mcount
   1553   1.1  mrg 		.word	LP1
   1554   1.1  mrg 
   1555   1.1  mrg    profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
   1556   1.1  mrg    will output the .text section.
   1557   1.1  mrg 
   1558   1.1  mrg    The ``mov ip,lr'' seems like a good idea to stick with cc convention.
   1559   1.1  mrg    ``prof'' doesn't seem to mind about this!
   1560   1.1  mrg 
   1561   1.1  mrg    Note - this version of the code is designed to work in both ARM and
   1562   1.1  mrg    Thumb modes.  */
   1563   1.1  mrg #ifndef ARM_FUNCTION_PROFILER
   1564   1.1  mrg #define ARM_FUNCTION_PROFILER(STREAM, LABELNO)  	\
   1565   1.1  mrg {							\
   1566   1.1  mrg   char temp[20];					\
   1567   1.1  mrg   rtx sym;						\
   1568   1.1  mrg 							\
   1569   1.1  mrg   asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t",		\
   1570   1.1  mrg 	   IP_REGNUM, LR_REGNUM);			\
   1571   1.1  mrg   assemble_name (STREAM, ARM_MCOUNT_NAME);		\
   1572   1.1  mrg   fputc ('\n', STREAM);					\
   1573   1.1  mrg   ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO);	\
   1574   1.1  mrg   sym = gen_rtx_SYMBOL_REF (Pmode, temp);		\
   1575   1.1  mrg   assemble_aligned_integer (UNITS_PER_WORD, sym);	\
   1576   1.1  mrg }
   1577   1.1  mrg #endif
   1578   1.1  mrg 
   1579   1.1  mrg #ifdef THUMB_FUNCTION_PROFILER
   1580   1.1  mrg #define FUNCTION_PROFILER(STREAM, LABELNO)		\
   1581   1.1  mrg   if (TARGET_ARM)					\
   1582   1.1  mrg     ARM_FUNCTION_PROFILER (STREAM, LABELNO)		\
   1583   1.1  mrg   else							\
   1584   1.1  mrg     THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
   1585   1.1  mrg #else
   1586   1.1  mrg #define FUNCTION_PROFILER(STREAM, LABELNO)		\
   1587   1.1  mrg     ARM_FUNCTION_PROFILER (STREAM, LABELNO)
   1588   1.1  mrg #endif
   1589   1.1  mrg 
   1590   1.1  mrg /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
   1591   1.1  mrg    the stack pointer does not matter.  The value is tested only in
   1592   1.5  mrg    functions that have frame pointers.
   1593   1.1  mrg    No definition is equivalent to always zero.
   1594   1.1  mrg 
   1595   1.1  mrg    On the ARM, the function epilogue recovers the stack pointer from the
   1596   1.1  mrg    frame.  */
   1597   1.3  mrg #define EXIT_IGNORE_STACK 1
   1598   1.1  mrg 
   1599   1.1  mrg #define EPILOGUE_USES(REGNO) (epilogue_completed && (REGNO) == LR_REGNUM)
   1600   1.1  mrg 
   1601   1.1  mrg /* Determine if the epilogue should be output as RTL.
   1602   1.1  mrg    You should override this if you define FUNCTION_EXTRA_EPILOGUE.  */
   1603   1.1  mrg #define USE_RETURN_INSN(ISCOND)				\
   1604   1.1  mrg   (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
   1605   1.1  mrg 
   1606   1.1  mrg /* Definitions for register eliminations.
   1607   1.1  mrg 
   1608   1.1  mrg    This is an array of structures.  Each structure initializes one pair
   1609   1.1  mrg    of eliminable registers.  The "from" register number is given first,
   1610   1.1  mrg    followed by "to".  Eliminations of the same "from" register are listed
   1611   1.1  mrg    in order of preference.
   1612   1.1  mrg 
   1613   1.1  mrg    We have two registers that can be eliminated on the ARM.  First, the
   1614   1.1  mrg    arg pointer register can often be eliminated in favor of the stack
   1615   1.1  mrg    pointer register.  Secondly, the pseudo frame pointer register can always
   1616   1.1  mrg    be eliminated; it is replaced with either the stack or the real frame
   1617   1.1  mrg    pointer.  Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
   1618   1.1  mrg    because the definition of HARD_FRAME_POINTER_REGNUM is not a constant.  */
   1619   1.1  mrg 
   1620   1.1  mrg #define ELIMINABLE_REGS						\
   1621   1.1  mrg {{ ARG_POINTER_REGNUM,        STACK_POINTER_REGNUM            },\
   1622   1.1  mrg  { ARG_POINTER_REGNUM,        FRAME_POINTER_REGNUM            },\
   1623   1.1  mrg  { ARG_POINTER_REGNUM,        ARM_HARD_FRAME_POINTER_REGNUM   },\
   1624   1.1  mrg  { ARG_POINTER_REGNUM,        THUMB_HARD_FRAME_POINTER_REGNUM },\
   1625   1.1  mrg  { FRAME_POINTER_REGNUM,      STACK_POINTER_REGNUM            },\
   1626   1.1  mrg  { FRAME_POINTER_REGNUM,      ARM_HARD_FRAME_POINTER_REGNUM   },\
   1627   1.1  mrg  { FRAME_POINTER_REGNUM,      THUMB_HARD_FRAME_POINTER_REGNUM }}
   1628   1.1  mrg 
   1629   1.1  mrg /* Define the offset between two registers, one to be eliminated, and the
   1630   1.1  mrg    other its replacement, at the start of a routine.  */
   1631   1.1  mrg #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET)			\
   1632   1.1  mrg   if (TARGET_ARM)							\
   1633   1.1  mrg     (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO);	\
   1634   1.1  mrg   else									\
   1635   1.1  mrg     (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
   1636   1.1  mrg 
   1637   1.1  mrg /* Special case handling of the location of arguments passed on the stack.  */
   1638   1.1  mrg #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
   1639   1.1  mrg 
   1640   1.1  mrg /* Initialize data used by insn expanders.  This is called from insn_emit,
   1641   1.1  mrg    once for every function before code is generated.  */
   1642   1.1  mrg #define INIT_EXPANDERS  arm_init_expanders ()
   1643   1.1  mrg 
   1644   1.1  mrg /* Length in units of the trampoline for entering a nested function.  */
   1645   1.1  mrg #define TRAMPOLINE_SIZE  (TARGET_32BIT ? 16 : 20)
   1646   1.1  mrg 
   1647   1.1  mrg /* Alignment required for a trampoline in bits.  */
   1648   1.1  mrg #define TRAMPOLINE_ALIGNMENT  32
   1649   1.1  mrg 
   1650   1.1  mrg /* Addressing modes, and classification of registers for them.  */
   1652   1.1  mrg #define HAVE_POST_INCREMENT   1
   1653   1.3  mrg #define HAVE_PRE_INCREMENT    TARGET_32BIT
   1654   1.3  mrg #define HAVE_POST_DECREMENT   TARGET_32BIT
   1655   1.3  mrg #define HAVE_PRE_DECREMENT    TARGET_32BIT
   1656   1.3  mrg #define HAVE_PRE_MODIFY_DISP  TARGET_32BIT
   1657   1.3  mrg #define HAVE_POST_MODIFY_DISP TARGET_32BIT
   1658   1.3  mrg #define HAVE_PRE_MODIFY_REG   TARGET_32BIT
   1659   1.3  mrg #define HAVE_POST_MODIFY_REG  TARGET_32BIT
   1660   1.3  mrg 
   1661   1.3  mrg enum arm_auto_incmodes
   1662   1.3  mrg   {
   1663   1.3  mrg     ARM_POST_INC,
   1664   1.3  mrg     ARM_PRE_INC,
   1665   1.3  mrg     ARM_POST_DEC,
   1666   1.3  mrg     ARM_PRE_DEC
   1667   1.3  mrg   };
   1668   1.3  mrg 
   1669   1.3  mrg #define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
   1670   1.3  mrg   (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
   1671   1.3  mrg #define USE_LOAD_POST_INCREMENT(mode) \
   1672   1.3  mrg   ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
   1673   1.3  mrg #define USE_LOAD_PRE_INCREMENT(mode)  \
   1674   1.3  mrg   ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
   1675   1.3  mrg #define USE_LOAD_POST_DECREMENT(mode) \
   1676   1.3  mrg   ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
   1677   1.1  mrg #define USE_LOAD_PRE_DECREMENT(mode)  \
   1678   1.1  mrg   ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
   1679   1.1  mrg 
   1680   1.1  mrg #define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
   1681   1.8  mrg #define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
   1682   1.1  mrg #define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
   1683   1.8  mrg #define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
   1684   1.8  mrg 
   1685   1.1  mrg /* Macros to check register numbers against specific register classes.  */
   1686   1.1  mrg 
   1687   1.1  mrg /* These assume that REGNO is a hard or pseudo reg number.
   1688   1.1  mrg    They give nonzero only if REGNO is a hard reg of the suitable class
   1689   1.1  mrg    or a pseudo reg currently allocated to a suitable hard reg.  */
   1690   1.1  mrg #define TEST_REGNO(R, TEST, VALUE) \
   1691   1.1  mrg   ((R TEST VALUE)	\
   1692   1.1  mrg     || (reg_renumber && ((unsigned) reg_renumber[R] TEST VALUE)))
   1693   1.1  mrg 
   1694   1.1  mrg /* Don't allow the pc to be used.  */
   1695   1.1  mrg #define ARM_REGNO_OK_FOR_BASE_P(REGNO)			\
   1696   1.1  mrg   (TEST_REGNO (REGNO, <, PC_REGNUM)			\
   1697   1.1  mrg    || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM)	\
   1698   1.1  mrg    || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
   1699   1.1  mrg 
   1700   1.1  mrg #define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE)		\
   1701   1.1  mrg   (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM)			\
   1702   1.1  mrg    || (GET_MODE_SIZE (MODE) >= 4				\
   1703   1.1  mrg        && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
   1704   1.1  mrg 
   1705   1.1  mrg #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE)		\
   1706   1.1  mrg   (TARGET_THUMB1					\
   1707   1.1  mrg    ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE)	\
   1708   1.1  mrg    : ARM_REGNO_OK_FOR_BASE_P (REGNO))
   1709   1.1  mrg 
   1710   1.1  mrg /* Nonzero if X can be the base register in a reg+reg addressing mode.
   1711   1.1  mrg    For Thumb, we can not use SP + reg, so reject SP.  */
   1712   1.1  mrg #define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE)	\
   1713   1.1  mrg   REGNO_MODE_OK_FOR_BASE_P (X, QImode)
   1714   1.1  mrg 
   1715   1.1  mrg /* For ARM code, we don't care about the mode, but for Thumb, the index
   1716   1.1  mrg    must be suitable for use in a QImode load.  */
   1717   1.1  mrg #define REGNO_OK_FOR_INDEX_P(REGNO)	\
   1718   1.1  mrg   (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
   1719   1.1  mrg    && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
   1720   1.1  mrg 
   1721   1.1  mrg /* Maximum number of registers that can appear in a valid memory address.
   1722   1.1  mrg    Shifts in addresses can't be by a register.  */
   1723   1.1  mrg #define MAX_REGS_PER_ADDRESS 2
   1724   1.1  mrg 
   1725   1.1  mrg /* Recognize any constant value that is a valid address.  */
   1726   1.1  mrg /* XXX We can address any constant, eventually...  */
   1727   1.1  mrg /* ??? Should the TARGET_ARM here also apply to thumb2?  */
   1728   1.1  mrg #define CONSTANT_ADDRESS_P(X)  			\
   1729   1.1  mrg   (GET_CODE (X) == SYMBOL_REF 			\
   1730   1.1  mrg    && (CONSTANT_POOL_ADDRESS_P (X)		\
   1731   1.1  mrg        || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
   1732   1.1  mrg 
   1733   1.1  mrg /* True if SYMBOL + OFFSET constants must refer to something within
   1734   1.1  mrg    SYMBOL's section.  */
   1735   1.1  mrg #define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
   1736   1.1  mrg 
   1737   1.1  mrg /* Nonzero if all target requires all absolute relocations be R_ARM_ABS32.  */
   1738   1.1  mrg #ifndef TARGET_DEFAULT_WORD_RELOCATIONS
   1739   1.1  mrg #define TARGET_DEFAULT_WORD_RELOCATIONS 0
   1740   1.1  mrg #endif
   1741   1.1  mrg 
   1742   1.1  mrg #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
   1743   1.1  mrg #define SUBTARGET_NAME_ENCODING_LENGTHS
   1744   1.1  mrg #endif
   1745   1.1  mrg 
   1746   1.1  mrg /* This is a C fragment for the inside of a switch statement.
   1747   1.1  mrg    Each case label should return the number of characters to
   1748   1.1  mrg    be stripped from the start of a function's name, if that
   1749   1.1  mrg    name starts with the indicated character.  */
   1750   1.1  mrg #define ARM_NAME_ENCODING_LENGTHS		\
   1751   1.1  mrg   case '*':  return 1;				\
   1752   1.1  mrg   SUBTARGET_NAME_ENCODING_LENGTHS
   1753   1.1  mrg 
   1754   1.1  mrg /* This is how to output a reference to a user-level label named NAME.
   1755   1.1  mrg    `assemble_name' uses this.  */
   1756   1.1  mrg #undef  ASM_OUTPUT_LABELREF
   1757   1.1  mrg #define ASM_OUTPUT_LABELREF(FILE, NAME)		\
   1758   1.1  mrg    arm_asm_output_labelref (FILE, NAME)
   1759   1.1  mrg 
   1760   1.1  mrg /* Output IT instructions for conditionally executed Thumb-2 instructions.  */
   1761   1.1  mrg #define ASM_OUTPUT_OPCODE(STREAM, PTR)	\
   1762   1.1  mrg   if (TARGET_THUMB2)			\
   1763   1.1  mrg     thumb2_asm_output_opcode (STREAM);
   1764   1.1  mrg 
   1765   1.1  mrg /* The EABI specifies that constructors should go in .init_array.
   1766   1.1  mrg    Other targets use .ctors for compatibility.  */
   1767   1.1  mrg #ifndef ARM_EABI_CTORS_SECTION_OP
   1768   1.1  mrg #define ARM_EABI_CTORS_SECTION_OP \
   1769   1.1  mrg   "\t.section\t.init_array,\"aw\",%init_array"
   1770   1.1  mrg #endif
   1771   1.1  mrg #ifndef ARM_EABI_DTORS_SECTION_OP
   1772   1.1  mrg #define ARM_EABI_DTORS_SECTION_OP \
   1773   1.1  mrg   "\t.section\t.fini_array,\"aw\",%fini_array"
   1774   1.1  mrg #endif
   1775   1.1  mrg #define ARM_CTORS_SECTION_OP \
   1776   1.1  mrg   "\t.section\t.ctors,\"aw\",%progbits"
   1777   1.1  mrg #define ARM_DTORS_SECTION_OP \
   1778   1.1  mrg   "\t.section\t.dtors,\"aw\",%progbits"
   1779   1.1  mrg 
   1780   1.1  mrg /* Define CTORS_SECTION_ASM_OP.  */
   1781   1.1  mrg #undef CTORS_SECTION_ASM_OP
   1782   1.1  mrg #undef DTORS_SECTION_ASM_OP
   1783   1.1  mrg #ifndef IN_LIBGCC2
   1784   1.1  mrg # define CTORS_SECTION_ASM_OP \
   1785   1.1  mrg    (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
   1786   1.1  mrg # define DTORS_SECTION_ASM_OP \
   1787   1.1  mrg    (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
   1788   1.1  mrg #else /* !defined (IN_LIBGCC2) */
   1789   1.1  mrg /* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
   1790   1.1  mrg    so we cannot use the definition above.  */
   1791   1.1  mrg # ifdef __ARM_EABI__
   1792   1.1  mrg /* The .ctors section is not part of the EABI, so we do not define
   1793   1.1  mrg    CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
   1794   1.1  mrg    from trying to use it.  We do define it when doing normal
   1795   1.1  mrg    compilation, as .init_array can be used instead of .ctors.  */
   1796   1.1  mrg /* There is no need to emit begin or end markers when using
   1797   1.1  mrg    init_array; the dynamic linker will compute the size of the
   1798   1.1  mrg    array itself based on special symbols created by the static
   1799   1.1  mrg    linker.  However, we do need to arrange to set up
   1800   1.1  mrg    exception-handling here.  */
   1801   1.1  mrg #   define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
   1802   1.1  mrg #   define CTOR_LIST_END /* empty */
   1803   1.1  mrg #   define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
   1804   1.1  mrg #   define DTOR_LIST_END /* empty */
   1805   1.1  mrg # else /* !defined (__ARM_EABI__) */
   1806   1.1  mrg #   define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
   1807   1.1  mrg #   define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
   1808   1.1  mrg # endif /* !defined (__ARM_EABI__) */
   1809   1.1  mrg #endif /* !defined (IN_LIBCC2) */
   1810   1.1  mrg 
   1811   1.1  mrg /* True if the operating system can merge entities with vague linkage
   1812   1.1  mrg    (e.g., symbols in COMDAT group) during dynamic linking.  */
   1813   1.1  mrg #ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
   1814   1.1  mrg #define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
   1815   1.1  mrg #endif
   1816   1.1  mrg 
   1817   1.1  mrg #define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
   1818   1.1  mrg 
   1819   1.1  mrg /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
   1820   1.1  mrg    and check its validity for a certain class.
   1821   1.1  mrg    We have two alternate definitions for each of them.
   1822   1.1  mrg    The usual definition accepts all pseudo regs; the other rejects
   1823   1.1  mrg    them unless they have been allocated suitable hard regs.
   1824   1.1  mrg    The symbol REG_OK_STRICT causes the latter definition to be used.
   1825   1.1  mrg    Thumb-2 has the same restrictions as arm.  */
   1826   1.1  mrg #ifndef REG_OK_STRICT
   1827   1.1  mrg 
   1828   1.1  mrg #define ARM_REG_OK_FOR_BASE_P(X)		\
   1829   1.1  mrg   (REGNO (X) <= LAST_ARM_REGNUM			\
   1830   1.1  mrg    || REGNO (X) >= FIRST_PSEUDO_REGISTER	\
   1831   1.1  mrg    || REGNO (X) == FRAME_POINTER_REGNUM		\
   1832   1.1  mrg    || REGNO (X) == ARG_POINTER_REGNUM)
   1833   1.1  mrg 
   1834   1.1  mrg #define ARM_REG_OK_FOR_INDEX_P(X)		\
   1835   1.1  mrg   ((REGNO (X) <= LAST_ARM_REGNUM		\
   1836   1.1  mrg     && REGNO (X) != STACK_POINTER_REGNUM)	\
   1837   1.1  mrg    || REGNO (X) >= FIRST_PSEUDO_REGISTER	\
   1838   1.1  mrg    || REGNO (X) == FRAME_POINTER_REGNUM		\
   1839   1.1  mrg    || REGNO (X) == ARG_POINTER_REGNUM)
   1840   1.1  mrg 
   1841   1.1  mrg #define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE)	\
   1842   1.1  mrg   (REGNO (X) <= LAST_LO_REGNUM			\
   1843   1.1  mrg    || REGNO (X) >= FIRST_PSEUDO_REGISTER	\
   1844   1.1  mrg    || (GET_MODE_SIZE (MODE) >= 4		\
   1845   1.1  mrg        && (REGNO (X) == STACK_POINTER_REGNUM	\
   1846   1.1  mrg 	   || (X) == hard_frame_pointer_rtx	\
   1847   1.1  mrg 	   || (X) == arg_pointer_rtx)))
   1848   1.1  mrg 
   1849   1.1  mrg #define REG_STRICT_P 0
   1850   1.1  mrg 
   1851   1.1  mrg #else /* REG_OK_STRICT */
   1852   1.1  mrg 
   1853   1.1  mrg #define ARM_REG_OK_FOR_BASE_P(X) 		\
   1854   1.1  mrg   ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
   1855   1.1  mrg 
   1856   1.1  mrg #define ARM_REG_OK_FOR_INDEX_P(X) 		\
   1857   1.1  mrg   ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
   1858   1.1  mrg 
   1859   1.1  mrg #define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE)	\
   1860   1.1  mrg   THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
   1861   1.1  mrg 
   1862   1.1  mrg #define REG_STRICT_P 1
   1863   1.1  mrg 
   1864   1.1  mrg #endif /* REG_OK_STRICT */
   1865   1.1  mrg 
   1866   1.1  mrg /* Now define some helpers in terms of the above.  */
   1867   1.1  mrg 
   1868   1.1  mrg #define REG_MODE_OK_FOR_BASE_P(X, MODE)		\
   1869   1.1  mrg   (TARGET_THUMB1				\
   1870   1.1  mrg    ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE)	\
   1871   1.1  mrg    : ARM_REG_OK_FOR_BASE_P (X))
   1872   1.1  mrg 
   1873   1.1  mrg /* For 16-bit Thumb, a valid index register is anything that can be used in
   1874   1.1  mrg    a byte load instruction.  */
   1875   1.1  mrg #define THUMB1_REG_OK_FOR_INDEX_P(X) \
   1876   1.1  mrg   THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
   1877   1.1  mrg 
   1878   1.1  mrg /* Nonzero if X is a hard reg that can be used as an index
   1879   1.1  mrg    or if it is a pseudo reg.  On the Thumb, the stack pointer
   1880   1.1  mrg    is not suitable.  */
   1881   1.1  mrg #define REG_OK_FOR_INDEX_P(X)			\
   1882   1.1  mrg   (TARGET_THUMB1				\
   1883   1.1  mrg    ? THUMB1_REG_OK_FOR_INDEX_P (X)		\
   1884   1.3  mrg    : ARM_REG_OK_FOR_INDEX_P (X))
   1885   1.1  mrg 
   1886   1.1  mrg /* Nonzero if X can be the base register in a reg+reg addressing mode.
   1887   1.3  mrg    For Thumb, we can not use SP + reg, so reject SP.  */
   1888   1.1  mrg #define REG_MODE_OK_FOR_REG_BASE_P(X, MODE)	\
   1889   1.1  mrg   REG_OK_FOR_INDEX_P (X)
   1890   1.1  mrg 
   1891   1.1  mrg #define ARM_BASE_REGISTER_RTX_P(X)  \
   1893   1.1  mrg   (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
   1894   1.1  mrg 
   1895   1.1  mrg #define ARM_INDEX_REGISTER_RTX_P(X)  \
   1896   1.1  mrg   (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
   1897   1.1  mrg 
   1898   1.1  mrg /* Specify the machine mode that this machine uses
   1900   1.1  mrg    for the index in the tablejump instruction.  */
   1901   1.1  mrg #define CASE_VECTOR_MODE Pmode
   1902   1.1  mrg 
   1903   1.1  mrg #define CASE_VECTOR_PC_RELATIVE (TARGET_THUMB2				\
   1904   1.1  mrg 				 || (TARGET_THUMB1			\
   1905   1.1  mrg 				     && (optimize_size || flag_pic)))
   1906   1.1  mrg 
   1907   1.1  mrg #define CASE_VECTOR_SHORTEN_MODE(min, max, body)			\
   1908   1.3  mrg   (TARGET_THUMB1							\
   1909   1.1  mrg    ? (min >= 0 && max < 512						\
   1910   1.1  mrg       ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode)	\
   1911   1.1  mrg       : min >= -256 && max < 256					\
   1912   1.1  mrg       ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode)	\
   1913   1.1  mrg       : min >= 0 && max < 8192						\
   1914   1.1  mrg       ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode)	\
   1915   1.1  mrg       : min >= -4096 && max < 4096					\
   1916   1.1  mrg       ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode)	\
   1917   1.1  mrg       : SImode)								\
   1918   1.1  mrg    : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode		\
   1919   1.1  mrg       : (max >= 0x200) ? HImode						\
   1920   1.1  mrg       : QImode))
   1921   1.1  mrg 
   1922   1.1  mrg /* signed 'char' is most compatible, but RISC OS wants it unsigned.
   1923   1.1  mrg    unsigned is probably best, but may break some code.  */
   1924   1.1  mrg #ifndef DEFAULT_SIGNED_CHAR
   1925   1.1  mrg #define DEFAULT_SIGNED_CHAR  0
   1926   1.1  mrg #endif
   1927   1.7  mrg 
   1928   1.1  mrg /* Max number of bytes we can move from memory to memory
   1929   1.1  mrg    in one reasonably fast instruction.  */
   1930   1.1  mrg #define MOVE_MAX 4
   1931   1.1  mrg 
   1932   1.1  mrg #undef  MOVE_RATIO
   1933   1.1  mrg #define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
   1934   1.1  mrg 
   1935   1.1  mrg /* Define if operations between registers always perform the operation
   1936   1.1  mrg    on the full register even if a narrower mode is specified.  */
   1937   1.1  mrg #define WORD_REGISTER_OPERATIONS 1
   1938   1.1  mrg 
   1939   1.1  mrg /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
   1940   1.1  mrg    will either zero-extend or sign-extend.  The value of this macro should
   1941   1.1  mrg    be the code that says which one of the two operations is implicitly
   1942   1.1  mrg    done, UNKNOWN if none.  */
   1943   1.1  mrg #define LOAD_EXTEND_OP(MODE)						\
   1944   1.1  mrg   (TARGET_THUMB ? ZERO_EXTEND :						\
   1945   1.1  mrg    ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND			\
   1946   1.1  mrg     : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
   1947   1.1  mrg 
   1948   1.1  mrg /* Nonzero if access to memory by bytes is slow and undesirable.  */
   1949   1.1  mrg #define SLOW_BYTE_ACCESS 0
   1950   1.1  mrg 
   1951   1.1  mrg #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
   1952   1.1  mrg 
   1953   1.1  mrg /* Immediate shift counts are truncated by the output routines (or was it
   1954   1.1  mrg    the assembler?).  Shift counts in a register are truncated by ARM.  Note
   1955   1.1  mrg    that the native compiler puts too large (> 32) immediate shift counts
   1956   1.1  mrg    into a register and shifts by the register, letting the ARM decide what
   1957   1.1  mrg    to do instead of doing that itself.  */
   1958   1.1  mrg /* This is all wrong.  Defining SHIFT_COUNT_TRUNCATED tells combine that
   1959   1.1  mrg    code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
   1960   1.1  mrg    On the arm, Y in a register is used modulo 256 for the shift. Only for
   1961   1.1  mrg    rotates is modulo 32 used.  */
   1962   1.1  mrg /* #define SHIFT_COUNT_TRUNCATED 1 */
   1963   1.1  mrg 
   1964   1.1  mrg /* All integers have the same format so truncation is easy.  */
   1965   1.1  mrg #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC)  1
   1966   1.1  mrg 
   1967   1.1  mrg /* Calling from registers is a massive pain.  */
   1968   1.1  mrg #define NO_FUNCTION_CSE 1
   1969   1.3  mrg 
   1970   1.1  mrg /* The machine modes of pointers and functions */
   1971   1.3  mrg #define Pmode  SImode
   1972   1.3  mrg #define FUNCTION_MODE  Pmode
   1973   1.3  mrg 
   1974   1.7  mrg #define ARM_FRAME_RTX(X)					\
   1975   1.7  mrg   (   (X) == frame_pointer_rtx || (X) == stack_pointer_rtx	\
   1976   1.7  mrg    || (X) == arg_pointer_rtx)
   1977   1.7  mrg 
   1978   1.7  mrg /* Try to generate sequences that don't involve branches, we can then use
   1979   1.3  mrg    conditional instructions.  */
   1980   1.1  mrg #define BRANCH_COST(speed_p, predictable_p) \
   1981   1.1  mrg   (current_tune->branch_cost (speed_p, predictable_p))
   1982   1.1  mrg 
   1983   1.1  mrg /* False if short circuit operation is preferred.  */
   1984   1.1  mrg #define LOGICAL_OP_NON_SHORT_CIRCUIT					\
   1985   1.1  mrg   ((optimize_size)							\
   1986   1.1  mrg    ? (TARGET_THUMB ? false : true)					\
   1987   1.1  mrg    : TARGET_THUMB ? static_cast<bool> (current_tune->logical_op_non_short_circuit_thumb) \
   1988   1.1  mrg    : static_cast<bool> (current_tune->logical_op_non_short_circuit_arm))
   1989   1.1  mrg 
   1990   1.1  mrg 
   1991   1.1  mrg /* Position Independent Code.  */
   1993   1.1  mrg /* We decide which register to use based on the compilation options and
   1994   1.1  mrg    the assembler in use; this is more general than the APCS restriction of
   1995   1.1  mrg    using sb (r9) all the time.  */
   1996   1.1  mrg extern unsigned arm_pic_register;
   1997   1.1  mrg 
   1998   1.1  mrg /* The register number of the register used to address a table of static
   1999   1.1  mrg    data addresses in memory.  */
   2000   1.1  mrg #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
   2001   1.1  mrg 
   2002   1.1  mrg /* We can't directly access anything that contains a symbol,
   2003   1.1  mrg    nor can we indirect via the constant pool.  One exception is
   2004   1.1  mrg    UNSPEC_TLS, which is always PIC.  */
   2005   1.1  mrg #define LEGITIMATE_PIC_OPERAND_P(X)					\
   2006   1.1  mrg 	(!(symbol_mentioned_p (X)					\
   2007   1.1  mrg 	   || label_mentioned_p (X)					\
   2008   1.1  mrg 	   || (GET_CODE (X) == SYMBOL_REF				\
   2009   1.1  mrg 	       && CONSTANT_POOL_ADDRESS_P (X)				\
   2010   1.1  mrg 	       && (symbol_mentioned_p (get_pool_constant (X))		\
   2011   1.1  mrg 		   || label_mentioned_p (get_pool_constant (X)))))	\
   2012   1.1  mrg 	 || tls_mentioned_p (X))
   2013   1.1  mrg 
   2014   1.7  mrg /* We need to know when we are making a constant pool; this determines
   2015   1.7  mrg    whether data needs to be in the GOT or can be referenced via a GOT
   2016   1.1  mrg    offset.  */
   2017   1.1  mrg extern int making_const_table;
   2018   1.1  mrg 
   2019   1.1  mrg /* Handle pragmas for compatibility with Intel's compilers.  */
   2021   1.1  mrg /* Also abuse this to register additional C specific EABI attributes.  */
   2022   1.1  mrg #define REGISTER_TARGET_PRAGMAS() do {					\
   2023   1.1  mrg   c_register_pragma (0, "long_calls", arm_pr_long_calls);		\
   2024   1.1  mrg   c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls);		\
   2025   1.1  mrg   c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off);	\
   2026   1.1  mrg   arm_lang_object_attributes_init();					\
   2027   1.1  mrg   arm_register_target_pragmas();                                       \
   2028   1.1  mrg } while (0)
   2029   1.1  mrg 
   2030   1.1  mrg /* Condition code information.  */
   2031   1.3  mrg /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
   2032   1.5  mrg    return the mode to be used for the comparison.  */
   2033   1.3  mrg 
   2034   1.5  mrg #define SELECT_CC_MODE(OP, X, Y)  arm_select_cc_mode (OP, X, Y)
   2035   1.3  mrg 
   2036   1.3  mrg #define REVERSIBLE_CC_MODE(MODE) 1
   2037   1.3  mrg 
   2038   1.1  mrg #define REVERSE_CONDITION(CODE,MODE) \
   2039   1.5  mrg   (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
   2040   1.5  mrg    ? reverse_condition_maybe_unordered (code) \
   2041   1.5  mrg    : reverse_condition (code))
   2042   1.5  mrg 
   2043   1.1  mrg #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
   2044   1.7  mrg   ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
   2045   1.5  mrg #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
   2046   1.1  mrg   ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
   2047   1.1  mrg 
   2048   1.1  mrg #define CC_STATUS_INIT \
   2050   1.1  mrg   do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
   2051   1.1  mrg 
   2052   1.1  mrg #undef ASM_APP_ON
   2053   1.1  mrg #define ASM_APP_ON (inline_asm_unified ? "\t.syntax unified\n" : \
   2054   1.1  mrg 		    "\t.syntax divided\n")
   2055   1.1  mrg 
   2056   1.7  mrg #undef  ASM_APP_OFF
   2057   1.1  mrg #define ASM_APP_OFF (TARGET_ARM ? "\t.arm\n\t.syntax unified\n" : \
   2058   1.1  mrg 		     "\t.thumb\n\t.syntax unified\n")
   2059   1.1  mrg 
   2060   1.1  mrg /* Output a push or a pop instruction (only used when profiling).
   2061   1.1  mrg    We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1.  We know
   2062   1.1  mrg    that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
   2063   1.1  mrg    that r7 isn't used by the function profiler, so we can use it as a
   2064   1.1  mrg    scratch reg.  WARNING: This isn't safe in the general case!  It may be
   2065   1.1  mrg    sensitive to future changes in final.c:profile_function.  */
   2066   1.1  mrg #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO)		\
   2067   1.1  mrg   do							\
   2068   1.1  mrg     {							\
   2069   1.1  mrg       if (TARGET_THUMB1					\
   2070   1.1  mrg 	       && (REGNO) == STATIC_CHAIN_REGNUM)	\
   2071   1.1  mrg 	{						\
   2072   1.7  mrg 	  asm_fprintf (STREAM, "\tpush\t{r7}\n");	\
   2073   1.7  mrg 	  asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
   2074   1.1  mrg 	  asm_fprintf (STREAM, "\tpush\t{r7}\n");	\
   2075   1.1  mrg 	}						\
   2076   1.1  mrg       else						\
   2077   1.1  mrg 	asm_fprintf (STREAM, "\tpush {%r}\n", REGNO);	\
   2078   1.1  mrg     } while (0)
   2079   1.1  mrg 
   2080   1.1  mrg 
   2081   1.1  mrg /* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue.  */
   2082   1.1  mrg #define ASM_OUTPUT_REG_POP(STREAM, REGNO)		\
   2083   1.3  mrg   do							\
   2084   1.3  mrg     {							\
   2085   1.1  mrg       if (TARGET_THUMB1					\
   2086   1.3  mrg 	  && (REGNO) == STATIC_CHAIN_REGNUM)		\
   2087   1.3  mrg 	{						\
   2088   1.3  mrg 	  asm_fprintf (STREAM, "\tpop\t{r7}\n");	\
   2089   1.3  mrg 	  asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
   2090   1.3  mrg 	  asm_fprintf (STREAM, "\tpop\t{r7}\n");	\
   2091   1.3  mrg 	}						\
   2092   1.3  mrg       else						\
   2093   1.3  mrg 	asm_fprintf (STREAM, "\tpop {%r}\n", REGNO);	\
   2094   1.1  mrg     } while (0)
   2095   1.1  mrg 
   2096   1.7  mrg #define ADDR_VEC_ALIGN(JUMPTABLE)	\
   2097   1.1  mrg   ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
   2098   1.1  mrg 
   2099   1.1  mrg /* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
   2100   1.1  mrg    default alignment from elfos.h.  */
   2101   1.1  mrg #undef ASM_OUTPUT_BEFORE_CASE_LABEL
   2102   1.1  mrg #define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty.  */
   2103   1.1  mrg 
   2104   1.1  mrg #define LABEL_ALIGN_AFTER_BARRIER(LABEL)                \
   2105   1.1  mrg    (GET_CODE (PATTERN (prev_active_insn (LABEL))) == ADDR_DIFF_VEC \
   2106   1.1  mrg    ? 1 : 0)
   2107   1.1  mrg 
   2108   1.1  mrg #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) 	\
   2109   1.1  mrg   arm_declare_function_name ((STREAM), (NAME), (DECL));
   2110   1.1  mrg 
   2111   1.1  mrg /* For aliases of functions we use .thumb_set instead.  */
   2112   1.1  mrg #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2)		\
   2113   1.1  mrg   do						   		\
   2114   1.1  mrg     {								\
   2115   1.1  mrg       const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
   2116   1.1  mrg       const char *const LABEL2 = IDENTIFIER_POINTER (DECL2);	\
   2117   1.1  mrg 								\
   2118   1.1  mrg       if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL)	\
   2119   1.1  mrg 	{							\
   2120   1.1  mrg 	  fprintf (FILE, "\t.thumb_set ");			\
   2121   1.1  mrg 	  assemble_name (FILE, LABEL1);			   	\
   2122   1.1  mrg 	  fprintf (FILE, ",");			   		\
   2123   1.1  mrg 	  assemble_name (FILE, LABEL2);		   		\
   2124   1.1  mrg 	  fprintf (FILE, "\n");					\
   2125   1.1  mrg 	}							\
   2126   1.1  mrg       else							\
   2127   1.1  mrg 	ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2);			\
   2128   1.1  mrg     }								\
   2129   1.1  mrg   while (0)
   2130   1.1  mrg 
   2131   1.1  mrg #ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
   2132   1.1  mrg /* To support -falign-* switches we need to use .p2align so
   2133   1.1  mrg    that alignment directives in code sections will be padded
   2134   1.1  mrg    with no-op instructions, rather than zeroes.  */
   2135   1.1  mrg #define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP)		\
   2136   1.1  mrg   if ((LOG) != 0)						\
   2137   1.1  mrg     {								\
   2138   1.1  mrg       if ((MAX_SKIP) == 0)					\
   2139   1.1  mrg         fprintf ((FILE), "\t.p2align %d\n", (int) (LOG));	\
   2140   1.1  mrg       else							\
   2141   1.1  mrg         fprintf ((FILE), "\t.p2align %d,,%d\n",			\
   2142   1.1  mrg                  (int) (LOG), (int) (MAX_SKIP));		\
   2143   1.1  mrg     }
   2144   1.1  mrg #endif
   2145   1.1  mrg 
   2146   1.1  mrg /* Add two bytes to the length of conditionally executed Thumb-2
   2148   1.1  mrg    instructions for the IT instruction.  */
   2149   1.1  mrg #define ADJUST_INSN_LENGTH(insn, length) \
   2150   1.1  mrg   if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
   2151   1.1  mrg     length += 2;
   2152   1.1  mrg 
   2153   1.1  mrg /* Only perform branch elimination (by making instructions conditional) if
   2154   1.1  mrg    we're optimizing.  For Thumb-2 check if any IT instructions need
   2155   1.1  mrg    outputting.  */
   2156   1.1  mrg #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS)	\
   2157   1.1  mrg   if (TARGET_ARM && optimize)				\
   2158   1.1  mrg     arm_final_prescan_insn (INSN);			\
   2159   1.1  mrg   else if (TARGET_THUMB2)				\
   2160   1.1  mrg     thumb2_final_prescan_insn (INSN);			\
   2161   1.1  mrg   else if (TARGET_THUMB1)				\
   2162   1.1  mrg     thumb1_final_prescan_insn (INSN)
   2163   1.1  mrg 
   2164   1.1  mrg #define ARM_SIGN_EXTEND(x)  ((HOST_WIDE_INT)			\
   2165   1.1  mrg   (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x)	\
   2166   1.1  mrg    : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
   2167   1.1  mrg       ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
   2168   1.1  mrg        ? ((~ (unsigned HOST_WIDE_INT) 0)			\
   2169   1.1  mrg 	  & ~ (unsigned HOST_WIDE_INT) 0xffffffff)		\
   2170   1.1  mrg        : 0))))
   2171   1.1  mrg 
   2172   1.1  mrg /* A C expression whose value is RTL representing the value of the return
   2173   1.1  mrg    address for the frame COUNT steps up from the current frame.  */
   2174   1.1  mrg 
   2175   1.1  mrg #define RETURN_ADDR_RTX(COUNT, FRAME) \
   2176   1.1  mrg   arm_return_addr (COUNT, FRAME)
   2177   1.1  mrg 
   2178   1.1  mrg /* Mask of the bits in the PC that contain the real return address
   2179   1.1  mrg    when running in 26-bit mode.  */
   2180   1.1  mrg #define RETURN_ADDR_MASK26 (0x03fffffc)
   2181   1.1  mrg 
   2182   1.1  mrg /* Pick up the return address upon entry to a procedure. Used for
   2183   1.1  mrg    dwarf2 unwind information.  This also enables the table driven
   2184   1.1  mrg    mechanism.  */
   2185   1.1  mrg #define INCOMING_RETURN_ADDR_RTX	gen_rtx_REG (Pmode, LR_REGNUM)
   2186   1.3  mrg #define DWARF_FRAME_RETURN_COLUMN	DWARF_FRAME_REGNUM (LR_REGNUM)
   2187   1.3  mrg 
   2188   1.3  mrg /* Used to mask out junk bits from the return address, such as
   2189   1.3  mrg    processor state, interrupt status, condition codes and the like.  */
   2190   1.1  mrg #define MASK_RETURN_ADDR \
   2191   1.3  mrg   /* If we are generating code for an ARM2/ARM3 machine or for an ARM6	\
   2192   1.3  mrg      in 26 bit mode, the condition codes must be masked out of the	\
   2193   1.1  mrg      return address.  This does not apply to ARM6 and later processors	\
   2194   1.3  mrg      when running in 32 bit mode.  */					\
   2195  1.10  mrg   ((arm_arch4 || TARGET_THUMB)						\
   2196  1.10  mrg    ? (gen_int_mode ((unsigned long)0xffffffff, Pmode))			\
   2197   1.3  mrg    : arm_gen_return_addr_mask ())
   2198   1.3  mrg 
   2199   1.3  mrg 
   2200   1.3  mrg /* Do not emit .note.GNU-stack by default.  */
   2202   1.3  mrg #ifndef NEED_INDICATE_EXEC_STACK
   2203   1.3  mrg #define NEED_INDICATE_EXEC_STACK	0
   2204   1.3  mrg #endif
   2205   1.3  mrg 
   2206   1.3  mrg #define TARGET_ARM_ARCH	\
   2207   1.3  mrg   (arm_base_arch)	\
   2208   1.3  mrg 
   2209   1.3  mrg /* The highest Thumb instruction set version supported by the chip.  */
   2210   1.3  mrg #define TARGET_ARM_ARCH_ISA_THUMB		\
   2211   1.3  mrg   (arm_arch_thumb2 ? 2 : (arm_arch_thumb1 ? 1 : 0))
   2212   1.3  mrg 
   2213   1.3  mrg /* Expands to an upper-case char of the target's architectural
   2214   1.3  mrg    profile.  */
   2215   1.3  mrg #define TARGET_ARM_ARCH_PROFILE				\
   2216   1.3  mrg   (!arm_arch_notm					\
   2217   1.3  mrg     ? 'M'						\
   2218   1.3  mrg     : (arm_arch7					\
   2219   1.3  mrg       ? (strlen (arm_arch_name) >=3			\
   2220   1.5  mrg 	? (arm_arch_name[strlen (arm_arch_name) - 3])	\
   2221   1.5  mrg       	: 0)						\
   2222   1.5  mrg       : 0))
   2223   1.3  mrg 
   2224   1.3  mrg /* Bit-field indicating what size LDREX/STREX loads/stores are available.
   2225   1.3  mrg    Bit 0 for bytes, up to bit 3 for double-words.  */
   2226   1.3  mrg #define TARGET_ARM_FEATURE_LDREX				\
   2227   1.3  mrg   ((TARGET_HAVE_LDREX ? 4 : 0)					\
   2228   1.5  mrg    | (TARGET_HAVE_LDREXBH ? 3 : 0)				\
   2229   1.5  mrg    | (TARGET_HAVE_LDREXD ? 8 : 0))
   2230   1.5  mrg 
   2231   1.3  mrg /* Set as a bit mask indicating the available widths of hardware floating
   2232   1.3  mrg    point types.  Where bit 1 indicates 16-bit support, bit 2 indicates
   2233   1.3  mrg    32-bit support, bit 3 indicates 64-bit support.  */
   2234   1.3  mrg #define TARGET_ARM_FP			\
   2235   1.3  mrg   (!TARGET_SOFT_FLOAT ? (TARGET_VFP_SINGLE ? 4		\
   2236   1.5  mrg 			: (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0)) \
   2237   1.5  mrg 		      : 0)
   2238   1.5  mrg 
   2239   1.5  mrg 
   2240   1.5  mrg /* Set as a bit mask indicating the available widths of floating point
   2241   1.5  mrg    types for hardware NEON floating point.  This is the same as
   2242   1.5  mrg    TARGET_ARM_FP without the 64-bit bit set.  */
   2243   1.3  mrg #define TARGET_NEON_FP				 \
   2244   1.3  mrg   (TARGET_NEON ? (TARGET_ARM_FP & (0xff ^ 0x08)) \
   2245   1.5  mrg 	       : 0)
   2246   1.5  mrg 
   2247   1.3  mrg /* The maximum number of parallel loads or stores we support in an ldm/stm
   2248  1.10  mrg    instruction.  */
   2249  1.10  mrg #define MAX_LDM_STM_OPS 4
   2250  1.10  mrg 
   2251  1.10  mrg #define BIG_LITTLE_SPEC \
   2252   1.3  mrg    " %{mcpu=*:-mcpu=%:rewrite_mcpu(%{mcpu=*:%*})}"
   2253   1.3  mrg 
   2254   1.3  mrg extern const char *arm_rewrite_mcpu (int argc, const char **argv);
   2255   1.3  mrg #define BIG_LITTLE_CPU_SPEC_FUNCTIONS \
   2256   1.3  mrg   { "rewrite_mcpu", arm_rewrite_mcpu },
   2257   1.5  mrg 
   2258  1.10  mrg #define ASM_CPU_SPEC \
   2259  1.10  mrg    " %{mcpu=generic-*:-march=%*;"				\
   2260   1.3  mrg    "   :%{march=*:-march=%*}}"					\
   2261   1.3  mrg    BIG_LITTLE_SPEC
   2262   1.3  mrg 
   2263   1.3  mrg extern const char *arm_target_thumb_only (int argc, const char **argv);
   2264   1.3  mrg #define TARGET_MODE_SPEC_FUNCTIONS					\
   2265   1.3  mrg   { "target_mode_check", arm_target_thumb_only },
   2266   1.3  mrg 
   2267  1.10  mrg /* -mcpu=native handling only makes sense with compiler running on
   2268  1.10  mrg    an ARM chip.  */
   2269  1.10  mrg #if defined(__arm__) && defined(__linux__)
   2270   1.3  mrg extern const char *host_detect_local_cpu (int argc, const char **argv);
   2271   1.1  mrg # define EXTRA_SPEC_FUNCTIONS						\
   2272  1.10  mrg   { "local_cpu_detect", host_detect_local_cpu },			\
   2273  1.10  mrg   BIG_LITTLE_CPU_SPEC_FUNCTIONS						\
   2274  1.10  mrg   TARGET_MODE_SPEC_FUNCTIONS
   2275  1.10  mrg 
   2276  1.10  mrg # define MCPU_MTUNE_NATIVE_SPECS					\
   2277  1.10  mrg    " %{march=native:%<march=native %:local_cpu_detect(arch)}"		\
   2278  1.10  mrg    " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}"		\
   2279  1.10  mrg    " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
   2280  1.10  mrg #else
   2281  1.10  mrg # define MCPU_MTUNE_NATIVE_SPECS ""
   2282   1.5  mrg # define EXTRA_SPEC_FUNCTIONS						\
   2283   1.7  mrg 	BIG_LITTLE_CPU_SPEC_FUNCTIONS					\
   2284   1.7  mrg 	TARGET_MODE_SPEC_FUNCTIONS
   2285   1.7  mrg #endif
   2286   1.7  mrg 
   2287  1.10  mrg /* Automatically add -mthumb for Thumb-only targets if mode isn't specified
   2288  1.10  mrg    via the configuration option --with-mode or via the command line. The
   2289  1.10  mrg    function target_mode_check is called to do the check with either:
   2290  1.10  mrg    - an array of -march values if any is given;
   2291   1.1  mrg    - an array of -mcpu values if any is given;
   2292               - an empty array.  */
   2293            #define TARGET_MODE_SPECS						\
   2294              " %{!marm:%{!mthumb:%:target_mode_check(%{march=*:%*;mcpu=*:%*;:})}}"
   2295            
   2296            #define DRIVER_SELF_SPECS MCPU_MTUNE_NATIVE_SPECS TARGET_MODE_SPECS
   2297            #define TARGET_SUPPORTS_WIDE_INT 1
   2298            
   2299            /* For switching between functions with different target attributes.  */
   2300            #define SWITCHABLE_TARGET 1
   2301            
   2302            /* Define SECTION_ARM_PURECODE as the ARM specific section attribute
   2303               representation for SHF_ARM_PURECODE in GCC.  */
   2304            #define SECTION_ARM_PURECODE SECTION_MACH_DEP
   2305            
   2306            #endif /* ! GCC_ARM_H */
   2307