arm.h revision 1.14 1 1.1 mrg /* Definitions of target machine for GNU compiler, for ARM.
2 1.14 mrg Copyright (C) 1991-2022 Free Software Foundation, Inc.
3 1.1 mrg Contributed by Pieter `Tiggr' Schoenmakers (rcpieter (at) win.tue.nl)
4 1.1 mrg and Martin Simmons (@harleqn.co.uk).
5 1.1 mrg More major hacks by Richard Earnshaw (rearnsha (at) arm.com)
6 1.1 mrg Minor hacks by Nick Clifton (nickc (at) cygnus.com)
7 1.1 mrg
8 1.1 mrg This file is part of GCC.
9 1.1 mrg
10 1.1 mrg GCC is free software; you can redistribute it and/or modify it
11 1.1 mrg under the terms of the GNU General Public License as published
12 1.1 mrg by the Free Software Foundation; either version 3, or (at your
13 1.1 mrg option) any later version.
14 1.1 mrg
15 1.1 mrg GCC is distributed in the hope that it will be useful, but WITHOUT
16 1.1 mrg ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 1.1 mrg or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
18 1.1 mrg License for more details.
19 1.1 mrg
20 1.5 mrg Under Section 7 of GPL version 3, you are granted additional
21 1.5 mrg permissions described in the GCC Runtime Library Exception, version
22 1.5 mrg 3.1, as published by the Free Software Foundation.
23 1.5 mrg
24 1.5 mrg You should have received a copy of the GNU General Public License and
25 1.5 mrg a copy of the GCC Runtime Library Exception along with this program;
26 1.5 mrg see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
27 1.1 mrg <http://www.gnu.org/licenses/>. */
28 1.1 mrg
29 1.1 mrg #ifndef GCC_ARM_H
30 1.1 mrg #define GCC_ARM_H
31 1.1 mrg
32 1.5 mrg /* We can't use machine_mode inside a generator file because it
33 1.1 mrg hasn't been created yet; we shouldn't be using any code that
34 1.1 mrg needs the real definition though, so this ought to be safe. */
35 1.1 mrg #ifdef GENERATOR_FILE
36 1.1 mrg #define MACHMODE int
37 1.1 mrg #else
38 1.1 mrg #include "insn-modes.h"
39 1.5 mrg #define MACHMODE machine_mode
40 1.1 mrg #endif
41 1.1 mrg
42 1.1 mrg #include "config/vxworks-dummy.h"
43 1.1 mrg
44 1.1 mrg /* The architecture define. */
45 1.1 mrg extern char arm_arch_name[];
46 1.1 mrg
47 1.1 mrg /* Target CPU builtins. */
48 1.7 mrg #define TARGET_CPU_CPP_BUILTINS() arm_cpu_cpp_builtins (pfile)
49 1.1 mrg
50 1.3 mrg #include "config/arm/arm-opts.h"
51 1.1 mrg
52 1.1 mrg /* The processor for which instructions should be scheduled. */
53 1.1 mrg extern enum processor_type arm_tune;
54 1.1 mrg
55 1.1 mrg typedef enum arm_cond_code
56 1.1 mrg {
57 1.1 mrg ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
58 1.1 mrg ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
59 1.1 mrg }
60 1.1 mrg arm_cc;
61 1.1 mrg
62 1.1 mrg extern arm_cc arm_current_cc;
63 1.1 mrg
64 1.1 mrg #define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
65 1.1 mrg
66 1.5 mrg /* The maximum number of instructions that is beneficial to
67 1.5 mrg conditionally execute. */
68 1.5 mrg #undef MAX_CONDITIONAL_EXECUTE
69 1.5 mrg #define MAX_CONDITIONAL_EXECUTE arm_max_conditional_execute ()
70 1.5 mrg
71 1.1 mrg extern int arm_target_label;
72 1.1 mrg extern int arm_ccfsm_state;
73 1.1 mrg extern GTY(()) rtx arm_target_insn;
74 1.1 mrg /* Callback to output language specific object attributes. */
75 1.1 mrg extern void (*arm_lang_output_object_attributes_hook)(void);
76 1.1 mrg
77 1.10 mrg /* This type is the user-visible __fp16. We need it in a few places in
78 1.14 mrg the backend. Defined in arm-builtins.cc. */
79 1.10 mrg extern tree arm_fp16_type_node;
80 1.1 mrg
81 1.13 mrg /* This type is the user-visible __bf16. We need it in a few places in
82 1.14 mrg the backend. Defined in arm-builtins.cc. */
83 1.13 mrg extern tree arm_bf16_type_node;
84 1.13 mrg extern tree arm_bf16_ptr_type_node;
85 1.13 mrg
86 1.10 mrg
87 1.1 mrg #undef CPP_SPEC
89 1.1 mrg #define CPP_SPEC "%(subtarget_cpp_spec)"
90 1.1 mrg
91 1.1 mrg #ifndef CC1_SPEC
92 1.1 mrg #define CC1_SPEC ""
93 1.1 mrg #endif
94 1.1 mrg
95 1.1 mrg /* This macro defines names of additional specifications to put in the specs
96 1.1 mrg that can be used in various specifications like CC1_SPEC. Its definition
97 1.1 mrg is an initializer with a subgrouping for each command option.
98 1.1 mrg
99 1.1 mrg Each subgrouping contains a string constant, that defines the
100 1.1 mrg specification name, and a string constant that used by the GCC driver
101 1.1 mrg program.
102 1.1 mrg
103 1.1 mrg Do not define this macro if it does not need to do anything. */
104 1.1 mrg #define EXTRA_SPECS \
105 1.3 mrg { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
106 1.1 mrg { "asm_cpu_spec", ASM_CPU_SPEC }, \
107 1.1 mrg SUBTARGET_EXTRA_SPECS
108 1.1 mrg
109 1.1 mrg #ifndef SUBTARGET_EXTRA_SPECS
110 1.1 mrg #define SUBTARGET_EXTRA_SPECS
111 1.1 mrg #endif
112 1.1 mrg
113 1.1 mrg #ifndef SUBTARGET_CPP_SPEC
114 1.1 mrg #define SUBTARGET_CPP_SPEC ""
115 1.1 mrg #endif
116 1.7 mrg
117 1.7 mrg /* Tree Target Specification. */
119 1.7 mrg #define TARGET_ARM_P(flags) (!TARGET_THUMB_P (flags))
120 1.7 mrg #define TARGET_THUMB1_P(flags) (TARGET_THUMB_P (flags) && !arm_arch_thumb2)
121 1.7 mrg #define TARGET_THUMB2_P(flags) (TARGET_THUMB_P (flags) && arm_arch_thumb2)
122 1.1 mrg #define TARGET_32BIT_P(flags) (TARGET_ARM_P (flags) || TARGET_THUMB2_P (flags))
123 1.12 mrg
124 1.12 mrg /* Run-time Target Specification. */
125 1.12 mrg /* Use hardware floating point instructions. -mgeneral-regs-only prevents
126 1.12 mrg the use of floating point instructions and registers but does not prevent
127 1.11 mrg emission of floating point pcs attributes. */
128 1.12 mrg #define TARGET_HARD_FLOAT_SUB (arm_float_abi != ARM_FLOAT_ABI_SOFT \
129 1.12 mrg && bitmap_bit_p (arm_active_target.isa, \
130 1.12 mrg isa_bit_vfpv2) \
131 1.12 mrg && TARGET_32BIT)
132 1.12 mrg
133 1.12 mrg #define TARGET_HARD_FLOAT (TARGET_HARD_FLOAT_SUB \
134 1.12 mrg && !TARGET_GENERAL_REGS_ONLY)
135 1.11 mrg
136 1.11 mrg #define TARGET_SOFT_FLOAT (!TARGET_HARD_FLOAT_SUB)
137 1.11 mrg /* User has permitted use of FP instructions, if they exist for this
138 1.1 mrg target. */
139 1.1 mrg #define TARGET_MAYBE_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
140 1.1 mrg /* Use hardware floating point calling convention. */
141 1.3 mrg #define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
142 1.12 mrg #define TARGET_IWMMXT (arm_arch_iwmmxt)
143 1.12 mrg #define TARGET_IWMMXT2 (arm_arch_iwmmxt2)
144 1.12 mrg #define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_32BIT \
145 1.12 mrg && !TARGET_GENERAL_REGS_ONLY)
146 1.1 mrg #define TARGET_REALLY_IWMMXT2 (TARGET_IWMMXT2 && TARGET_32BIT \
147 1.1 mrg && !TARGET_GENERAL_REGS_ONLY)
148 1.1 mrg #define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
149 1.10 mrg #define TARGET_ARM (! TARGET_THUMB)
150 1.1 mrg #define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
151 1.1 mrg #define TARGET_BACKTRACE (crtl->is_leaf \
152 1.1 mrg ? TARGET_TPCS_LEAF_FRAME \
153 1.1 mrg : TARGET_TPCS_FRAME)
154 1.1 mrg #define TARGET_AAPCS_BASED \
155 1.1 mrg (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
156 1.1 mrg
157 1.3 mrg #define TARGET_HARD_TP (target_thread_pointer == TP_CP15)
158 1.1 mrg #define TARGET_SOFT_TP (target_thread_pointer == TP_SOFT)
159 1.1 mrg #define TARGET_GNU2_TLS (target_tls_dialect == TLS_GNU2)
160 1.1 mrg
161 1.1 mrg /* Only 16-bit thumb code. */
162 1.1 mrg #define TARGET_THUMB1 (TARGET_THUMB && !arm_arch_thumb2)
163 1.1 mrg /* Arm or Thumb-2 32-bit code. */
164 1.1 mrg #define TARGET_32BIT (TARGET_ARM || arm_arch_thumb2)
165 1.1 mrg /* 32-bit Thumb-2 code. */
166 1.1 mrg #define TARGET_THUMB2 (TARGET_THUMB && arm_arch_thumb2)
167 1.3 mrg /* Thumb-1 only. */
168 1.12 mrg #define TARGET_THUMB1_ONLY (TARGET_THUMB1 && !arm_arch_notm)
169 1.3 mrg
170 1.1 mrg #define TARGET_LDRD (arm_arch5te && ARM_DOUBLEWORD_ALIGN \
171 1.5 mrg && !TARGET_THUMB1)
172 1.5 mrg
173 1.14 mrg #define TARGET_CRC32 (arm_arch_crc)
174 1.14 mrg
175 1.14 mrg /* Thumb-2 but also has some conditional arithmetic instructions like csinc,
176 1.14 mrg csinv, etc. */
177 1.1 mrg #define TARGET_COND_ARITH (arm_arch8_1m_main)
178 1.1 mrg
179 1.1 mrg /* The following two macros concern the ability to execute coprocessor
180 1.1 mrg instructions for VFPv3 or NEON. TARGET_VFP3/TARGET_VFPD32 are currently
181 1.1 mrg only ever tested when we know we are generating for VFP hardware; we need
182 1.1 mrg to be more careful with TARGET_NEON as noted below. */
183 1.10 mrg
184 1.1 mrg /* FPU is has the full VFPv3/NEON register file of 32 D registers. */
185 1.1 mrg #define TARGET_VFPD32 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_d32))
186 1.11 mrg
187 1.1 mrg /* FPU supports VFPv3 instructions. */
188 1.5 mrg #define TARGET_VFP3 (bitmap_bit_p (arm_active_target.isa, isa_bit_vfpv3))
189 1.11 mrg
190 1.5 mrg /* FPU supports FPv5 instructions. */
191 1.1 mrg #define TARGET_VFP5 (bitmap_bit_p (arm_active_target.isa, isa_bit_fpv5))
192 1.10 mrg
193 1.1 mrg /* FPU only supports VFP single-precision instructions. */
194 1.1 mrg #define TARGET_VFP_SINGLE (!TARGET_VFP_DOUBLE)
195 1.10 mrg
196 1.1 mrg /* FPU supports VFP double-precision instructions. */
197 1.1 mrg #define TARGET_VFP_DOUBLE (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_dbl))
198 1.10 mrg
199 1.10 mrg /* FPU supports half-precision floating-point with NEON element load/store. */
200 1.10 mrg #define TARGET_NEON_FP16 \
201 1.10 mrg (bitmap_bit_p (arm_active_target.isa, isa_bit_neon) \
202 1.10 mrg && bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
203 1.10 mrg
204 1.10 mrg /* FPU supports VFP half-precision floating-point conversions. */
205 1.10 mrg #define TARGET_FP16 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
206 1.10 mrg
207 1.10 mrg /* FPU supports converting between HFmode and DFmode in a single hardware
208 1.11 mrg step. */
209 1.1 mrg #define TARGET_FP16_TO_DOUBLE \
210 1.3 mrg (TARGET_HARD_FLOAT && TARGET_FP16 && TARGET_VFP5 && TARGET_VFP_DOUBLE)
211 1.11 mrg
212 1.3 mrg /* FPU supports fused-multiply-add operations. */
213 1.3 mrg #define TARGET_FMA (bitmap_bit_p (arm_active_target.isa, isa_bit_vfpv4))
214 1.10 mrg
215 1.3 mrg /* FPU supports Crypto extensions. */
216 1.1 mrg #define TARGET_CRYPTO (bitmap_bit_p (arm_active_target.isa, isa_bit_crypto))
217 1.1 mrg
218 1.1 mrg /* FPU supports Neon instructions. The setting of this macro gets
219 1.1 mrg revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
220 1.7 mrg and TARGET_HARD_FLOAT to ensure that NEON instructions are
221 1.10 mrg available. */
222 1.10 mrg #define TARGET_NEON \
223 1.7 mrg (TARGET_32BIT && TARGET_HARD_FLOAT \
224 1.7 mrg && bitmap_bit_p (arm_active_target.isa, isa_bit_neon))
225 1.7 mrg
226 1.1 mrg /* FPU supports ARMv8.1 Adv.SIMD extensions. */
227 1.11 mrg #define TARGET_NEON_RDMA (TARGET_NEON && arm_arch8_1)
228 1.12 mrg
229 1.11 mrg /* Supports the Dot Product AdvSIMD extensions. */
230 1.11 mrg #define TARGET_DOTPROD (TARGET_NEON && TARGET_VFP5 \
231 1.11 mrg && bitmap_bit_p (arm_active_target.isa, \
232 1.11 mrg isa_bit_dotprod) \
233 1.12 mrg && arm_arch8_2)
234 1.12 mrg
235 1.12 mrg /* Supports the Armv8.3-a Complex number AdvSIMD extensions. */
236 1.11 mrg #define TARGET_COMPLEX (TARGET_NEON && arm_arch8_3)
237 1.11 mrg
238 1.10 mrg /* FPU supports the floating point FP16 instructions for ARMv8.2-A
239 1.11 mrg and later. */
240 1.11 mrg #define TARGET_VFP_FP16INST \
241 1.11 mrg (TARGET_32BIT && TARGET_HARD_FLOAT && TARGET_VFP5 && arm_fp16_inst)
242 1.11 mrg
243 1.11 mrg /* Target supports the floating point FP16 instructions from ARMv8.2-A
244 1.11 mrg and later. */
245 1.11 mrg #define TARGET_FP16FML (TARGET_NEON \
246 1.11 mrg && bitmap_bit_p (arm_active_target.isa, \
247 1.10 mrg isa_bit_fp16fml) \
248 1.10 mrg && arm_arch8_2)
249 1.10 mrg
250 1.10 mrg /* FPU supports the AdvSIMD FP16 instructions for ARMv8.2 and later. */
251 1.13 mrg #define TARGET_NEON_FP16INST (TARGET_VFP_FP16INST && TARGET_NEON_RDMA)
252 1.13 mrg
253 1.13 mrg /* FPU supports 8-bit Integer Matrix Multiply (I8MM) AdvSIMD extensions. */
254 1.13 mrg #define TARGET_I8MM (TARGET_NEON && arm_arch8_2 && arm_arch_i8mm)
255 1.13 mrg
256 1.13 mrg /* FPU supports Brain half-precision floating-point (BFloat16) extension. */
257 1.13 mrg #define TARGET_BF16_FP (TARGET_32BIT && TARGET_HARD_FLOAT && TARGET_VFP5 \
258 1.13 mrg && arm_arch8_2 && arm_arch_bf16)
259 1.13 mrg #define TARGET_BF16_SIMD (TARGET_NEON && TARGET_VFP5 \
260 1.3 mrg && arm_arch8_2 && arm_arch_bf16)
261 1.3 mrg
262 1.12 mrg /* Q-bit is present. */
263 1.3 mrg #define TARGET_ARM_QBIT \
264 1.3 mrg (TARGET_32BIT && arm_arch5te && (arm_arch_notm || arm_arch7))
265 1.3 mrg /* Saturation operation, e.g. SSAT. */
266 1.1 mrg #define TARGET_ARM_SAT \
267 1.1 mrg (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
268 1.12 mrg /* "DSP" multiply instructions, eg. SMULxy. */
269 1.1 mrg #define TARGET_DSP_MULTIPLY \
270 1.1 mrg (TARGET_32BIT && arm_arch5te && (arm_arch_notm || arm_arch7em))
271 1.1 mrg /* Integer SIMD instructions, and extend-accumulate instructions. */
272 1.1 mrg #define TARGET_INT_SIMD \
273 1.1 mrg (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
274 1.3 mrg
275 1.10 mrg /* Should MOVW/MOVT be used in preference to a constant pool. */
276 1.5 mrg #define TARGET_USE_MOVT \
277 1.5 mrg (TARGET_HAVE_MOVT \
278 1.1 mrg && (arm_disable_literal_pool \
279 1.3 mrg || (!optimize_size && !current_tune->prefer_constant_pool)))
280 1.3 mrg
281 1.3 mrg /* Nonzero if this chip provides the DMB instruction. */
282 1.3 mrg #define TARGET_HAVE_DMB (arm_arch6m || arm_arch7)
283 1.3 mrg
284 1.3 mrg /* Nonzero if this chip implements a memory barrier via CP15. */
285 1.3 mrg #define TARGET_HAVE_DMB_MCR (arm_arch6 && ! TARGET_HAVE_DMB \
286 1.3 mrg && ! TARGET_THUMB1)
287 1.3 mrg
288 1.3 mrg /* Nonzero if this chip implements a memory barrier instruction. */
289 1.3 mrg #define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
290 1.10 mrg
291 1.10 mrg /* Nonzero if this chip supports ldrex and strex */
292 1.10 mrg #define TARGET_HAVE_LDREX ((arm_arch6 && TARGET_ARM) \
293 1.3 mrg || arm_arch7 \
294 1.5 mrg || (arm_arch8 && !arm_arch_notm))
295 1.10 mrg
296 1.5 mrg /* Nonzero if this chip supports LPAE. */
297 1.3 mrg #define TARGET_HAVE_LPAE (arm_arch_lpae)
298 1.10 mrg
299 1.10 mrg /* Nonzero if this chip supports ldrex{bh} and strex{bh}. */
300 1.10 mrg #define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM) \
301 1.3 mrg || arm_arch7 \
302 1.3 mrg || (arm_arch8 && !arm_arch_notm))
303 1.7 mrg
304 1.7 mrg /* Nonzero if this chip supports ldrexd and strexd. */
305 1.3 mrg #define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) \
306 1.5 mrg || arm_arch7) && arm_arch_notm)
307 1.5 mrg
308 1.5 mrg /* Nonzero if this chip supports load-acquire and store-release. */
309 1.10 mrg #define TARGET_HAVE_LDACQ (TARGET_ARM_ARCH >= 8)
310 1.10 mrg
311 1.10 mrg /* Nonzero if this chip supports LDAEXD and STLEXD. */
312 1.10 mrg #define TARGET_HAVE_LDACQEXD (TARGET_ARM_ARCH >= 8 \
313 1.10 mrg && TARGET_32BIT \
314 1.10 mrg && arm_arch_notm)
315 1.10 mrg
316 1.10 mrg /* Nonzero if this chip provides the MOVW and MOVT instructions. */
317 1.10 mrg #define TARGET_HAVE_MOVT (arm_arch_thumb2 || arm_arch8)
318 1.10 mrg
319 1.10 mrg /* Nonzero if this chip provides the CBZ and CBNZ instructions. */
320 1.13 mrg #define TARGET_HAVE_CBZ (arm_arch_thumb2 || arm_arch8)
321 1.13 mrg
322 1.13 mrg /* Nonzero if this chip provides Armv8.1-M Mainline Security extensions
323 1.13 mrg instructions (most are floating-point related). */
324 1.13 mrg #define TARGET_HAVE_FPCXT_CMSE (arm_arch8_1m_main)
325 1.13 mrg
326 1.13 mrg #define TARGET_HAVE_MVE (arm_float_abi != ARM_FLOAT_ABI_SOFT \
327 1.13 mrg && bitmap_bit_p (arm_active_target.isa, \
328 1.13 mrg isa_bit_mve) \
329 1.13 mrg && !TARGET_GENERAL_REGS_ONLY)
330 1.13 mrg
331 1.13 mrg #define TARGET_HAVE_MVE_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT \
332 1.13 mrg && bitmap_bit_p (arm_active_target.isa, \
333 1.13 mrg isa_bit_mve_float) \
334 1.13 mrg && !TARGET_GENERAL_REGS_ONLY)
335 1.13 mrg
336 1.13 mrg /* MVE have few common instructions as VFP, like VLDM alias VPOP, VLDR, VSTM
337 1.13 mrg alia VPUSH, VSTR and VMOV, VMSR and VMRS. In the same manner it updates few
338 1.13 mrg registers such as FPCAR, FPCCR, FPDSCR, FPSCR, MVFR0, MVFR1 and MVFR2. All
339 1.13 mrg the VFP instructions, RTL patterns and register are guarded by
340 1.13 mrg TARGET_HARD_FLOAT. But the common instructions, RTL pattern and registers
341 1.13 mrg between MVE and VFP will be guarded by the following macro TARGET_VFP_BASE
342 1.13 mrg hereafter. */
343 1.13 mrg
344 1.13 mrg #define TARGET_VFP_BASE (arm_float_abi != ARM_FLOAT_ABI_SOFT \
345 1.13 mrg && bitmap_bit_p (arm_active_target.isa, \
346 1.13 mrg isa_bit_vfp_base) \
347 1.1 mrg && !TARGET_GENERAL_REGS_ONLY)
348 1.7 mrg
349 1.10 mrg /* Nonzero if integer division instructions supported. */
350 1.1 mrg #define TARGET_IDIV ((TARGET_ARM && arm_arch_arm_hwdiv) \
351 1.5 mrg || (TARGET_THUMB && arm_arch_thumb_hwdiv))
352 1.5 mrg
353 1.5 mrg /* Nonzero if disallow volatile memory access in IT block. */
354 1.13 mrg #define TARGET_NO_VOLATILE_CE (arm_arch_no_volatile_ce)
355 1.13 mrg
356 1.5 mrg /* Nonzero if chip supports the Custom Datapath Extension. */
357 1.7 mrg #define TARGET_CDE (arm_arch_cde && arm_arch8 && !arm_arch_notm)
358 1.7 mrg
359 1.7 mrg /* Should constant I be slplit for OP. */
360 1.7 mrg #define DONT_EARLY_SPLIT_CONSTANT(i, op) \
361 1.7 mrg ((optimize >= 2) \
362 1.7 mrg && can_create_pseudo_p () \
363 1.1 mrg && !const_ok_for_op (i, op))
364 1.1 mrg
365 1.1 mrg /* True iff the full BPABI is being used. If TARGET_BPABI is true,
366 1.1 mrg then TARGET_AAPCS_BASED must be true -- but the converse does not
367 1.1 mrg hold. TARGET_BPABI implies the use of the BPABI runtime library,
368 1.1 mrg etc., in addition to just the AAPCS calling conventions. */
369 1.1 mrg #ifndef TARGET_BPABI
370 1.1 mrg #define TARGET_BPABI false
371 1.7 mrg #endif
372 1.7 mrg
373 1.7 mrg /* Transform lane numbers on big endian targets. This is used to allow for the
374 1.7 mrg endianness difference between NEON architectural lane numbers and those
375 1.7 mrg used in RTL */
376 1.7 mrg #define NEON_ENDIAN_LANE_N(mode, n) \
377 1.1 mrg (BYTES_BIG_ENDIAN ? GET_MODE_NUNITS (mode) - 1 - n : n)
378 1.1 mrg
379 1.1 mrg /* Support for a compile-time default CPU, et cetera. The rules are:
380 1.1 mrg --with-arch is ignored if -march or -mcpu are specified.
381 1.1 mrg --with-cpu is ignored if -march or -mcpu are specified, and is overridden
382 1.1 mrg by --with-arch.
383 1.3 mrg --with-tune is ignored if -mtune or -mcpu are specified (but not affected
384 1.1 mrg by -march).
385 1.3 mrg --with-float is ignored if -mfloat-abi is specified.
386 1.14 mrg --with-fpu is ignored if -mfpu is specified.
387 1.14 mrg --with-abi is ignored if -mabi is specified.
388 1.14 mrg --with-tls is ignored if -mtls-dialect is specified.
389 1.14 mrg Note: --with-mode is not handled here, that has a special rule
390 1.1 mrg TARGET_MODE_CHECK that also takes into account the selected CPU and
391 1.1 mrg architecture. */
392 1.1 mrg #define OPTION_DEFAULT_SPECS \
393 1.1 mrg {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
394 1.3 mrg {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
395 1.1 mrg {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
396 1.1 mrg {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
397 1.3 mrg {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
398 1.1 mrg {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
399 1.1 mrg {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
400 1.1 mrg
401 1.1 mrg extern const struct arm_fpu_desc
402 1.10 mrg {
403 1.7 mrg const char *name;
404 1.7 mrg enum isa_feature isa_bits[isa_num_bits];
405 1.1 mrg } all_fpus[];
406 1.1 mrg
407 1.1 mrg /* Which floating point hardware to schedule for. */
408 1.1 mrg extern int arm_fpu_attr;
409 1.1 mrg
410 1.1 mrg #ifndef TARGET_DEFAULT_FLOAT_ABI
411 1.1 mrg #define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
412 1.1 mrg #endif
413 1.1 mrg
414 1.1 mrg #ifndef ARM_DEFAULT_ABI
415 1.1 mrg #define ARM_DEFAULT_ABI ARM_ABI_APCS
416 1.7 mrg #endif
417 1.7 mrg
418 1.7 mrg /* AAPCS based ABIs use short enums by default. */
419 1.7 mrg #ifndef ARM_DEFAULT_SHORT_ENUMS
420 1.7 mrg #define ARM_DEFAULT_SHORT_ENUMS \
421 1.7 mrg (TARGET_AAPCS_BASED && arm_abi != ARM_ABI_AAPCS_LINUX)
422 1.3 mrg #endif
423 1.3 mrg
424 1.3 mrg /* Map each of the micro-architecture variants to their corresponding
425 1.3 mrg major architecture revision. */
426 1.3 mrg
427 1.3 mrg enum base_architecture
428 1.3 mrg {
429 1.3 mrg BASE_ARCH_0 = 0,
430 1.3 mrg BASE_ARCH_2 = 2,
431 1.3 mrg BASE_ARCH_3 = 3,
432 1.3 mrg BASE_ARCH_3M = 3,
433 1.3 mrg BASE_ARCH_4 = 4,
434 1.3 mrg BASE_ARCH_4T = 4,
435 1.3 mrg BASE_ARCH_5T = 5,
436 1.3 mrg BASE_ARCH_5TE = 5,
437 1.3 mrg BASE_ARCH_5TEJ = 5,
438 1.7 mrg BASE_ARCH_6 = 6,
439 1.3 mrg BASE_ARCH_6J = 6,
440 1.3 mrg BASE_ARCH_6KZ = 6,
441 1.3 mrg BASE_ARCH_6K = 6,
442 1.3 mrg BASE_ARCH_6T2 = 6,
443 1.3 mrg BASE_ARCH_6M = 6,
444 1.3 mrg BASE_ARCH_6Z = 6,
445 1.3 mrg BASE_ARCH_7 = 7,
446 1.3 mrg BASE_ARCH_7A = 7,
447 1.3 mrg BASE_ARCH_7R = 7,
448 1.10 mrg BASE_ARCH_7M = 7,
449 1.10 mrg BASE_ARCH_7EM = 7,
450 1.11 mrg BASE_ARCH_8A = 8,
451 1.14 mrg BASE_ARCH_8M_BASE = 8,
452 1.14 mrg BASE_ARCH_8M_MAIN = 8,
453 1.1 mrg BASE_ARCH_8R = 8,
454 1.1 mrg BASE_ARCH_9A = 9
455 1.3 mrg };
456 1.3 mrg
457 1.1 mrg /* The major revision number of the ARM Architecture implemented by the target. */
458 1.1 mrg extern enum base_architecture arm_base_arch;
459 1.1 mrg
460 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 4 extensions. */
461 1.1 mrg extern int arm_arch4;
462 1.1 mrg
463 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 4T extensions. */
464 1.12 mrg extern int arm_arch4t;
465 1.12 mrg
466 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 5T extensions. */
467 1.12 mrg extern int arm_arch5t;
468 1.12 mrg
469 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 5TE extensions. */
470 1.1 mrg extern int arm_arch5te;
471 1.1 mrg
472 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 6 extensions. */
473 1.3 mrg extern int arm_arch6;
474 1.3 mrg
475 1.3 mrg /* Nonzero if this chip supports the ARM Architecture 6k extensions. */
476 1.3 mrg extern int arm_arch6k;
477 1.3 mrg
478 1.3 mrg /* Nonzero if instructions present in ARMv6-M can be used. */
479 1.3 mrg extern int arm_arch6m;
480 1.3 mrg
481 1.3 mrg /* Nonzero if this chip supports the ARM Architecture 7 extensions. */
482 1.1 mrg extern int arm_arch7;
483 1.1 mrg
484 1.1 mrg /* Nonzero if instructions not present in the 'M' profile can be used. */
485 1.1 mrg extern int arm_arch_notm;
486 1.1 mrg
487 1.1 mrg /* Nonzero if instructions present in ARMv7E-M can be used. */
488 1.3 mrg extern int arm_arch7em;
489 1.3 mrg
490 1.3 mrg /* Nonzero if this chip supports the ARM Architecture 8 extensions. */
491 1.7 mrg extern int arm_arch8;
492 1.7 mrg
493 1.7 mrg /* Nonzero if this chip supports the ARM Architecture 8.1 extensions. */
494 1.10 mrg extern int arm_arch8_1;
495 1.10 mrg
496 1.10 mrg /* Nonzero if this chip supports the ARM Architecture 8.2 extensions. */
497 1.12 mrg extern int arm_arch8_2;
498 1.12 mrg
499 1.12 mrg /* Nonzero if this chip supports the ARM Architecture 8.3 extensions. */
500 1.12 mrg extern int arm_arch8_3;
501 1.12 mrg
502 1.12 mrg /* Nonzero if this chip supports the ARM Architecture 8.4 extensions. */
503 1.13 mrg extern int arm_arch8_4;
504 1.13 mrg
505 1.13 mrg /* Nonzero if this chip supports the ARM Architecture 8.1-M Mainline
506 1.13 mrg extensions. */
507 1.10 mrg extern int arm_arch8_1m_main;
508 1.10 mrg
509 1.10 mrg /* Nonzero if this chip supports the FP16 instructions extension of ARM
510 1.10 mrg Architecture 8.2. */
511 1.1 mrg extern int arm_fp16_inst;
512 1.1 mrg
513 1.1 mrg /* Nonzero if this chip can benefit from load scheduling. */
514 1.1 mrg extern int arm_ld_sched;
515 1.1 mrg
516 1.1 mrg /* Nonzero if this chip is a StrongARM. */
517 1.1 mrg extern int arm_tune_strongarm;
518 1.1 mrg
519 1.1 mrg /* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
520 1.3 mrg extern int arm_arch_iwmmxt;
521 1.3 mrg
522 1.3 mrg /* Nonzero if this chip supports Intel Wireless MMX2 technology. */
523 1.1 mrg extern int arm_arch_iwmmxt2;
524 1.1 mrg
525 1.1 mrg /* Nonzero if this chip is an XScale. */
526 1.1 mrg extern int arm_arch_xscale;
527 1.1 mrg
528 1.1 mrg /* Nonzero if tuning for XScale. */
529 1.1 mrg extern int arm_tune_xscale;
530 1.1 mrg
531 1.1 mrg /* Nonzero if tuning for stores via the write buffer. */
532 1.1 mrg extern int arm_tune_wbuf;
533 1.1 mrg
534 1.1 mrg /* Nonzero if tuning for Cortex-A9. */
535 1.1 mrg extern int arm_tune_cortex_a9;
536 1.1 mrg
537 1.1 mrg /* Nonzero if we should define __THUMB_INTERWORK__ in the
538 1.1 mrg preprocessor.
539 1.1 mrg XXX This is a bit of a hack, it's intended to help work around
540 1.1 mrg problems in GLD which doesn't understand that armv5t code is
541 1.1 mrg interworking clean. */
542 1.10 mrg extern int arm_cpp_interwork;
543 1.10 mrg
544 1.10 mrg /* Nonzero if chip supports Thumb 1. */
545 1.1 mrg extern int arm_arch_thumb1;
546 1.1 mrg
547 1.1 mrg /* Nonzero if chip supports Thumb 2. */
548 1.3 mrg extern int arm_arch_thumb2;
549 1.3 mrg
550 1.3 mrg /* Nonzero if chip supports integer division instruction in ARM mode. */
551 1.3 mrg extern int arm_arch_arm_hwdiv;
552 1.3 mrg
553 1.1 mrg /* Nonzero if chip supports integer division instruction in Thumb mode. */
554 1.5 mrg extern int arm_arch_thumb_hwdiv;
555 1.5 mrg
556 1.5 mrg /* Nonzero if chip disallows volatile memory access in IT block. */
557 1.5 mrg extern int arm_arch_no_volatile_ce;
558 1.5 mrg
559 1.5 mrg /* Nonzero if we shouldn't use literal pools. */
560 1.5 mrg #ifndef USED_FOR_TARGET
561 1.5 mrg extern bool arm_disable_literal_pool;
562 1.5 mrg #endif
563 1.5 mrg
564 1.5 mrg /* Nonzero if chip supports the ARMv8 CRC instructions. */
565 1.10 mrg extern int arm_arch_crc;
566 1.10 mrg
567 1.10 mrg /* Nonzero if chip supports the ARMv8-M Security Extensions. */
568 1.13 mrg extern int arm_arch_cmse;
569 1.13 mrg
570 1.13 mrg /* Nonzero if chip supports the I8MM instructions. */
571 1.13 mrg extern int arm_arch_i8mm;
572 1.13 mrg
573 1.13 mrg /* Nonzero if chip supports the BFloat16 instructions. */
574 1.13 mrg extern int arm_arch_bf16;
575 1.13 mrg
576 1.13 mrg /* Nonzero if chip supports the Custom Datapath Extension. */
577 1.13 mrg extern int arm_arch_cde;
578 1.13 mrg extern int arm_arch_cde_coproc;
579 1.13 mrg extern const int arm_arch_cde_coproc_bits[];
580 1.13 mrg #define ARM_CDE_CONST_COPROC 7
581 1.13 mrg #define ARM_CCDE_CONST_1 ((1 << 13) - 1)
582 1.13 mrg #define ARM_CCDE_CONST_2 ((1 << 9 ) - 1)
583 1.13 mrg #define ARM_CCDE_CONST_3 ((1 << 6 ) - 1)
584 1.13 mrg #define ARM_VCDE_CONST_1 ((1 << 11) - 1)
585 1.13 mrg #define ARM_VCDE_CONST_2 ((1 << 6 ) - 1)
586 1.13 mrg #define ARM_VCDE_CONST_3 ((1 << 3 ) - 1)
587 1.13 mrg #define ARM_MVE_CDE_CONST_1 ((1 << 12) - 1)
588 1.13 mrg #define ARM_MVE_CDE_CONST_2 ((1 << 7 ) - 1)
589 1.1 mrg #define ARM_MVE_CDE_CONST_3 ((1 << 4 ) - 1)
590 1.1 mrg
591 1.1 mrg #ifndef TARGET_DEFAULT
592 1.1 mrg #define TARGET_DEFAULT (MASK_APCS_FRAME)
593 1.1 mrg #endif
594 1.1 mrg
595 1.1 mrg /* Nonzero if PIC code requires explicit qualifiers to generate
596 1.1 mrg PLT and GOT relocs rather than the assembler doing so implicitly.
597 1.1 mrg Subtargets can override these if required. */
598 1.1 mrg #ifndef NEED_GOT_RELOC
599 1.1 mrg #define NEED_GOT_RELOC 0
600 1.1 mrg #endif
601 1.1 mrg #ifndef NEED_PLT_RELOC
602 1.1 mrg #define NEED_PLT_RELOC 0
603 1.5 mrg #endif
604 1.5 mrg
605 1.5 mrg #ifndef TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE
606 1.5 mrg #define TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE 1
607 1.1 mrg #endif
608 1.1 mrg
609 1.1 mrg /* Nonzero if we need to refer to the GOT with a PC-relative
610 1.1 mrg offset. In other words, generate
611 1.1 mrg
612 1.1 mrg .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
613 1.1 mrg
614 1.1 mrg rather than
615 1.1 mrg
616 1.1 mrg .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
617 1.1 mrg
618 1.1 mrg The default is true, which matches NetBSD. Subtargets can
619 1.1 mrg override this if required. */
620 1.1 mrg #ifndef GOT_PCREL
621 1.1 mrg #define GOT_PCREL 1
622 1.1 mrg #endif
623 1.1 mrg
624 1.14 mrg /* Target machine storage Layout. */
626 1.14 mrg
627 1.1 mrg /* Nonzero if this chip provides Armv8.1-M Mainline
628 1.1 mrg LOB (low overhead branch features) extension instructions. */
629 1.1 mrg #define TARGET_HAVE_LOB (arm_arch8_1m_main)
630 1.1 mrg
631 1.1 mrg /* Define this macro if it is advisable to hold scalars in registers
632 1.1 mrg in a wider mode than that declared by the program. In such cases,
633 1.1 mrg the value is constrained to be within the bounds of the declared
634 1.1 mrg type, but kept valid in the wider mode. The signedness of the
635 1.1 mrg extension may differ from that of the type. */
636 1.1 mrg
637 1.1 mrg #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
638 1.1 mrg if (GET_MODE_CLASS (MODE) == MODE_INT \
639 1.1 mrg && GET_MODE_SIZE (MODE) < 4) \
640 1.1 mrg { \
641 1.1 mrg (MODE) = SImode; \
642 1.1 mrg }
643 1.1 mrg
644 1.1 mrg /* Define this if most significant bit is lowest numbered
645 1.1 mrg in instructions that operate on numbered bit-fields. */
646 1.1 mrg #define BITS_BIG_ENDIAN 0
647 1.1 mrg
648 1.1 mrg /* Define this if most significant byte of a word is the lowest numbered.
649 1.1 mrg Most ARM processors are run in little endian mode, so that is the default.
650 1.1 mrg If you want to have it run-time selectable, change the definition in a
651 1.1 mrg cover file to be TARGET_BIG_ENDIAN. */
652 1.5 mrg #define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
653 1.5 mrg
654 1.1 mrg /* Define this if most significant word of a multiword number is the lowest
655 1.1 mrg numbered. */
656 1.1 mrg #define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN)
657 1.1 mrg
658 1.1 mrg #define UNITS_PER_WORD 4
659 1.1 mrg
660 1.1 mrg /* True if natural alignment is used for doubleword types. */
661 1.1 mrg #define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
662 1.1 mrg
663 1.1 mrg #define DOUBLEWORD_ALIGNMENT 64
664 1.1 mrg
665 1.1 mrg #define PARM_BOUNDARY 32
666 1.1 mrg
667 1.1 mrg #define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
668 1.1 mrg
669 1.7 mrg #define PREFERRED_STACK_BOUNDARY \
670 1.7 mrg (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
671 1.1 mrg
672 1.1 mrg #define FUNCTION_BOUNDARY_P(flags) (TARGET_THUMB_P (flags) ? 16 : 32)
673 1.1 mrg #define FUNCTION_BOUNDARY (FUNCTION_BOUNDARY_P (target_flags))
674 1.1 mrg
675 1.1 mrg /* The lowest bit is used to indicate Thumb-mode functions, so the
676 1.1 mrg vbit must go into the delta field of pointers to member
677 1.1 mrg functions. */
678 1.1 mrg #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
679 1.1 mrg
680 1.1 mrg #define EMPTY_FIELD_BOUNDARY 32
681 1.5 mrg
682 1.5 mrg #define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
683 1.1 mrg
684 1.1 mrg #define MALLOC_ABI_ALIGNMENT BIGGEST_ALIGNMENT
685 1.1 mrg
686 1.1 mrg /* XXX Blah -- this macro is used directly by libobjc. Since it
687 1.1 mrg supports no vector modes, cut out the complexity and fall back
688 1.1 mrg on BIGGEST_FIELD_ALIGNMENT. */
689 1.1 mrg #ifdef IN_TARGET_LIBS
690 1.1 mrg #define BIGGEST_FIELD_ALIGNMENT 64
691 1.1 mrg #endif
692 1.1 mrg
693 1.3 mrg /* Align definitions of arrays, unions and structures so that
694 1.3 mrg initializations and copies can be made more efficient. This is not
695 1.3 mrg ABI-changing, so it only affects places where we can see the
696 1.3 mrg definition. Increasing the alignment tends to introduce padding,
697 1.1 mrg so don't do this when optimizing for size/conserving stack space. */
698 1.1 mrg #define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN) \
699 1.1 mrg (((COND) && ((ALIGN) < BITS_PER_WORD) \
700 1.1 mrg && (TREE_CODE (EXP) == ARRAY_TYPE \
701 1.3 mrg || TREE_CODE (EXP) == UNION_TYPE \
702 1.3 mrg || TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
703 1.3 mrg
704 1.3 mrg /* Align global data. */
705 1.1 mrg #define DATA_ALIGNMENT(EXP, ALIGN) \
706 1.3 mrg ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
707 1.3 mrg
708 1.1 mrg /* Similarly, make sure that objects on the stack are sensibly aligned. */
709 1.1 mrg #define LOCAL_ALIGNMENT(EXP, ALIGN) \
710 1.1 mrg ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
711 1.1 mrg
712 1.1 mrg /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
713 1.1 mrg value set in previous versions of this toolchain was 8, which produces more
714 1.1 mrg compact structures. The command line option -mstructure_size_boundary=<n>
715 1.1 mrg can be used to change this value. For compatibility with the ARM SDK
716 1.1 mrg however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
717 1.1 mrg 0020D) page 2-20 says "Structures are aligned on word boundaries".
718 1.1 mrg The AAPCS specifies a value of 8. */
719 1.1 mrg #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
720 1.1 mrg
721 1.1 mrg /* This is the value used to initialize arm_structure_size_boundary. If a
722 1.1 mrg particular arm target wants to change the default value it should change
723 1.1 mrg the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
724 1.1 mrg for an example of this. */
725 1.1 mrg #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
726 1.1 mrg #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
727 1.1 mrg #endif
728 1.1 mrg
729 1.1 mrg /* Nonzero if move instructions will actually fail to work
730 1.1 mrg when given unaligned data. */
731 1.1 mrg #define STRICT_ALIGNMENT 1
732 1.1 mrg
733 1.1 mrg /* wchar_t is unsigned under the AAPCS. */
734 1.1 mrg #ifndef WCHAR_TYPE
735 1.1 mrg #define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
736 1.1 mrg
737 1.3 mrg #define WCHAR_TYPE_SIZE BITS_PER_WORD
738 1.3 mrg #endif
739 1.3 mrg
740 1.3 mrg /* Sized for fixed-point types. */
741 1.3 mrg
742 1.3 mrg #define SHORT_FRACT_TYPE_SIZE 8
743 1.3 mrg #define FRACT_TYPE_SIZE 16
744 1.3 mrg #define LONG_FRACT_TYPE_SIZE 32
745 1.3 mrg #define LONG_LONG_FRACT_TYPE_SIZE 64
746 1.3 mrg
747 1.3 mrg #define SHORT_ACCUM_TYPE_SIZE 16
748 1.3 mrg #define ACCUM_TYPE_SIZE 32
749 1.3 mrg #define LONG_ACCUM_TYPE_SIZE 64
750 1.3 mrg #define LONG_LONG_ACCUM_TYPE_SIZE 64
751 1.1 mrg
752 1.1 mrg #define MAX_FIXED_MODE_SIZE 64
753 1.1 mrg
754 1.1 mrg #ifndef SIZE_TYPE
755 1.1 mrg #define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
756 1.1 mrg #endif
757 1.1 mrg
758 1.1 mrg #ifndef PTRDIFF_TYPE
759 1.1 mrg #define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
760 1.1 mrg #endif
761 1.1 mrg
762 1.1 mrg /* AAPCS requires that structure alignment is affected by bitfields. */
763 1.1 mrg #ifndef PCC_BITFIELD_TYPE_MATTERS
764 1.5 mrg #define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
765 1.5 mrg #endif
766 1.5 mrg
767 1.5 mrg /* The maximum size of the sync library functions supported. */
768 1.5 mrg #ifndef MAX_SYNC_LIBFUNC_SIZE
769 1.1 mrg #define MAX_SYNC_LIBFUNC_SIZE (2 * UNITS_PER_WORD)
770 1.1 mrg #endif
771 1.1 mrg
772 1.3 mrg
773 1.11 mrg /* Standard register usage. */
775 1.1 mrg
776 1.1 mrg /* Register allocation in ARM Procedure Call Standard
777 1.1 mrg (S - saved over call, F - Frame-related).
778 1.1 mrg
779 1.1 mrg r0 * argument word/integer result
780 1.1 mrg r1-r3 argument word
781 1.1 mrg
782 1.1 mrg r4-r8 S register variable
783 1.1 mrg r9 S (rfp) register variable (real frame pointer)
784 1.1 mrg
785 1.1 mrg r10 F S (sl) stack limit (used by -mapcs-stack-check)
786 1.1 mrg r11 F S (fp) argument pointer
787 1.1 mrg r12 (ip) temp workspace
788 1.1 mrg r13 F S (sp) lower end of current stack frame
789 1.1 mrg r14 (lr) link address/workspace
790 1.1 mrg r15 F (pc) program counter
791 1.1 mrg
792 1.1 mrg cc This is NOT a real register, but is used internally
793 1.1 mrg to represent things that use or set the condition
794 1.1 mrg codes.
795 1.1 mrg sfp This isn't either. It is used during rtl generation
796 1.1 mrg since the offset between the frame pointer and the
797 1.1 mrg auto's isn't known until after register allocation.
798 1.13 mrg afp Nor this, we only need this because of non-local
799 1.13 mrg goto. Without it fp appears to be used and the
800 1.13 mrg elimination code won't get rid of sfp. It tracks
801 1.13 mrg fp exactly at all times.
802 1.1 mrg apsrq Nor this, it is used to track operations on the Q bit
803 1.3 mrg of APSR by ACLE saturating intrinsics.
804 1.1 mrg apsrge Nor this, it is used to track operations on the GE bits
805 1.1 mrg of APSR by ACLE SIMD32 intrinsics
806 1.1 mrg
807 1.1 mrg *: See TARGET_CONDITIONAL_REGISTER_USAGE */
808 1.13 mrg
809 1.13 mrg /* s0-s15 VFP scratch (aka d0-d7).
810 1.1 mrg s16-s31 S VFP variable (aka d8-d15).
811 1.1 mrg vfpcc Not a real register. Represents the VFP condition
812 1.1 mrg code flags.
813 1.1 mrg vpr Used to represent MVE VPR predication. */
814 1.1 mrg
815 1.1 mrg /* The stack backtrace structure is as follows:
816 1.1 mrg fp points to here: | save code pointer | [fp]
817 1.1 mrg | return link value | [fp, #-4]
818 1.1 mrg | return sp value | [fp, #-8]
819 1.1 mrg | return fp value | [fp, #-12]
820 1.1 mrg [| saved r10 value |]
821 1.1 mrg [| saved r9 value |]
822 1.1 mrg [| saved r8 value |]
823 1.1 mrg [| saved r7 value |]
824 1.1 mrg [| saved r6 value |]
825 1.1 mrg [| saved r5 value |]
826 1.1 mrg [| saved r4 value |]
827 1.1 mrg [| saved r3 value |]
828 1.1 mrg [| saved r2 value |]
829 1.1 mrg [| saved r1 value |]
830 1.1 mrg [| saved r0 value |]
831 1.3 mrg r0-r3 are not normally saved in a C function. */
832 1.3 mrg
833 1.3 mrg /* 1 for registers that have pervasive standard uses
834 1.3 mrg and are not available for the register allocator. */
835 1.3 mrg #define FIXED_REGISTERS \
836 1.3 mrg { \
837 1.3 mrg /* Core regs. */ \
838 1.3 mrg 0,0,0,0,0,0,0,0, \
839 1.3 mrg 0,0,0,0,0,1,0,1, \
840 1.3 mrg /* VFP regs. */ \
841 1.3 mrg 1,1,1,1,1,1,1,1, \
842 1.3 mrg 1,1,1,1,1,1,1,1, \
843 1.3 mrg 1,1,1,1,1,1,1,1, \
844 1.3 mrg 1,1,1,1,1,1,1,1, \
845 1.3 mrg 1,1,1,1,1,1,1,1, \
846 1.3 mrg 1,1,1,1,1,1,1,1, \
847 1.3 mrg 1,1,1,1,1,1,1,1, \
848 1.3 mrg 1,1,1,1,1,1,1,1, \
849 1.3 mrg /* IWMMXT regs. */ \
850 1.13 mrg 1,1,1,1,1,1,1,1, \
851 1.1 mrg 1,1,1,1,1,1,1,1, \
852 1.1 mrg 1,1,1,1, \
853 1.1 mrg /* Specials. */ \
854 1.1 mrg 1,1,1,1,1,1,1 \
855 1.1 mrg }
856 1.1 mrg
857 1.1 mrg /* 1 for registers not available across function calls.
858 1.1 mrg These must include the FIXED_REGISTERS and also any
859 1.1 mrg registers that can be used without being saved.
860 1.1 mrg The latter must include the registers where values are returned
861 1.3 mrg and the register where structure-value addresses are passed.
862 1.3 mrg Aside from that, you can include as many other registers as you like.
863 1.3 mrg The CC is not preserved over function calls on the ARM 6, so it is
864 1.3 mrg easier to assume this for all. SFP is preserved, since FP is. */
865 1.3 mrg #define CALL_USED_REGISTERS \
866 1.3 mrg { \
867 1.3 mrg /* Core regs. */ \
868 1.3 mrg 1,1,1,1,0,0,0,0, \
869 1.3 mrg 0,0,0,0,1,1,1,1, \
870 1.3 mrg /* VFP Regs. */ \
871 1.3 mrg 1,1,1,1,1,1,1,1, \
872 1.3 mrg 1,1,1,1,1,1,1,1, \
873 1.3 mrg 1,1,1,1,1,1,1,1, \
874 1.3 mrg 1,1,1,1,1,1,1,1, \
875 1.3 mrg 1,1,1,1,1,1,1,1, \
876 1.3 mrg 1,1,1,1,1,1,1,1, \
877 1.3 mrg 1,1,1,1,1,1,1,1, \
878 1.3 mrg 1,1,1,1,1,1,1,1, \
879 1.3 mrg /* IWMMXT regs. */ \
880 1.13 mrg 1,1,1,1,1,1,1,1, \
881 1.1 mrg 1,1,1,1,1,1,1,1, \
882 1.1 mrg 1,1,1,1, \
883 1.1 mrg /* Specials. */ \
884 1.1 mrg 1,1,1,1,1,1,1 \
885 1.1 mrg }
886 1.1 mrg
887 1.1 mrg #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
888 1.1 mrg #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
889 1.1 mrg #endif
890 1.1 mrg
891 1.1 mrg /* These are a couple of extensions to the formats accepted
892 1.1 mrg by asm_fprintf:
893 1.1 mrg %@ prints out ASM_COMMENT_START
894 1.1 mrg %r prints out REGISTER_PREFIX reg_names[arg] */
895 1.1 mrg #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
896 1.1 mrg case '@': \
897 1.1 mrg fputs (ASM_COMMENT_START, FILE); \
898 1.1 mrg break; \
899 1.1 mrg \
900 1.1 mrg case 'r': \
901 1.1 mrg fputs (REGISTER_PREFIX, FILE); \
902 1.1 mrg fputs (reg_names [va_arg (ARGS, int)], FILE); \
903 1.1 mrg break;
904 1.1 mrg
905 1.1 mrg /* Round X up to the nearest word. */
906 1.1 mrg #define ROUND_UP_WORD(X) (((X) + 3) & ~3)
907 1.1 mrg
908 1.1 mrg /* Convert fron bytes to ints. */
909 1.1 mrg #define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
910 1.1 mrg
911 1.1 mrg /* The number of (integer) registers required to hold a quantity of type MODE.
912 1.1 mrg Also used for VFP registers. */
913 1.1 mrg #define ARM_NUM_REGS(MODE) \
914 1.1 mrg ARM_NUM_INTS (GET_MODE_SIZE (MODE))
915 1.1 mrg
916 1.1 mrg /* The number of (integer) registers required to hold a quantity of TYPE MODE. */
917 1.1 mrg #define ARM_NUM_REGS2(MODE, TYPE) \
918 1.1 mrg ARM_NUM_INTS ((MODE) == BLKmode ? \
919 1.1 mrg int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
920 1.1 mrg
921 1.1 mrg /* The number of (integer) argument register available. */
922 1.1 mrg #define NUM_ARG_REGS 4
923 1.1 mrg
924 1.1 mrg /* And similarly for the VFP. */
925 1.1 mrg #define NUM_VFP_ARG_REGS 16
926 1.1 mrg
927 1.1 mrg /* Return the register number of the N'th (integer) argument. */
928 1.1 mrg #define ARG_REGISTER(N) (N - 1)
929 1.1 mrg
930 1.1 mrg /* Specify the registers used for certain standard purposes.
931 1.1 mrg The values of these macros are register numbers. */
932 1.1 mrg
933 1.1 mrg /* The number of the last argument register. */
934 1.1 mrg #define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
935 1.1 mrg
936 1.1 mrg /* The numbers of the Thumb register ranges. */
937 1.1 mrg #define FIRST_LO_REGNUM 0
938 1.3 mrg #define LAST_LO_REGNUM 7
939 1.3 mrg #define FIRST_HI_REGNUM 8
940 1.3 mrg #define LAST_HI_REGNUM 11
941 1.1 mrg
942 1.1 mrg /* Overridden by config/arm/bpabi.h. */
943 1.3 mrg #ifndef ARM_UNWIND_INFO
944 1.3 mrg #define ARM_UNWIND_INFO 0
945 1.3 mrg #endif
946 1.3 mrg
947 1.1 mrg /* Overriden by config/arm/netbsd-eabi.h. */
948 1.1 mrg #ifndef ARM_DWARF_UNWIND_TABLES
949 1.1 mrg #define ARM_DWARF_UNWIND_TABLES 0
950 1.1 mrg #endif
951 1.1 mrg
952 1.1 mrg /* Use r0 and r1 to pass exception handling information. */
953 1.1 mrg #define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
954 1.1 mrg
955 1.3 mrg /* The register that holds the return address in exception handlers. */
956 1.3 mrg #define ARM_EH_STACKADJ_REGNUM 2
957 1.5 mrg #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
958 1.3 mrg
959 1.5 mrg #ifndef ARM_TARGET2_DWARF_FORMAT
960 1.3 mrg #define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
961 1.3 mrg #endif
962 1.5 mrg
963 1.5 mrg #if ARM_DWARF_UNWIND_TABLES
964 1.5 mrg /* DWARF unwinding uses the normal indirect/pcrel vs absptr format
965 1.5 mrg for 32bit platforms. */
966 1.3 mrg #define ASM_PREFERRED_EH_DATA_FORMAT(CODE, GLOBAL) \
967 1.3 mrg (flag_pic ? (((GLOBAL) ? DW_EH_PE_indirect : 0) | DW_EH_PE_pcrel | DW_EH_PE_sdata4) \
968 1.5 mrg : DW_EH_PE_absptr)
969 1.13 mrg #else
970 1.13 mrg /* ttype entries (the only interesting data references used)
971 1.3 mrg use TARGET2 relocations. */
972 1.3 mrg #define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
973 1.1 mrg (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
974 1.1 mrg : DW_EH_PE_absptr)
975 1.1 mrg #endif
976 1.1 mrg
977 1.1 mrg /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
978 1.13 mrg as an invisible last argument (possible since varargs don't exist in
979 1.13 mrg Pascal), so the following is not true. */
980 1.13 mrg #define STATIC_CHAIN_REGNUM 12
981 1.1 mrg
982 1.1 mrg /* r9 is the FDPIC register (base register for GOT and FUNCDESC accesses). */
983 1.1 mrg #define FDPIC_REGNUM 9
984 1.1 mrg
985 1.1 mrg /* Define this to be where the real frame pointer is if it is not possible to
986 1.1 mrg work out the offset between the frame pointer and the automatic variables
987 1.1 mrg until after register allocation has taken place. FRAME_POINTER_REGNUM
988 1.1 mrg should point to a special register that we will make sure is eliminated.
989 1.1 mrg
990 1.1 mrg For the Thumb we have another problem. The TPCS defines the frame pointer
991 1.1 mrg as r11, and GCC believes that it is always possible to use the frame pointer
992 1.1 mrg as base register for addressing purposes. (See comments in
993 1.1 mrg find_reloads_address()). But - the Thumb does not allow high registers,
994 1.1 mrg including r11, to be used as base address registers. Hence our problem.
995 1.1 mrg
996 1.1 mrg The solution used here, and in the old thumb port is to use r7 instead of
997 1.1 mrg r11 as the hard frame pointer and to have special code to generate
998 1.1 mrg backtrace structures on the stack (if required to do so via a command line
999 1.1 mrg option) using r11. This is the only 'user visible' use of r11 as a frame
1000 1.1 mrg pointer. */
1001 1.1 mrg #define ARM_HARD_FRAME_POINTER_REGNUM 11
1002 1.1 mrg #define THUMB_HARD_FRAME_POINTER_REGNUM 7
1003 1.1 mrg
1004 1.1 mrg #define HARD_FRAME_POINTER_REGNUM \
1005 1.3 mrg (TARGET_ARM \
1006 1.3 mrg ? ARM_HARD_FRAME_POINTER_REGNUM \
1007 1.3 mrg : THUMB_HARD_FRAME_POINTER_REGNUM)
1008 1.1 mrg
1009 1.1 mrg #define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
1010 1.1 mrg #define HARD_FRAME_POINTER_IS_ARG_POINTER 0
1011 1.1 mrg
1012 1.1 mrg #define FP_REGNUM HARD_FRAME_POINTER_REGNUM
1013 1.3 mrg
1014 1.3 mrg /* Register to use for pushing function arguments. */
1015 1.5 mrg #define STACK_POINTER_REGNUM SP_REGNUM
1016 1.5 mrg
1017 1.3 mrg #define FIRST_IWMMXT_REGNUM (LAST_HI_VFP_REGNUM + 1)
1018 1.3 mrg #define LAST_IWMMXT_REGNUM (FIRST_IWMMXT_REGNUM + 15)
1019 1.3 mrg
1020 1.1 mrg /* Need to sync with WCGR in iwmmxt.md. */
1021 1.1 mrg #define FIRST_IWMMXT_GR_REGNUM (LAST_IWMMXT_REGNUM + 1)
1022 1.1 mrg #define LAST_IWMMXT_GR_REGNUM (FIRST_IWMMXT_GR_REGNUM + 3)
1023 1.1 mrg
1024 1.1 mrg #define IS_IWMMXT_REGNUM(REGNUM) \
1025 1.1 mrg (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
1026 1.3 mrg #define IS_IWMMXT_GR_REGNUM(REGNUM) \
1027 1.1 mrg (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
1028 1.1 mrg
1029 1.3 mrg /* Base register for access to local variables of the function. */
1030 1.1 mrg #define FRAME_POINTER_REGNUM 102
1031 1.3 mrg
1032 1.3 mrg /* Base register for access to arguments of the function. */
1033 1.1 mrg #define ARG_POINTER_REGNUM 103
1034 1.1 mrg
1035 1.1 mrg #define FIRST_VFP_REGNUM 16
1036 1.1 mrg #define D7_VFP_REGNUM (FIRST_VFP_REGNUM + 15)
1037 1.1 mrg #define LAST_VFP_REGNUM \
1038 1.1 mrg (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
1039 1.1 mrg
1040 1.1 mrg #define IS_VFP_REGNUM(REGNUM) \
1041 1.1 mrg (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
1042 1.1 mrg
1043 1.1 mrg /* VFP registers are split into two types: those defined by VFP versions < 3
1044 1.1 mrg have D registers overlaid on consecutive pairs of S registers. VFP version 3
1045 1.3 mrg defines 16 new D registers (d16-d31) which, for simplicity and correctness
1046 1.3 mrg in various parts of the backend, we implement as "fake" single-precision
1047 1.3 mrg registers (which would be S32-S63, but cannot be used in that way). The
1048 1.1 mrg following macros define these ranges of registers. */
1049 1.1 mrg #define LAST_LO_VFP_REGNUM (FIRST_VFP_REGNUM + 31)
1050 1.1 mrg #define FIRST_HI_VFP_REGNUM (LAST_LO_VFP_REGNUM + 1)
1051 1.1 mrg #define LAST_HI_VFP_REGNUM (FIRST_HI_VFP_REGNUM + 31)
1052 1.1 mrg
1053 1.1 mrg #define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
1054 1.1 mrg ((REGNUM) <= LAST_LO_VFP_REGNUM)
1055 1.1 mrg
1056 1.1 mrg /* DFmode values are only valid in even register pairs. */
1057 1.1 mrg #define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
1058 1.1 mrg ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
1059 1.1 mrg
1060 1.1 mrg /* Neon Quad values must start at a multiple of four registers. */
1061 1.1 mrg #define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
1062 1.1 mrg ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
1063 1.1 mrg
1064 1.1 mrg /* Neon structures of vectors must be in even register pairs and there
1065 1.1 mrg must be enough registers available. Because of various patterns
1066 1.1 mrg requiring quad registers, we require them to start at a multiple of
1067 1.1 mrg four. */
1068 1.13 mrg #define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
1069 1.13 mrg ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
1070 1.1 mrg && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
1071 1.3 mrg
1072 1.13 mrg /* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP
1073 1.1 mrg + 1 APSRQ + 1 APSRGE + 1 VPR. */
1074 1.1 mrg /* Intel Wireless MMX Technology registers add 16 + 4 more. */
1075 1.1 mrg /* VFP (VFP3) adds 32 (64) + 1 VFPCC. */
1076 1.1 mrg #define FIRST_PSEUDO_REGISTER 107
1077 1.1 mrg
1078 1.1 mrg #define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
1079 1.1 mrg
1080 1.1 mrg /* Value should be nonzero if functions must have frame pointers.
1081 1.1 mrg Zero means the frame pointer need not be set up (and parms may be accessed
1082 1.1 mrg via the stack pointer) in functions that seem suitable.
1083 1.1 mrg If we have to have a frame pointer we might as well make use of it.
1084 1.1 mrg APCS says that the frame pointer does not need to be pushed in leaf
1085 1.1 mrg functions, or simple tail call functions. */
1086 1.1 mrg
1087 1.1 mrg #ifndef SUBTARGET_FRAME_POINTER_REQUIRED
1088 1.1 mrg #define SUBTARGET_FRAME_POINTER_REQUIRED 0
1089 1.1 mrg #endif
1090 1.1 mrg
1091 1.1 mrg #define VALID_IWMMXT_REG_MODE(MODE) \
1092 1.1 mrg (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
1093 1.13 mrg
1094 1.13 mrg /* Modes valid for Neon D registers. */
1095 1.1 mrg #define VALID_NEON_DREG_MODE(MODE) \
1096 1.1 mrg ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
1097 1.1 mrg || (MODE) == V4HFmode || (MODE) == V2SFmode || (MODE) == DImode \
1098 1.1 mrg || (MODE) == V4BFmode)
1099 1.13 mrg
1100 1.13 mrg /* Modes valid for Neon Q registers. */
1101 1.13 mrg #define VALID_NEON_QREG_MODE(MODE) \
1102 1.13 mrg ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
1103 1.13 mrg || (MODE) == V8HFmode || (MODE) == V4SFmode || (MODE) == V2DImode \
1104 1.13 mrg || (MODE) == V8BFmode)
1105 1.13 mrg
1106 1.13 mrg #define VALID_MVE_MODE(MODE) \
1107 1.13 mrg ((MODE) == V2DImode ||(MODE) == V4SImode || (MODE) == V8HImode \
1108 1.13 mrg || (MODE) == V16QImode || (MODE) == V8HFmode || (MODE) == V4SFmode \
1109 1.13 mrg || (MODE) == V2DFmode)
1110 1.13 mrg
1111 1.14 mrg #define VALID_MVE_SI_MODE(MODE) \
1112 1.14 mrg ((MODE) == V2DImode ||(MODE) == V4SImode || (MODE) == V8HImode \
1113 1.14 mrg || (MODE) == V16QImode)
1114 1.14 mrg
1115 1.13 mrg /* Modes used in MVE's narrowing stores or widening loads. */
1116 1.13 mrg #define MVE_STN_LDW_MODE(MODE) \
1117 1.1 mrg ((MODE) == V4QImode || (MODE) == V8QImode || (MODE) == V4HImode)
1118 1.1 mrg
1119 1.1 mrg #define VALID_MVE_SF_MODE(MODE) \
1120 1.1 mrg ((MODE) == V8HFmode || (MODE) == V4SFmode || (MODE) == V2DFmode)
1121 1.1 mrg
1122 1.1 mrg /* Structure modes valid for Neon registers. */
1123 1.13 mrg #define VALID_NEON_STRUCT_MODE(MODE) \
1124 1.13 mrg ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
1125 1.13 mrg || (MODE) == CImode || (MODE) == XImode)
1126 1.14 mrg
1127 1.14 mrg #define VALID_MVE_STRUCT_MODE(MODE) \
1128 1.14 mrg ((MODE) == TImode || (MODE) == OImode || (MODE) == XImode)
1129 1.14 mrg
1130 1.14 mrg /* The conditions under which vector modes are supported for general
1131 1.14 mrg arithmetic using Neon. */
1132 1.14 mrg
1133 1.14 mrg #define ARM_HAVE_NEON_V8QI_ARITH TARGET_NEON
1134 1.14 mrg #define ARM_HAVE_NEON_V4HI_ARITH TARGET_NEON
1135 1.14 mrg #define ARM_HAVE_NEON_V2SI_ARITH TARGET_NEON
1136 1.14 mrg
1137 1.14 mrg #define ARM_HAVE_NEON_V16QI_ARITH TARGET_NEON
1138 1.14 mrg #define ARM_HAVE_NEON_V8HI_ARITH TARGET_NEON
1139 1.14 mrg #define ARM_HAVE_NEON_V4SI_ARITH TARGET_NEON
1140 1.14 mrg #define ARM_HAVE_NEON_V2DI_ARITH TARGET_NEON
1141 1.14 mrg
1142 1.14 mrg /* HF operations have their own flush-to-zero control (FPSCR.FZ16). */
1143 1.14 mrg #define ARM_HAVE_NEON_V4HF_ARITH TARGET_NEON_FP16INST
1144 1.14 mrg #define ARM_HAVE_NEON_V8HF_ARITH TARGET_NEON_FP16INST
1145 1.14 mrg
1146 1.14 mrg /* SF operations always flush to zero, regardless of FPSCR.FZ, so we can
1147 1.14 mrg only use them for general arithmetic when -funsafe-math-optimizations
1148 1.14 mrg is in effect. */
1149 1.14 mrg #define ARM_HAVE_NEON_V2SF_ARITH \
1150 1.14 mrg (TARGET_NEON && flag_unsafe_math_optimizations)
1151 1.14 mrg #define ARM_HAVE_NEON_V4SF_ARITH ARM_HAVE_NEON_V2SF_ARITH
1152 1.14 mrg
1153 1.14 mrg /* The conditions under which vector modes are supported for general
1154 1.14 mrg arithmetic by any vector extension. */
1155 1.14 mrg
1156 1.14 mrg #define ARM_HAVE_V8QI_ARITH (ARM_HAVE_NEON_V8QI_ARITH || TARGET_REALLY_IWMMXT)
1157 1.14 mrg #define ARM_HAVE_V4HI_ARITH (ARM_HAVE_NEON_V4HI_ARITH || TARGET_REALLY_IWMMXT)
1158 1.14 mrg #define ARM_HAVE_V2SI_ARITH (ARM_HAVE_NEON_V2SI_ARITH || TARGET_REALLY_IWMMXT)
1159 1.14 mrg
1160 1.14 mrg #define ARM_HAVE_V16QI_ARITH (ARM_HAVE_NEON_V16QI_ARITH || TARGET_HAVE_MVE)
1161 1.14 mrg #define ARM_HAVE_V8HI_ARITH (ARM_HAVE_NEON_V8HI_ARITH || TARGET_HAVE_MVE)
1162 1.14 mrg #define ARM_HAVE_V4SI_ARITH (ARM_HAVE_NEON_V4SI_ARITH || TARGET_HAVE_MVE)
1163 1.14 mrg #define ARM_HAVE_V2DI_ARITH ARM_HAVE_NEON_V2DI_ARITH
1164 1.14 mrg
1165 1.14 mrg #define ARM_HAVE_V4HF_ARITH ARM_HAVE_NEON_V4HF_ARITH
1166 1.14 mrg #define ARM_HAVE_V2SF_ARITH ARM_HAVE_NEON_V2SF_ARITH
1167 1.14 mrg
1168 1.14 mrg #define ARM_HAVE_V8HF_ARITH (ARM_HAVE_NEON_V8HF_ARITH || TARGET_HAVE_MVE_FLOAT)
1169 1.14 mrg #define ARM_HAVE_V4SF_ARITH (ARM_HAVE_NEON_V4SF_ARITH || TARGET_HAVE_MVE_FLOAT)
1170 1.14 mrg
1171 1.14 mrg /* The conditions under which vector modes are supported by load/store
1172 1.14 mrg instructions using Neon. */
1173 1.14 mrg
1174 1.14 mrg #define ARM_HAVE_NEON_V8QI_LDST TARGET_NEON
1175 1.14 mrg #define ARM_HAVE_NEON_V16QI_LDST TARGET_NEON
1176 1.14 mrg #define ARM_HAVE_NEON_V4HI_LDST TARGET_NEON
1177 1.14 mrg #define ARM_HAVE_NEON_V8HI_LDST TARGET_NEON
1178 1.14 mrg #define ARM_HAVE_NEON_V2SI_LDST TARGET_NEON
1179 1.14 mrg #define ARM_HAVE_NEON_V4SI_LDST TARGET_NEON
1180 1.14 mrg #define ARM_HAVE_NEON_V4HF_LDST TARGET_NEON_FP16INST
1181 1.14 mrg #define ARM_HAVE_NEON_V8HF_LDST TARGET_NEON_FP16INST
1182 1.14 mrg #define ARM_HAVE_NEON_V4BF_LDST TARGET_BF16_SIMD
1183 1.14 mrg #define ARM_HAVE_NEON_V8BF_LDST TARGET_BF16_SIMD
1184 1.14 mrg #define ARM_HAVE_NEON_V2SF_LDST TARGET_NEON
1185 1.14 mrg #define ARM_HAVE_NEON_V4SF_LDST TARGET_NEON
1186 1.14 mrg #define ARM_HAVE_NEON_DI_LDST TARGET_NEON
1187 1.14 mrg #define ARM_HAVE_NEON_V2DI_LDST TARGET_NEON
1188 1.14 mrg
1189 1.14 mrg /* The conditions under which vector modes are supported by load/store
1190 1.14 mrg instructions by any vector extension. */
1191 1.14 mrg
1192 1.14 mrg #define ARM_HAVE_V8QI_LDST (ARM_HAVE_NEON_V8QI_LDST || TARGET_REALLY_IWMMXT)
1193 1.14 mrg #define ARM_HAVE_V4HI_LDST (ARM_HAVE_NEON_V4HI_LDST || TARGET_REALLY_IWMMXT)
1194 1.14 mrg #define ARM_HAVE_V2SI_LDST (ARM_HAVE_NEON_V2SI_LDST || TARGET_REALLY_IWMMXT)
1195 1.14 mrg
1196 1.14 mrg #define ARM_HAVE_V16QI_LDST (ARM_HAVE_NEON_V16QI_LDST || TARGET_HAVE_MVE)
1197 1.14 mrg #define ARM_HAVE_V8HI_LDST (ARM_HAVE_NEON_V8HI_LDST || TARGET_HAVE_MVE)
1198 1.14 mrg #define ARM_HAVE_V4SI_LDST (ARM_HAVE_NEON_V4SI_LDST || TARGET_HAVE_MVE)
1199 1.14 mrg #define ARM_HAVE_DI_LDST ARM_HAVE_NEON_DI_LDST
1200 1.14 mrg #define ARM_HAVE_V2DI_LDST ARM_HAVE_NEON_V2DI_LDST
1201 1.14 mrg
1202 1.14 mrg #define ARM_HAVE_V4HF_LDST ARM_HAVE_NEON_V4HF_LDST
1203 1.14 mrg #define ARM_HAVE_V2SF_LDST ARM_HAVE_NEON_V2SF_LDST
1204 1.14 mrg
1205 1.14 mrg #define ARM_HAVE_V4BF_LDST ARM_HAVE_NEON_V4BF_LDST
1206 1.14 mrg #define ARM_HAVE_V8BF_LDST ARM_HAVE_NEON_V8BF_LDST
1207 1.3 mrg
1208 1.3 mrg #define ARM_HAVE_V8HF_LDST (ARM_HAVE_NEON_V8HF_LDST || TARGET_HAVE_MVE_FLOAT)
1209 1.3 mrg #define ARM_HAVE_V4SF_LDST (ARM_HAVE_NEON_V4SF_LDST || TARGET_HAVE_MVE_FLOAT)
1210 1.1 mrg
1211 1.1 mrg /* The register numbers in sequence, for passing to arm_gen_load_multiple. */
1212 1.1 mrg extern int arm_regs_in_sequence[];
1213 1.1 mrg
1214 1.1 mrg /* The order in which register should be allocated. It is good to use ip
1215 1.1 mrg since no saving is required (though calls clobber it) and it never contains
1216 1.1 mrg function parameters. It is quite good to use lr since other calls may
1217 1.1 mrg clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
1218 1.1 mrg least likely to contain a function parameter; in addition results are
1219 1.1 mrg returned in r0.
1220 1.1 mrg For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
1221 1.3 mrg then D8-D15. The reason for doing this is to attempt to reduce register
1222 1.3 mrg pressure when both single- and double-precision registers are used in a
1223 1.3 mrg function. */
1224 1.3 mrg
1225 1.1 mrg #define VREG(X) (FIRST_VFP_REGNUM + (X))
1226 1.1 mrg #define WREG(X) (FIRST_IWMMXT_REGNUM + (X))
1227 1.3 mrg #define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
1228 1.3 mrg
1229 1.3 mrg #define REG_ALLOC_ORDER \
1230 1.3 mrg { \
1231 1.3 mrg /* General registers. */ \
1232 1.3 mrg 3, 2, 1, 0, 12, 14, 4, 5, \
1233 1.3 mrg 6, 7, 8, 9, 10, 11, \
1234 1.3 mrg /* High VFP registers. */ \
1235 1.3 mrg VREG(32), VREG(33), VREG(34), VREG(35), \
1236 1.3 mrg VREG(36), VREG(37), VREG(38), VREG(39), \
1237 1.3 mrg VREG(40), VREG(41), VREG(42), VREG(43), \
1238 1.3 mrg VREG(44), VREG(45), VREG(46), VREG(47), \
1239 1.3 mrg VREG(48), VREG(49), VREG(50), VREG(51), \
1240 1.3 mrg VREG(52), VREG(53), VREG(54), VREG(55), \
1241 1.3 mrg VREG(56), VREG(57), VREG(58), VREG(59), \
1242 1.3 mrg VREG(60), VREG(61), VREG(62), VREG(63), \
1243 1.3 mrg /* VFP argument registers. */ \
1244 1.3 mrg VREG(15), VREG(14), VREG(13), VREG(12), \
1245 1.3 mrg VREG(11), VREG(10), VREG(9), VREG(8), \
1246 1.3 mrg VREG(7), VREG(6), VREG(5), VREG(4), \
1247 1.3 mrg VREG(3), VREG(2), VREG(1), VREG(0), \
1248 1.3 mrg /* VFP call-saved registers. */ \
1249 1.3 mrg VREG(16), VREG(17), VREG(18), VREG(19), \
1250 1.3 mrg VREG(20), VREG(21), VREG(22), VREG(23), \
1251 1.3 mrg VREG(24), VREG(25), VREG(26), VREG(27), \
1252 1.3 mrg VREG(28), VREG(29), VREG(30), VREG(31), \
1253 1.3 mrg /* IWMMX registers. */ \
1254 1.3 mrg WREG(0), WREG(1), WREG(2), WREG(3), \
1255 1.3 mrg WREG(4), WREG(5), WREG(6), WREG(7), \
1256 1.3 mrg WREG(8), WREG(9), WREG(10), WREG(11), \
1257 1.3 mrg WREG(12), WREG(13), WREG(14), WREG(15), \
1258 1.13 mrg WGREG(0), WGREG(1), WGREG(2), WGREG(3), \
1259 1.13 mrg /* Registers not for general use. */ \
1260 1.1 mrg CC_REGNUM, VFPCC_REGNUM, \
1261 1.1 mrg FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM, \
1262 1.13 mrg SP_REGNUM, PC_REGNUM, APSRQ_REGNUM, \
1263 1.13 mrg APSRGE_REGNUM, VPR_REGNUM \
1264 1.13 mrg }
1265 1.1 mrg
1266 1.3 mrg #define IS_VPR_REGNUM(REGNUM) \
1267 1.3 mrg ((REGNUM) == VPR_REGNUM)
1268 1.13 mrg
1269 1.13 mrg /* Use different register alloc ordering for Thumb. */
1270 1.1 mrg #define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
1271 1.1 mrg
1272 1.1 mrg /* Tell IRA to use the order we define when optimizing for size. */
1273 1.1 mrg #define HONOR_REG_ALLOC_ORDER optimize_function_for_size_p (cfun)
1274 1.1 mrg
1275 1.1 mrg /* Interrupt functions can only use registers that have already been
1276 1.1 mrg saved by the prologue, even if they would normally be
1277 1.1 mrg call-clobbered. */
1278 1.1 mrg #define HARD_REGNO_RENAME_OK(SRC, DST) \
1279 1.1 mrg (! IS_INTERRUPT (cfun->machine->func_type) || \
1280 1.3 mrg df_regs_ever_live_p (DST))
1281 1.1 mrg
1282 1.1 mrg /* Register and constant classes. */
1284 1.3 mrg
1285 1.3 mrg /* Register classes. */
1286 1.3 mrg enum reg_class
1287 1.3 mrg {
1288 1.5 mrg NO_REGS,
1289 1.13 mrg LO_REGS,
1290 1.3 mrg STACK_REG,
1291 1.3 mrg BASE_REGS,
1292 1.1 mrg HI_REGS,
1293 1.1 mrg CALLER_SAVE_REGS,
1294 1.1 mrg EVEN_REG,
1295 1.1 mrg GENERAL_REGS,
1296 1.3 mrg CORE_REGS,
1297 1.1 mrg VFP_D0_D7_REGS,
1298 1.1 mrg VFP_LO_REGS,
1299 1.1 mrg VFP_HI_REGS,
1300 1.3 mrg VFP_REGS,
1301 1.3 mrg IWMMXT_REGS,
1302 1.13 mrg IWMMXT_GR_REGS,
1303 1.14 mrg CC_REG,
1304 1.1 mrg VFPCC_REG,
1305 1.1 mrg SFP_REG,
1306 1.1 mrg AFP_REG,
1307 1.1 mrg VPR_REG,
1308 1.1 mrg GENERAL_AND_VPR_REGS,
1309 1.1 mrg ALL_REGS,
1310 1.1 mrg LIM_REG_CLASSES
1311 1.13 mrg };
1312 1.1 mrg
1313 1.1 mrg #define N_REG_CLASSES (int) LIM_REG_CLASSES
1314 1.3 mrg
1315 1.3 mrg /* Give names of register classes as strings for dump file. */
1316 1.3 mrg #define REG_CLASS_NAMES \
1317 1.3 mrg { \
1318 1.5 mrg "NO_REGS", \
1319 1.13 mrg "LO_REGS", \
1320 1.3 mrg "STACK_REG", \
1321 1.3 mrg "BASE_REGS", \
1322 1.1 mrg "HI_REGS", \
1323 1.1 mrg "CALLER_SAVE_REGS", \
1324 1.1 mrg "EVEN_REG", \
1325 1.1 mrg "GENERAL_REGS", \
1326 1.3 mrg "CORE_REGS", \
1327 1.1 mrg "VFP_D0_D7_REGS", \
1328 1.1 mrg "VFP_LO_REGS", \
1329 1.1 mrg "VFP_HI_REGS", \
1330 1.3 mrg "VFP_REGS", \
1331 1.3 mrg "IWMMXT_REGS", \
1332 1.13 mrg "IWMMXT_GR_REGS", \
1333 1.14 mrg "CC_REG", \
1334 1.3 mrg "VFPCC_REG", \
1335 1.1 mrg "SFP_REG", \
1336 1.1 mrg "AFP_REG", \
1337 1.1 mrg "VPR_REG", \
1338 1.1 mrg "GENERAL_AND_VPR_REGS", \
1339 1.1 mrg "ALL_REGS" \
1340 1.1 mrg }
1341 1.1 mrg
1342 1.1 mrg /* Define which registers fit in which classes.
1343 1.1 mrg This is an initializer for a vector of HARD_REG_SET
1344 1.1 mrg of length N_REG_CLASSES. */
1345 1.1 mrg #define REG_CLASS_CONTENTS \
1346 1.3 mrg { \
1347 1.5 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1348 1.13 mrg { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1349 1.3 mrg { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1350 1.3 mrg { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
1351 1.3 mrg { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */ \
1352 1.3 mrg { 0x0000100F, 0x00000000, 0x00000000, 0x00000000 }, /* CALLER_SAVE_REGS */ \
1353 1.3 mrg { 0x00005555, 0x00000000, 0x00000000, 0x00000000 }, /* EVEN_REGS. */ \
1354 1.3 mrg { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1355 1.3 mrg { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */ \
1356 1.3 mrg { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS */ \
1357 1.3 mrg { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS */ \
1358 1.3 mrg { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS */ \
1359 1.3 mrg { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS */ \
1360 1.3 mrg { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */ \
1361 1.13 mrg { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
1362 1.14 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */ \
1363 1.14 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */ \
1364 1.1 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */ \
1365 1.1 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */ \
1366 1.13 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000400 }, /* VPR_REG. */ \
1367 1.13 mrg { 0x00005FFF, 0x00000000, 0x00000000, 0x00000400 }, /* GENERAL_AND_VPR_REGS. */ \
1368 1.13 mrg { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x0000040F } /* ALL_REGS. */ \
1369 1.13 mrg }
1370 1.13 mrg
1371 1.13 mrg #define FP_SYSREGS \
1372 1.13 mrg DEF_FP_SYSREG (FPSCR) \
1373 1.13 mrg DEF_FP_SYSREG (FPSCR_nzcvqc) \
1374 1.13 mrg DEF_FP_SYSREG (VPR) \
1375 1.13 mrg DEF_FP_SYSREG (P0) \
1376 1.13 mrg DEF_FP_SYSREG (FPCXTNS) \
1377 1.13 mrg DEF_FP_SYSREG (FPCXTS)
1378 1.13 mrg
1379 1.13 mrg #define DEF_FP_SYSREG(reg) reg ## _ENUM,
1380 1.13 mrg enum vfp_sysregs_encoding {
1381 1.13 mrg FP_SYSREGS
1382 1.1 mrg NB_FP_SYSREGS
1383 1.1 mrg };
1384 1.1 mrg #undef DEF_FP_SYSREG
1385 1.1 mrg extern const char *fp_sysreg_names[NB_FP_SYSREGS];
1386 1.1 mrg
1387 1.1 mrg /* Any of the VFP register classes. */
1388 1.1 mrg #define IS_VFP_CLASS(X) \
1389 1.1 mrg ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
1390 1.1 mrg || (X) == VFP_HI_REGS || (X) == VFP_REGS)
1391 1.1 mrg
1392 1.1 mrg /* The same information, inverted:
1393 1.1 mrg Return the class number of the smallest class containing
1394 1.1 mrg reg number REGNO. This could be a conditional expression
1395 1.1 mrg or could index an array. */
1396 1.1 mrg #define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
1397 1.1 mrg
1398 1.1 mrg /* The class value for index registers, and the one for base regs. */
1399 1.13 mrg #define INDEX_REG_CLASS (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
1400 1.13 mrg #define BASE_REG_CLASS (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
1401 1.5 mrg
1402 1.13 mrg /* For the Thumb the high registers cannot be used as base registers
1403 1.13 mrg when addressing quantities in QI or HI mode; if we don't know the
1404 1.5 mrg mode, then we must be conservative. For MVE we need to load from
1405 1.13 mrg memory to low regs based on given modes i.e [Rn], Rn <= LO_REGS. */
1406 1.1 mrg #define MODE_BASE_REG_CLASS(MODE) \
1407 1.12 mrg (TARGET_HAVE_MVE ? arm_mode_base_reg_class (MODE) \
1408 1.1 mrg :(TARGET_32BIT ? CORE_REGS \
1409 1.1 mrg : GET_MODE_SIZE (MODE) >= 4 ? BASE_REGS \
1410 1.1 mrg : LO_REGS))
1411 1.3 mrg
1412 1.1 mrg /* For Thumb we cannot support SP+reg addressing, so we return LO_REGS
1413 1.1 mrg instead of BASE_REGS. */
1414 1.1 mrg #define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
1415 1.3 mrg
1416 1.3 mrg /* When this hook returns true for MODE, the compiler allows
1417 1.1 mrg registers explicitly used in the rtl to be used as spill registers
1418 1.1 mrg but prevents the compiler from extending the lifetime of these
1419 1.1 mrg registers. */
1420 1.5 mrg #define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
1421 1.5 mrg arm_small_register_classes_for_mode_p
1422 1.5 mrg
1423 1.11 mrg /* Must leave BASE_REGS reloads alone */
1424 1.5 mrg #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1425 1.5 mrg (lra_in_progress ? NO_REGS \
1426 1.1 mrg : ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1427 1.1 mrg ? ((true_regnum (X) == -1 ? LO_REGS \
1428 1.5 mrg : (true_regnum (X) + hard_regno_nregs (0, MODE) > 8) ? LO_REGS \
1429 1.5 mrg : NO_REGS)) \
1430 1.5 mrg : NO_REGS))
1431 1.11 mrg
1432 1.5 mrg #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1433 1.5 mrg (lra_in_progress ? NO_REGS \
1434 1.1 mrg : (CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1435 1.1 mrg ? ((true_regnum (X) == -1 ? LO_REGS \
1436 1.1 mrg : (true_regnum (X) + hard_regno_nregs (0, MODE) > 8) ? LO_REGS \
1437 1.1 mrg : NO_REGS)) \
1438 1.1 mrg : NO_REGS)
1439 1.1 mrg
1440 1.10 mrg /* Return the register class of a scratch register needed to copy IN into
1441 1.1 mrg or out of a register in CLASS in MODE. If it can be done directly,
1442 1.1 mrg NO_REGS is returned. */
1443 1.1 mrg #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1444 1.1 mrg /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
1445 1.1 mrg ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
1446 1.1 mrg ? coproc_secondary_reload_class (MODE, X, FALSE) \
1447 1.1 mrg : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) \
1448 1.1 mrg ? coproc_secondary_reload_class (MODE, X, TRUE) \
1449 1.1 mrg : TARGET_32BIT \
1450 1.1 mrg ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
1451 1.1 mrg ? GENERAL_REGS : NO_REGS) \
1452 1.10 mrg : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1453 1.1 mrg
1454 1.1 mrg /* If we need to load shorts byte-at-a-time, then we need a scratch. */
1455 1.1 mrg #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1456 1.3 mrg /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
1457 1.3 mrg ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
1458 1.3 mrg ? coproc_secondary_reload_class (MODE, X, FALSE) : \
1459 1.1 mrg (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ? \
1460 1.3 mrg coproc_secondary_reload_class (MODE, X, TRUE) : \
1461 1.3 mrg (TARGET_32BIT ? \
1462 1.3 mrg (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1463 1.3 mrg && CONSTANT_P (X)) \
1464 1.3 mrg ? GENERAL_REGS : \
1465 1.3 mrg (((MODE) == HImode && ! arm_arch4 \
1466 1.1 mrg && (MEM_P (X) \
1467 1.1 mrg || ((REG_P (X) || GET_CODE (X) == SUBREG) \
1468 1.1 mrg && true_regnum (X) == -1))) \
1469 1.3 mrg ? GENERAL_REGS : NO_REGS) \
1470 1.3 mrg : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
1471 1.1 mrg
1472 1.14 mrg /* Return the maximum number of consecutive registers
1473 1.14 mrg needed to represent mode MODE in a register of class CLASS.
1474 1.14 mrg ARM regs are UNITS_PER_WORD bits.
1475 1.1 mrg FIXME: Is this true for iWMMX? */
1476 1.1 mrg #define CLASS_MAX_NREGS(CLASS, MODE) \
1477 1.1 mrg (CLASS == VPR_REG) \
1478 1.1 mrg ? CEIL (GET_MODE_SIZE (MODE), 2) \
1479 1.1 mrg : (ARM_NUM_REGS (MODE))
1480 1.1 mrg
1481 1.1 mrg /* If defined, gives a class of registers that cannot be used as the
1482 1.1 mrg operand of a SUBREG that changes the mode of the object illegally. */
1483 1.1 mrg
1484 1.1 mrg /* Stack layout; function entry, exit and calling. */
1486 1.1 mrg
1487 1.1 mrg /* Define this if pushing a word on the stack
1488 1.1 mrg makes the stack pointer a smaller address. */
1489 1.1 mrg #define STACK_GROWS_DOWNWARD 1
1490 1.1 mrg
1491 1.1 mrg /* Define this to nonzero if the nominal address of the stack frame
1492 1.1 mrg is at the high-address end of the local variables;
1493 1.1 mrg that is, each additional local variable allocated
1494 1.1 mrg goes at a more negative offset in the frame. */
1495 1.1 mrg #define FRAME_GROWS_DOWNWARD 1
1496 1.1 mrg
1497 1.1 mrg /* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
1498 1.1 mrg When present, it is one word in size, and sits at the top of the frame,
1499 1.1 mrg between the soft frame pointer and either r7 or r11.
1500 1.1 mrg
1501 1.1 mrg We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
1502 1.11 mrg and only then if some outgoing arguments are passed on the stack. It would
1503 1.1 mrg be tempting to also check whether the stack arguments are passed by indirect
1504 1.1 mrg calls, but there seems to be no reason in principle why a post-reload pass
1505 1.1 mrg couldn't convert a direct call into an indirect one. */
1506 1.1 mrg #define CALLER_INTERWORKING_SLOT_SIZE \
1507 1.1 mrg (TARGET_CALLER_INTERWORKING \
1508 1.1 mrg && maybe_ne (crtl->outgoing_args_size, 0) \
1509 1.1 mrg ? UNITS_PER_WORD : 0)
1510 1.1 mrg
1511 1.1 mrg /* If we generate an insn to push BYTES bytes,
1512 1.1 mrg this says how many the stack pointer really advances by. */
1513 1.1 mrg /* The push insns do not do this rounding implicitly.
1514 1.1 mrg So don't define this. */
1515 1.1 mrg /* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
1516 1.1 mrg
1517 1.1 mrg /* Define this if the maximum size of all the outgoing args is to be
1518 1.1 mrg accumulated and pushed during the prologue. The amount can be
1519 1.1 mrg found in the variable crtl->outgoing_args_size. */
1520 1.1 mrg #define ACCUMULATE_OUTGOING_ARGS 1
1521 1.1 mrg
1522 1.1 mrg /* Offset of first parameter from the argument pointer register value. */
1523 1.1 mrg #define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
1524 1.1 mrg
1525 1.1 mrg /* Amount of memory needed for an untyped call to save all possible return
1526 1.1 mrg registers. */
1527 1.1 mrg #define APPLY_RESULT_SIZE arm_apply_result_size()
1528 1.1 mrg
1529 1.1 mrg /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1530 1.1 mrg values must be in memory. On the ARM, they need only do so if larger
1531 1.1 mrg than a word, or if they contain elements offset from zero in the struct. */
1532 1.1 mrg #define DEFAULT_PCC_STRUCT_RETURN 0
1533 1.1 mrg
1534 1.1 mrg /* These bits describe the different types of function supported
1535 1.1 mrg by the ARM backend. They are exclusive. i.e. a function cannot be both a
1536 1.1 mrg normal function and an interworked function, for example. Knowing the
1537 1.1 mrg type of a function is important for determining its prologue and
1538 1.1 mrg epilogue sequences.
1539 1.1 mrg Note value 7 is currently unassigned. Also note that the interrupt
1540 1.1 mrg function types all have bit 2 set, so that they can be tested for easily.
1541 1.1 mrg Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
1542 1.1 mrg machine_function structure is initialized (to zero) func_type will
1543 1.1 mrg default to unknown. This will force the first use of arm_current_func_type
1544 1.1 mrg to call arm_compute_func_type. */
1545 1.1 mrg #define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1546 1.1 mrg #define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1547 1.1 mrg #define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
1548 1.1 mrg #define ARM_FT_ISR 4 /* An interrupt service routine. */
1549 1.1 mrg #define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1550 1.1 mrg #define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1551 1.1 mrg
1552 1.1 mrg #define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1553 1.1 mrg
1554 1.1 mrg /* In addition functions can have several type modifiers,
1555 1.10 mrg outlined by these bit masks: */
1556 1.1 mrg #define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1557 1.1 mrg #define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1558 1.1 mrg #define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
1559 1.1 mrg #define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
1560 1.1 mrg #define ARM_FT_STACKALIGN (1 << 6) /* Called with misaligned stack. */
1561 1.1 mrg #define ARM_FT_CMSE_ENTRY (1 << 7) /* ARMv8-M non-secure entry function. */
1562 1.1 mrg
1563 1.1 mrg /* Some macros to test these flags. */
1564 1.10 mrg #define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1565 1.1 mrg #define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1566 1.1 mrg #define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1567 1.1 mrg #define IS_NAKED(t) (t & ARM_FT_NAKED)
1568 1.1 mrg #define IS_NESTED(t) (t & ARM_FT_NESTED)
1569 1.1 mrg #define IS_STACKALIGN(t) (t & ARM_FT_STACKALIGN)
1570 1.1 mrg #define IS_CMSE_ENTRY(t) (t & ARM_FT_CMSE_ENTRY)
1571 1.1 mrg
1572 1.1 mrg
1573 1.1 mrg /* Structure used to hold the function stack frame layout. Offsets are
1574 1.1 mrg relative to the stack pointer on function entry. Positive offsets are
1575 1.1 mrg in the direction of stack growth.
1576 1.1 mrg Only soft_frame is used in thumb mode. */
1577 1.1 mrg
1578 1.1 mrg typedef struct GTY(()) arm_stack_offsets
1579 1.1 mrg {
1580 1.1 mrg int saved_args; /* ARG_POINTER_REGNUM. */
1581 1.1 mrg int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1582 1.1 mrg int saved_regs;
1583 1.1 mrg int soft_frame; /* FRAME_POINTER_REGNUM. */
1584 1.5 mrg int locals_base; /* THUMB_HARD_FRAME_POINTER_REGNUM. */
1585 1.1 mrg int outgoing_args; /* STACK_POINTER_REGNUM. */
1586 1.1 mrg unsigned int saved_regs_mask;
1587 1.1 mrg }
1588 1.1 mrg arm_stack_offsets;
1589 1.1 mrg
1590 1.1 mrg #if !defined(GENERATOR_FILE) && !defined (USED_FOR_TARGET)
1591 1.1 mrg /* A C structure for machine-specific, per-function data.
1592 1.1 mrg This is added to the cfun structure. */
1593 1.1 mrg typedef struct GTY(()) machine_function
1594 1.1 mrg {
1595 1.1 mrg /* Additional stack adjustment in __builtin_eh_throw. */
1596 1.1 mrg rtx eh_epilogue_sp_ofs;
1597 1.1 mrg /* Records if LR has to be saved for far jumps. */
1598 1.1 mrg int far_jump_used;
1599 1.1 mrg /* Records if ARG_POINTER was ever live. */
1600 1.1 mrg int arg_pointer_live;
1601 1.1 mrg /* Records if the save of LR has been eliminated. */
1602 1.1 mrg int lr_save_eliminated;
1603 1.1 mrg /* The size of the stack frame. Only valid after reload. */
1604 1.1 mrg arm_stack_offsets stack_offsets;
1605 1.1 mrg /* Records the type of the current function. */
1606 1.1 mrg unsigned long func_type;
1607 1.1 mrg /* Record if the function has a variable argument list. */
1608 1.1 mrg int uses_anonymous_args;
1609 1.1 mrg /* Records if sibcalls are blocked because an argument
1610 1.1 mrg register is needed to preserve stack alignment. */
1611 1.1 mrg int sibcall_blocked;
1612 1.1 mrg /* The PIC register for this function. This might be a pseudo. */
1613 1.1 mrg rtx pic_reg;
1614 1.1 mrg /* Labels for per-function Thumb call-via stubs. One per potential calling
1615 1.3 mrg register. We can never call via LR or PC. We can call via SP if a
1616 1.3 mrg trampoline happens to be on the top of the stack. */
1617 1.3 mrg rtx call_via[14];
1618 1.3 mrg /* Set to 1 when a return insn is output, this means that the epilogue
1619 1.3 mrg is not needed. */
1620 1.3 mrg int return_used_this_function;
1621 1.5 mrg /* When outputting Thumb-1 code, record the last insn that provides
1622 1.5 mrg information about condition codes, and the comparison operands. */
1623 1.5 mrg rtx thumb1_cc_insn;
1624 1.8 mrg rtx thumb1_cc_op0;
1625 1.8 mrg rtx thumb1_cc_op1;
1626 1.8 mrg /* Also record the CC mode that is supported. */
1627 1.1 mrg machine_mode thumb1_cc_mode;
1628 1.1 mrg /* Set to 1 after arm_reorg has started. */
1629 1.3 mrg int after_arm_reorg;
1630 1.1 mrg /* The number of bytes used to store the static chain register on the
1631 1.13 mrg stack, above the stack frame. */
1632 1.13 mrg int static_chain_stack_bytes;
1633 1.13 mrg }
1634 1.1 mrg machine_function;
1635 1.1 mrg #endif
1636 1.1 mrg
1637 1.1 mrg #define ARM_Q_BIT_READ (arm_q_bit_access ())
1638 1.1 mrg #define ARM_GE_BITS_READ (arm_ge_bits_access ())
1639 1.1 mrg
1640 1.1 mrg /* As in the machine_function, a global set of call-via labels, for code
1641 1.1 mrg that is in text_section. */
1642 1.1 mrg extern GTY(()) rtx thumb_call_via_label[14];
1643 1.1 mrg
1644 1.1 mrg /* The number of potential ways of assigning to a co-processor. */
1645 1.1 mrg #define ARM_NUM_COPROC_SLOTS 1
1646 1.1 mrg
1647 1.1 mrg /* Enumeration of procedure calling standard variants. We don't really
1648 1.1 mrg support all of these yet. */
1649 1.1 mrg enum arm_pcs
1650 1.1 mrg {
1651 1.1 mrg ARM_PCS_AAPCS, /* Base standard AAPCS. */
1652 1.1 mrg ARM_PCS_AAPCS_VFP, /* Use VFP registers for floating point values. */
1653 1.1 mrg ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors. */
1654 1.1 mrg /* This must be the last AAPCS variant. */
1655 1.3 mrg ARM_PCS_AAPCS_LOCAL, /* Private call within this compilation unit. */
1656 1.3 mrg ARM_PCS_ATPCS, /* ATPCS. */
1657 1.3 mrg ARM_PCS_APCS, /* APCS (legacy Linux etc). */
1658 1.5 mrg ARM_PCS_UNKNOWN
1659 1.1 mrg };
1660 1.1 mrg
1661 1.1 mrg /* Default procedure calling standard of current compilation unit. */
1662 1.1 mrg extern enum arm_pcs arm_pcs_default;
1663 1.1 mrg
1664 1.1 mrg #if !defined (USED_FOR_TARGET)
1665 1.1 mrg /* A C type for declaring a variable that is used as the first argument of
1666 1.1 mrg `FUNCTION_ARG' and other related values. */
1667 1.1 mrg typedef struct
1668 1.1 mrg {
1669 1.1 mrg /* This is the number of registers of arguments scanned so far. */
1670 1.1 mrg int nregs;
1671 1.1 mrg /* This is the number of iWMMXt register arguments scanned so far. */
1672 1.1 mrg int iwmmxt_nregs;
1673 1.1 mrg int named_count;
1674 1.1 mrg int nargs;
1675 1.1 mrg /* Which procedure call variant to use for this call. */
1676 1.1 mrg enum arm_pcs pcs_variant;
1677 1.1 mrg
1678 1.1 mrg /* AAPCS related state tracking. */
1679 1.1 mrg int aapcs_arg_processed; /* No need to lay out this argument again. */
1680 1.1 mrg int aapcs_cprc_slot; /* Index of co-processor rules to handle
1681 1.1 mrg this argument, or -1 if using core
1682 1.1 mrg registers. */
1683 1.1 mrg int aapcs_ncrn;
1684 1.1 mrg int aapcs_next_ncrn;
1685 1.1 mrg rtx aapcs_reg; /* Register assigned to this argument. */
1686 1.1 mrg int aapcs_partial; /* How many bytes are passed in regs (if
1687 1.1 mrg split between core regs and stack.
1688 1.1 mrg Zero otherwise. */
1689 1.1 mrg int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
1690 1.1 mrg int can_split; /* Argument can be split between core regs
1691 1.1 mrg and the stack. */
1692 1.5 mrg /* Private data for tracking VFP register allocation */
1693 1.1 mrg unsigned aapcs_vfp_regs_free;
1694 1.1 mrg unsigned aapcs_vfp_reg_alloc;
1695 1.11 mrg int aapcs_vfp_rcount;
1696 1.1 mrg MACHMODE aapcs_vfp_rmode;
1697 1.1 mrg } CUMULATIVE_ARGS;
1698 1.1 mrg #endif
1699 1.1 mrg
1700 1.1 mrg #define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
1701 1.1 mrg (arm_pad_reg_upward (MODE, TYPE, FIRST) ? PAD_UPWARD : PAD_DOWNWARD)
1702 1.1 mrg
1703 1.1 mrg /* For AAPCS, padding should never be below the argument. For other ABIs,
1704 1.1 mrg * mimic the default. */
1705 1.1 mrg #define PAD_VARARGS_DOWN \
1706 1.1 mrg ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
1707 1.1 mrg
1708 1.1 mrg /* Initialize a variable CUM of type CUMULATIVE_ARGS
1709 1.1 mrg for a call to a function whose data type is FNTYPE.
1710 1.1 mrg For a library call, FNTYPE is 0.
1711 1.1 mrg On the ARM, the offset starts at 0. */
1712 1.1 mrg #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
1713 1.10 mrg arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
1714 1.1 mrg
1715 1.1 mrg /* 1 if N is a possible register number for function argument passing.
1716 1.1 mrg On the ARM, r0-r3 are used to pass args. */
1717 1.1 mrg #define FUNCTION_ARG_REGNO_P(REGNO) \
1718 1.1 mrg (IN_RANGE ((REGNO), 0, 3) \
1719 1.1 mrg || (TARGET_AAPCS_BASED && TARGET_HARD_FLOAT \
1720 1.1 mrg && IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15)) \
1721 1.1 mrg || (TARGET_IWMMXT_ABI \
1722 1.1 mrg && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
1723 1.1 mrg
1724 1.1 mrg
1725 1.1 mrg /* If your target environment doesn't prefix user functions with an
1727 1.1 mrg underscore, you may wish to re-define this to prevent any conflicts. */
1728 1.1 mrg #ifndef ARM_MCOUNT_NAME
1729 1.1 mrg #define ARM_MCOUNT_NAME "*mcount"
1730 1.1 mrg #endif
1731 1.1 mrg
1732 1.1 mrg /* Call the function profiler with a given profile label. The Acorn
1733 1.1 mrg compiler puts this BEFORE the prolog but gcc puts it afterwards.
1734 1.1 mrg On the ARM the full profile code will look like:
1735 1.1 mrg .data
1736 1.14 mrg LP1
1737 1.1 mrg .word 0
1738 1.1 mrg .text
1739 1.1 mrg mov ip, lr
1740 1.1 mrg bl mcount
1741 1.1 mrg .word LP1
1742 1.1 mrg
1743 1.1 mrg profile_function() in final.cc outputs the .data section, FUNCTION_PROFILER
1744 1.1 mrg will output the .text section.
1745 1.1 mrg
1746 1.1 mrg The ``mov ip,lr'' seems like a good idea to stick with cc convention.
1747 1.1 mrg ``prof'' doesn't seem to mind about this!
1748 1.1 mrg
1749 1.1 mrg Note - this version of the code is designed to work in both ARM and
1750 1.1 mrg Thumb modes. */
1751 1.1 mrg #ifndef ARM_FUNCTION_PROFILER
1752 1.1 mrg #define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
1753 1.1 mrg { \
1754 1.1 mrg char temp[20]; \
1755 1.1 mrg rtx sym; \
1756 1.1 mrg \
1757 1.1 mrg asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
1758 1.1 mrg IP_REGNUM, LR_REGNUM); \
1759 1.1 mrg assemble_name (STREAM, ARM_MCOUNT_NAME); \
1760 1.1 mrg fputc ('\n', STREAM); \
1761 1.1 mrg ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
1762 1.1 mrg sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
1763 1.1 mrg assemble_aligned_integer (UNITS_PER_WORD, sym); \
1764 1.1 mrg }
1765 1.1 mrg #endif
1766 1.1 mrg
1767 1.1 mrg #ifdef THUMB_FUNCTION_PROFILER
1768 1.1 mrg #define FUNCTION_PROFILER(STREAM, LABELNO) \
1769 1.1 mrg if (TARGET_ARM) \
1770 1.1 mrg ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1771 1.1 mrg else \
1772 1.1 mrg THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
1773 1.1 mrg #else
1774 1.1 mrg #define FUNCTION_PROFILER(STREAM, LABELNO) \
1775 1.1 mrg ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1776 1.1 mrg #endif
1777 1.1 mrg
1778 1.1 mrg /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1779 1.1 mrg the stack pointer does not matter. The value is tested only in
1780 1.5 mrg functions that have frame pointers.
1781 1.1 mrg No definition is equivalent to always zero.
1782 1.1 mrg
1783 1.1 mrg On the ARM, the function epilogue recovers the stack pointer from the
1784 1.1 mrg frame. */
1785 1.3 mrg #define EXIT_IGNORE_STACK 1
1786 1.1 mrg
1787 1.1 mrg #define EPILOGUE_USES(REGNO) (epilogue_completed && (REGNO) == LR_REGNUM)
1788 1.1 mrg
1789 1.1 mrg /* Determine if the epilogue should be output as RTL.
1790 1.1 mrg You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
1791 1.1 mrg #define USE_RETURN_INSN(ISCOND) \
1792 1.1 mrg (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
1793 1.1 mrg
1794 1.1 mrg /* Definitions for register eliminations.
1795 1.1 mrg
1796 1.1 mrg This is an array of structures. Each structure initializes one pair
1797 1.1 mrg of eliminable registers. The "from" register number is given first,
1798 1.1 mrg followed by "to". Eliminations of the same "from" register are listed
1799 1.1 mrg in order of preference.
1800 1.1 mrg
1801 1.1 mrg We have two registers that can be eliminated on the ARM. First, the
1802 1.1 mrg arg pointer register can often be eliminated in favor of the stack
1803 1.1 mrg pointer register. Secondly, the pseudo frame pointer register can always
1804 1.1 mrg be eliminated; it is replaced with either the stack or the real frame
1805 1.1 mrg pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
1806 1.1 mrg because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
1807 1.1 mrg
1808 1.1 mrg #define ELIMINABLE_REGS \
1809 1.1 mrg {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1810 1.1 mrg { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1811 1.1 mrg { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1812 1.1 mrg { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1813 1.1 mrg { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1814 1.1 mrg { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1815 1.1 mrg { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
1816 1.1 mrg
1817 1.1 mrg /* Define the offset between two registers, one to be eliminated, and the
1818 1.1 mrg other its replacement, at the start of a routine. */
1819 1.1 mrg #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1820 1.1 mrg if (TARGET_ARM) \
1821 1.1 mrg (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
1822 1.1 mrg else \
1823 1.1 mrg (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1824 1.1 mrg
1825 1.1 mrg /* Special case handling of the location of arguments passed on the stack. */
1826 1.13 mrg #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1827 1.1 mrg
1828 1.1 mrg /* Initialize data used by insn expanders. This is called from insn_emit,
1829 1.1 mrg once for every function before code is generated. */
1830 1.1 mrg #define INIT_EXPANDERS arm_init_expanders ()
1831 1.1 mrg
1832 1.1 mrg /* Length in units of the trampoline for entering a nested function. */
1833 1.1 mrg #define TRAMPOLINE_SIZE (TARGET_FDPIC ? 32 : (TARGET_32BIT ? 16 : 20))
1834 1.1 mrg
1835 1.1 mrg /* Alignment required for a trampoline in bits. */
1836 1.1 mrg #define TRAMPOLINE_ALIGNMENT 32
1837 1.1 mrg
1838 1.1 mrg /* Addressing modes, and classification of registers for them. */
1840 1.1 mrg #define HAVE_POST_INCREMENT 1
1841 1.3 mrg #define HAVE_PRE_INCREMENT TARGET_32BIT
1842 1.3 mrg #define HAVE_POST_DECREMENT TARGET_32BIT
1843 1.3 mrg #define HAVE_PRE_DECREMENT TARGET_32BIT
1844 1.3 mrg #define HAVE_PRE_MODIFY_DISP TARGET_32BIT
1845 1.3 mrg #define HAVE_POST_MODIFY_DISP TARGET_32BIT
1846 1.3 mrg #define HAVE_PRE_MODIFY_REG TARGET_32BIT
1847 1.3 mrg #define HAVE_POST_MODIFY_REG TARGET_32BIT
1848 1.3 mrg
1849 1.3 mrg enum arm_auto_incmodes
1850 1.3 mrg {
1851 1.3 mrg ARM_POST_INC,
1852 1.3 mrg ARM_PRE_INC,
1853 1.3 mrg ARM_POST_DEC,
1854 1.3 mrg ARM_PRE_DEC
1855 1.3 mrg };
1856 1.3 mrg
1857 1.3 mrg #define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
1858 1.3 mrg (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
1859 1.3 mrg #define USE_LOAD_POST_INCREMENT(mode) \
1860 1.3 mrg ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
1861 1.3 mrg #define USE_LOAD_PRE_INCREMENT(mode) \
1862 1.3 mrg ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
1863 1.3 mrg #define USE_LOAD_POST_DECREMENT(mode) \
1864 1.3 mrg ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
1865 1.1 mrg #define USE_LOAD_PRE_DECREMENT(mode) \
1866 1.1 mrg ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
1867 1.1 mrg
1868 1.1 mrg #define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
1869 1.8 mrg #define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
1870 1.1 mrg #define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
1871 1.8 mrg #define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
1872 1.8 mrg
1873 1.1 mrg /* Macros to check register numbers against specific register classes. */
1874 1.1 mrg
1875 1.1 mrg /* These assume that REGNO is a hard or pseudo reg number.
1876 1.1 mrg They give nonzero only if REGNO is a hard reg of the suitable class
1877 1.1 mrg or a pseudo reg currently allocated to a suitable hard reg. */
1878 1.1 mrg #define TEST_REGNO(R, TEST, VALUE) \
1879 1.1 mrg ((R TEST VALUE) \
1880 1.1 mrg || (reg_renumber && ((unsigned) reg_renumber[R] TEST VALUE)))
1881 1.1 mrg
1882 1.1 mrg /* Don't allow the pc to be used. */
1883 1.1 mrg #define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1884 1.1 mrg (TEST_REGNO (REGNO, <, PC_REGNUM) \
1885 1.1 mrg || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1886 1.1 mrg || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1887 1.1 mrg
1888 1.1 mrg #define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1889 1.1 mrg (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1890 1.1 mrg || (GET_MODE_SIZE (MODE) >= 4 \
1891 1.12 mrg && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1892 1.1 mrg
1893 1.1 mrg #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1894 1.1 mrg (TARGET_THUMB1 \
1895 1.1 mrg ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
1896 1.1 mrg : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1897 1.1 mrg
1898 1.1 mrg /* Nonzero if X can be the base register in a reg+reg addressing mode.
1899 1.1 mrg For Thumb, we cannot use SP + reg, so reject SP. */
1900 1.1 mrg #define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
1901 1.1 mrg REGNO_MODE_OK_FOR_BASE_P (X, QImode)
1902 1.1 mrg
1903 1.1 mrg /* For ARM code, we don't care about the mode, but for Thumb, the index
1904 1.1 mrg must be suitable for use in a QImode load. */
1905 1.1 mrg #define REGNO_OK_FOR_INDEX_P(REGNO) \
1906 1.1 mrg (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
1907 1.1 mrg && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
1908 1.1 mrg
1909 1.1 mrg /* Maximum number of registers that can appear in a valid memory address.
1910 1.1 mrg Shifts in addresses can't be by a register. */
1911 1.1 mrg #define MAX_REGS_PER_ADDRESS 2
1912 1.1 mrg
1913 1.1 mrg /* Recognize any constant value that is a valid address. */
1914 1.1 mrg /* XXX We can address any constant, eventually... */
1915 1.1 mrg /* ??? Should the TARGET_ARM here also apply to thumb2? */
1916 1.1 mrg #define CONSTANT_ADDRESS_P(X) \
1917 1.1 mrg (GET_CODE (X) == SYMBOL_REF \
1918 1.1 mrg && (CONSTANT_POOL_ADDRESS_P (X) \
1919 1.1 mrg || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
1920 1.1 mrg
1921 1.1 mrg /* True if SYMBOL + OFFSET constants must refer to something within
1922 1.1 mrg SYMBOL's section. */
1923 1.1 mrg #define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
1924 1.1 mrg
1925 1.1 mrg /* Nonzero if all target requires all absolute relocations be R_ARM_ABS32. */
1926 1.1 mrg #ifndef TARGET_DEFAULT_WORD_RELOCATIONS
1927 1.1 mrg #define TARGET_DEFAULT_WORD_RELOCATIONS 0
1928 1.1 mrg #endif
1929 1.1 mrg
1930 1.1 mrg #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1931 1.1 mrg #define SUBTARGET_NAME_ENCODING_LENGTHS
1932 1.1 mrg #endif
1933 1.1 mrg
1934 1.1 mrg /* This is a C fragment for the inside of a switch statement.
1935 1.1 mrg Each case label should return the number of characters to
1936 1.1 mrg be stripped from the start of a function's name, if that
1937 1.1 mrg name starts with the indicated character. */
1938 1.1 mrg #define ARM_NAME_ENCODING_LENGTHS \
1939 1.1 mrg case '*': return 1; \
1940 1.1 mrg SUBTARGET_NAME_ENCODING_LENGTHS
1941 1.1 mrg
1942 1.1 mrg /* This is how to output a reference to a user-level label named NAME.
1943 1.1 mrg `assemble_name' uses this. */
1944 1.1 mrg #undef ASM_OUTPUT_LABELREF
1945 1.1 mrg #define ASM_OUTPUT_LABELREF(FILE, NAME) \
1946 1.1 mrg arm_asm_output_labelref (FILE, NAME)
1947 1.1 mrg
1948 1.1 mrg /* Output IT instructions for conditionally executed Thumb-2 instructions. */
1949 1.1 mrg #define ASM_OUTPUT_OPCODE(STREAM, PTR) \
1950 1.1 mrg if (TARGET_THUMB2) \
1951 1.1 mrg thumb2_asm_output_opcode (STREAM);
1952 1.1 mrg
1953 1.1 mrg /* The EABI specifies that constructors should go in .init_array.
1954 1.1 mrg Other targets use .ctors for compatibility. */
1955 1.1 mrg #ifndef ARM_EABI_CTORS_SECTION_OP
1956 1.1 mrg #define ARM_EABI_CTORS_SECTION_OP \
1957 1.1 mrg "\t.section\t.init_array,\"aw\",%init_array"
1958 1.1 mrg #endif
1959 1.1 mrg #ifndef ARM_EABI_DTORS_SECTION_OP
1960 1.1 mrg #define ARM_EABI_DTORS_SECTION_OP \
1961 1.1 mrg "\t.section\t.fini_array,\"aw\",%fini_array"
1962 1.1 mrg #endif
1963 1.1 mrg #define ARM_CTORS_SECTION_OP \
1964 1.1 mrg "\t.section\t.ctors,\"aw\",%progbits"
1965 1.1 mrg #define ARM_DTORS_SECTION_OP \
1966 1.1 mrg "\t.section\t.dtors,\"aw\",%progbits"
1967 1.1 mrg
1968 1.1 mrg /* Define CTORS_SECTION_ASM_OP. */
1969 1.1 mrg #undef CTORS_SECTION_ASM_OP
1970 1.1 mrg #undef DTORS_SECTION_ASM_OP
1971 1.1 mrg #ifndef IN_LIBGCC2
1972 1.1 mrg # define CTORS_SECTION_ASM_OP \
1973 1.1 mrg (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
1974 1.1 mrg # define DTORS_SECTION_ASM_OP \
1975 1.1 mrg (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
1976 1.1 mrg #else /* !defined (IN_LIBGCC2) */
1977 1.1 mrg /* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
1978 1.1 mrg so we cannot use the definition above. */
1979 1.1 mrg # ifdef __ARM_EABI__
1980 1.1 mrg /* The .ctors section is not part of the EABI, so we do not define
1981 1.1 mrg CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
1982 1.1 mrg from trying to use it. We do define it when doing normal
1983 1.1 mrg compilation, as .init_array can be used instead of .ctors. */
1984 1.1 mrg /* There is no need to emit begin or end markers when using
1985 1.1 mrg init_array; the dynamic linker will compute the size of the
1986 1.1 mrg array itself based on special symbols created by the static
1987 1.1 mrg linker. However, we do need to arrange to set up
1988 1.1 mrg exception-handling here. */
1989 1.1 mrg # define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
1990 1.1 mrg # define CTOR_LIST_END /* empty */
1991 1.1 mrg # define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
1992 1.1 mrg # define DTOR_LIST_END /* empty */
1993 1.1 mrg # else /* !defined (__ARM_EABI__) */
1994 1.1 mrg # define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
1995 1.1 mrg # define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
1996 1.1 mrg # endif /* !defined (__ARM_EABI__) */
1997 1.1 mrg #endif /* !defined (IN_LIBCC2) */
1998 1.1 mrg
1999 1.1 mrg /* True if the operating system can merge entities with vague linkage
2000 1.1 mrg (e.g., symbols in COMDAT group) during dynamic linking. */
2001 1.1 mrg #ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
2002 1.1 mrg #define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
2003 1.1 mrg #endif
2004 1.1 mrg
2005 1.1 mrg #define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
2006 1.1 mrg
2007 1.1 mrg /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2008 1.1 mrg and check its validity for a certain class.
2009 1.1 mrg We have two alternate definitions for each of them.
2010 1.1 mrg The usual definition accepts all pseudo regs; the other rejects
2011 1.1 mrg them unless they have been allocated suitable hard regs.
2012 1.1 mrg The symbol REG_OK_STRICT causes the latter definition to be used.
2013 1.1 mrg Thumb-2 has the same restrictions as arm. */
2014 1.1 mrg #ifndef REG_OK_STRICT
2015 1.1 mrg
2016 1.1 mrg #define ARM_REG_OK_FOR_BASE_P(X) \
2017 1.1 mrg (REGNO (X) <= LAST_ARM_REGNUM \
2018 1.1 mrg || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2019 1.1 mrg || REGNO (X) == FRAME_POINTER_REGNUM \
2020 1.1 mrg || REGNO (X) == ARG_POINTER_REGNUM)
2021 1.1 mrg
2022 1.1 mrg #define ARM_REG_OK_FOR_INDEX_P(X) \
2023 1.1 mrg ((REGNO (X) <= LAST_ARM_REGNUM \
2024 1.1 mrg && REGNO (X) != STACK_POINTER_REGNUM) \
2025 1.1 mrg || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2026 1.1 mrg || REGNO (X) == FRAME_POINTER_REGNUM \
2027 1.1 mrg || REGNO (X) == ARG_POINTER_REGNUM)
2028 1.1 mrg
2029 1.1 mrg #define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2030 1.1 mrg (REGNO (X) <= LAST_LO_REGNUM \
2031 1.1 mrg || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2032 1.1 mrg || (GET_MODE_SIZE (MODE) >= 4 \
2033 1.1 mrg && (REGNO (X) == STACK_POINTER_REGNUM \
2034 1.1 mrg || (X) == hard_frame_pointer_rtx \
2035 1.1 mrg || (X) == arg_pointer_rtx)))
2036 1.1 mrg
2037 1.1 mrg #define REG_STRICT_P 0
2038 1.1 mrg
2039 1.1 mrg #else /* REG_OK_STRICT */
2040 1.1 mrg
2041 1.1 mrg #define ARM_REG_OK_FOR_BASE_P(X) \
2042 1.1 mrg ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
2043 1.1 mrg
2044 1.1 mrg #define ARM_REG_OK_FOR_INDEX_P(X) \
2045 1.1 mrg ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
2046 1.1 mrg
2047 1.1 mrg #define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2048 1.1 mrg THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
2049 1.1 mrg
2050 1.1 mrg #define REG_STRICT_P 1
2051 1.1 mrg
2052 1.1 mrg #endif /* REG_OK_STRICT */
2053 1.1 mrg
2054 1.1 mrg /* Now define some helpers in terms of the above. */
2055 1.1 mrg
2056 1.1 mrg #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2057 1.1 mrg (TARGET_THUMB1 \
2058 1.1 mrg ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE) \
2059 1.1 mrg : ARM_REG_OK_FOR_BASE_P (X))
2060 1.1 mrg
2061 1.1 mrg /* For 16-bit Thumb, a valid index register is anything that can be used in
2062 1.1 mrg a byte load instruction. */
2063 1.1 mrg #define THUMB1_REG_OK_FOR_INDEX_P(X) \
2064 1.1 mrg THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
2065 1.1 mrg
2066 1.1 mrg /* Nonzero if X is a hard reg that can be used as an index
2067 1.12 mrg or if it is a pseudo reg. On the Thumb, the stack pointer
2068 1.1 mrg is not suitable. */
2069 1.1 mrg #define REG_OK_FOR_INDEX_P(X) \
2070 1.1 mrg (TARGET_THUMB1 \
2071 1.1 mrg ? THUMB1_REG_OK_FOR_INDEX_P (X) \
2072 1.3 mrg : ARM_REG_OK_FOR_INDEX_P (X))
2073 1.1 mrg
2074 1.1 mrg /* Nonzero if X can be the base register in a reg+reg addressing mode.
2075 1.3 mrg For Thumb, we cannot use SP + reg, so reject SP. */
2076 1.1 mrg #define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
2077 1.1 mrg REG_OK_FOR_INDEX_P (X)
2078 1.1 mrg
2079 1.1 mrg #define ARM_BASE_REGISTER_RTX_P(X) \
2081 1.12 mrg (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
2082 1.12 mrg
2083 1.12 mrg #define ARM_INDEX_REGISTER_RTX_P(X) \
2084 1.12 mrg (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
2085 1.12 mrg
2086 1.1 mrg /* Specify the machine mode that this machine uses
2088 1.1 mrg for the index in the tablejump instruction. */
2089 1.1 mrg #define CASE_VECTOR_MODE Pmode
2090 1.1 mrg
2091 1.1 mrg #define CASE_VECTOR_PC_RELATIVE ((TARGET_THUMB2 \
2092 1.1 mrg || (TARGET_THUMB1 \
2093 1.1 mrg && (optimize_size || flag_pic))) \
2094 1.1 mrg && (!target_pure_code))
2095 1.1 mrg
2096 1.1 mrg
2097 1.1 mrg #define CASE_VECTOR_SHORTEN_MODE(min, max, body) \
2098 1.3 mrg (TARGET_THUMB1 \
2099 1.1 mrg ? (min >= 0 && max < 512 \
2100 1.1 mrg ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode) \
2101 1.1 mrg : min >= -256 && max < 256 \
2102 1.1 mrg ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode) \
2103 1.1 mrg : min >= 0 && max < 8192 \
2104 1.1 mrg ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode) \
2105 1.1 mrg : min >= -4096 && max < 4096 \
2106 1.1 mrg ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode) \
2107 1.1 mrg : SImode) \
2108 1.1 mrg : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode \
2109 1.1 mrg : (max >= 0x200) ? HImode \
2110 1.1 mrg : QImode))
2111 1.1 mrg
2112 1.1 mrg /* signed 'char' is most compatible, but RISC OS wants it unsigned.
2113 1.1 mrg unsigned is probably best, but may break some code. */
2114 1.1 mrg #ifndef DEFAULT_SIGNED_CHAR
2115 1.1 mrg #define DEFAULT_SIGNED_CHAR 0
2116 1.1 mrg #endif
2117 1.7 mrg
2118 1.1 mrg /* Max number of bytes we can move from memory to memory
2119 1.1 mrg in one reasonably fast instruction. */
2120 1.1 mrg #define MOVE_MAX 4
2121 1.1 mrg
2122 1.1 mrg #undef MOVE_RATIO
2123 1.1 mrg #define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
2124 1.1 mrg
2125 1.1 mrg /* Define if operations between registers always perform the operation
2126 1.1 mrg on the full register even if a narrower mode is specified. */
2127 1.1 mrg #define WORD_REGISTER_OPERATIONS 1
2128 1.1 mrg
2129 1.1 mrg /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2130 1.1 mrg will either zero-extend or sign-extend. The value of this macro should
2131 1.1 mrg be the code that says which one of the two operations is implicitly
2132 1.1 mrg done, UNKNOWN if none. */
2133 1.1 mrg #define LOAD_EXTEND_OP(MODE) \
2134 1.1 mrg (TARGET_THUMB ? ZERO_EXTEND : \
2135 1.1 mrg ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2136 1.1 mrg : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
2137 1.1 mrg
2138 1.1 mrg /* Nonzero if access to memory by bytes is slow and undesirable. */
2139 1.1 mrg #define SLOW_BYTE_ACCESS 0
2140 1.1 mrg
2141 1.1 mrg /* Immediate shift counts are truncated by the output routines (or was it
2142 1.1 mrg the assembler?). Shift counts in a register are truncated by ARM. Note
2143 1.1 mrg that the native compiler puts too large (> 32) immediate shift counts
2144 1.1 mrg into a register and shifts by the register, letting the ARM decide what
2145 1.1 mrg to do instead of doing that itself. */
2146 1.1 mrg /* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2147 1.1 mrg code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2148 1.1 mrg On the arm, Y in a register is used modulo 256 for the shift. Only for
2149 1.1 mrg rotates is modulo 32 used. */
2150 1.1 mrg /* #define SHIFT_COUNT_TRUNCATED 1 */
2151 1.1 mrg
2152 1.1 mrg /* Calling from registers is a massive pain. */
2153 1.1 mrg #define NO_FUNCTION_CSE 1
2154 1.3 mrg
2155 1.11 mrg /* The machine modes of pointers and functions */
2156 1.11 mrg #define Pmode SImode
2157 1.11 mrg #define FUNCTION_MODE Pmode
2158 1.3 mrg
2159 1.3 mrg #define ARM_FRAME_RTX(X) \
2160 1.7 mrg ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
2161 1.7 mrg || (X) == arg_pointer_rtx)
2162 1.7 mrg
2163 1.7 mrg /* Try to generate sequences that don't involve branches, we can then use
2164 1.7 mrg conditional instructions. */
2165 1.3 mrg #define BRANCH_COST(speed_p, predictable_p) \
2166 1.1 mrg ((arm_branch_cost != -1) ? arm_branch_cost : \
2167 1.1 mrg (current_tune->branch_cost (speed_p, predictable_p)))
2168 1.1 mrg
2169 1.1 mrg /* False if short circuit operation is preferred. */
2170 1.1 mrg #define LOGICAL_OP_NON_SHORT_CIRCUIT \
2171 1.1 mrg ((optimize_size) \
2172 1.1 mrg ? (TARGET_THUMB ? false : true) \
2173 1.1 mrg : TARGET_THUMB ? static_cast<bool> (current_tune->logical_op_non_short_circuit_thumb) \
2174 1.1 mrg : static_cast<bool> (current_tune->logical_op_non_short_circuit_arm))
2175 1.1 mrg
2176 1.1 mrg
2177 1.13 mrg /* Position Independent Code. */
2179 1.13 mrg /* We decide which register to use based on the compilation options and
2180 1.13 mrg the assembler in use; this is more general than the APCS restriction of
2181 1.1 mrg using sb (r9) all the time. */
2182 1.1 mrg extern unsigned arm_pic_register;
2183 1.1 mrg
2184 1.1 mrg /* The register number of the register used to address a table of static
2185 1.1 mrg data addresses in memory. */
2186 1.1 mrg #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2187 1.1 mrg
2188 1.1 mrg /* For FDPIC, the FDPIC register is call-clobbered (otherwise PLT
2189 1.1 mrg entries would need to handle saving and restoring it). */
2190 1.1 mrg #define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED TARGET_FDPIC
2191 1.1 mrg
2192 1.1 mrg /* We can't directly access anything that contains a symbol,
2193 1.13 mrg nor can we indirect via the constant pool. One exception is
2194 1.13 mrg UNSPEC_TLS, which is always PIC. */
2195 1.13 mrg #define LEGITIMATE_PIC_OPERAND_P(X) \
2196 1.13 mrg (!(symbol_mentioned_p (X) \
2197 1.13 mrg || label_mentioned_p (X) \
2198 1.13 mrg || (GET_CODE (X) == SYMBOL_REF \
2199 1.13 mrg && CONSTANT_POOL_ADDRESS_P (X) \
2200 1.1 mrg && (symbol_mentioned_p (get_pool_constant (X)) \
2201 1.1 mrg || label_mentioned_p (get_pool_constant (X))))) \
2202 1.1 mrg || tls_mentioned_p (X))
2203 1.1 mrg
2204 1.1 mrg /* We may want to save the PIC register if it is a dedicated one. */
2205 1.1 mrg #define PIC_REGISTER_MAY_NEED_SAVING \
2206 1.1 mrg (flag_pic \
2207 1.1 mrg && !TARGET_SINGLE_PIC_BASE \
2208 1.1 mrg && !TARGET_FDPIC \
2209 1.1 mrg && arm_pic_register != INVALID_REGNUM)
2210 1.1 mrg
2211 1.7 mrg /* We need to know when we are making a constant pool; this determines
2212 1.7 mrg whether data needs to be in the GOT or can be referenced via a GOT
2213 1.1 mrg offset. */
2214 1.1 mrg extern int making_const_table;
2215 1.1 mrg
2216 1.1 mrg /* Handle pragmas for compatibility with Intel's compilers. */
2218 1.1 mrg /* Also abuse this to register additional C specific EABI attributes. */
2219 1.1 mrg #define REGISTER_TARGET_PRAGMAS() do { \
2220 1.1 mrg c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2221 1.1 mrg c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2222 1.1 mrg c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
2223 1.1 mrg arm_lang_object_attributes_init(); \
2224 1.1 mrg arm_register_target_pragmas(); \
2225 1.1 mrg } while (0)
2226 1.1 mrg
2227 1.1 mrg /* Condition code information. */
2228 1.3 mrg /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2229 1.5 mrg return the mode to be used for the comparison. */
2230 1.3 mrg
2231 1.5 mrg #define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
2232 1.3 mrg
2233 1.3 mrg #define REVERSIBLE_CC_MODE(MODE) 1
2234 1.3 mrg
2235 1.1 mrg #define REVERSE_CONDITION(CODE,MODE) \
2236 1.5 mrg (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
2237 1.5 mrg ? reverse_condition_maybe_unordered (code) \
2238 1.5 mrg : reverse_condition (code))
2239 1.5 mrg
2240 1.1 mrg #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
2241 1.7 mrg ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
2242 1.5 mrg #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
2243 1.1 mrg ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
2244 1.1 mrg
2245 1.1 mrg #define CC_STATUS_INIT \
2247 1.1 mrg do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
2248 1.1 mrg
2249 1.14 mrg #undef ASM_APP_ON
2250 1.1 mrg #define ASM_APP_ON (inline_asm_unified ? "\t.syntax unified\n" : \
2251 1.1 mrg "\t.syntax divided\n")
2252 1.1 mrg
2253 1.7 mrg #undef ASM_APP_OFF
2254 1.1 mrg #define ASM_APP_OFF (TARGET_ARM ? "\t.arm\n\t.syntax unified\n" : \
2255 1.1 mrg "\t.thumb\n\t.syntax unified\n")
2256 1.1 mrg
2257 1.1 mrg /* Output a push or a pop instruction (only used when profiling).
2258 1.1 mrg We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1. We know
2259 1.1 mrg that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
2260 1.1 mrg that r7 isn't used by the function profiler, so we can use it as a
2261 1.1 mrg scratch reg. WARNING: This isn't safe in the general case! It may be
2262 1.1 mrg sensitive to future changes in final.cc:profile_function. */
2263 1.1 mrg #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
2264 1.1 mrg do \
2265 1.1 mrg { \
2266 1.1 mrg if (TARGET_THUMB1 \
2267 1.1 mrg && (REGNO) == STATIC_CHAIN_REGNUM) \
2268 1.1 mrg { \
2269 1.7 mrg asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2270 1.7 mrg asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
2271 1.1 mrg asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2272 1.1 mrg } \
2273 1.1 mrg else \
2274 1.1 mrg asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2275 1.1 mrg } while (0)
2276 1.1 mrg
2277 1.1 mrg
2278 1.1 mrg /* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue. */
2279 1.1 mrg #define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
2280 1.3 mrg do \
2281 1.3 mrg { \
2282 1.1 mrg if (TARGET_THUMB1 \
2283 1.3 mrg && (REGNO) == STATIC_CHAIN_REGNUM) \
2284 1.3 mrg { \
2285 1.3 mrg asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2286 1.3 mrg asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
2287 1.3 mrg asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2288 1.3 mrg } \
2289 1.3 mrg else \
2290 1.3 mrg asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2291 1.1 mrg } while (0)
2292 1.1 mrg
2293 1.7 mrg #define ADDR_VEC_ALIGN(JUMPTABLE) \
2294 1.1 mrg ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
2295 1.1 mrg
2296 1.1 mrg /* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
2297 1.1 mrg default alignment from elfos.h. */
2298 1.1 mrg #undef ASM_OUTPUT_BEFORE_CASE_LABEL
2299 1.1 mrg #define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty. */
2300 1.1 mrg
2301 1.1 mrg #define LABEL_ALIGN_AFTER_BARRIER(LABEL) \
2302 1.1 mrg (GET_CODE (PATTERN (prev_active_insn (LABEL))) == ADDR_DIFF_VEC \
2303 1.1 mrg ? 1 : 0)
2304 1.1 mrg
2305 1.1 mrg #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2306 1.1 mrg arm_declare_function_name ((STREAM), (NAME), (DECL));
2307 1.1 mrg
2308 1.1 mrg /* For aliases of functions we use .thumb_set instead. */
2309 1.1 mrg #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2310 1.1 mrg do \
2311 1.1 mrg { \
2312 1.1 mrg const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2313 1.1 mrg const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
2314 1.1 mrg \
2315 1.1 mrg if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2316 1.1 mrg { \
2317 1.1 mrg fprintf (FILE, "\t.thumb_set "); \
2318 1.1 mrg assemble_name (FILE, LABEL1); \
2319 1.1 mrg fprintf (FILE, ","); \
2320 1.1 mrg assemble_name (FILE, LABEL2); \
2321 1.1 mrg fprintf (FILE, "\n"); \
2322 1.1 mrg } \
2323 1.1 mrg else \
2324 1.1 mrg ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2325 1.1 mrg } \
2326 1.1 mrg while (0)
2327 1.1 mrg
2328 1.1 mrg #ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2329 1.1 mrg /* To support -falign-* switches we need to use .p2align so
2330 1.1 mrg that alignment directives in code sections will be padded
2331 1.1 mrg with no-op instructions, rather than zeroes. */
2332 1.1 mrg #define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
2333 1.1 mrg if ((LOG) != 0) \
2334 1.1 mrg { \
2335 1.1 mrg if ((MAX_SKIP) == 0) \
2336 1.1 mrg fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
2337 1.1 mrg else \
2338 1.1 mrg fprintf ((FILE), "\t.p2align %d,,%d\n", \
2339 1.1 mrg (int) (LOG), (int) (MAX_SKIP)); \
2340 1.1 mrg }
2341 1.1 mrg #endif
2342 1.1 mrg
2343 1.1 mrg /* Add two bytes to the length of conditionally executed Thumb-2
2345 1.1 mrg instructions for the IT instruction. */
2346 1.1 mrg #define ADJUST_INSN_LENGTH(insn, length) \
2347 1.1 mrg if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
2348 1.1 mrg length += 2;
2349 1.1 mrg
2350 1.1 mrg /* Only perform branch elimination (by making instructions conditional) if
2351 1.1 mrg we're optimizing. For Thumb-2 check if any IT instructions need
2352 1.1 mrg outputting. */
2353 1.1 mrg #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2354 1.1 mrg if (TARGET_ARM && optimize) \
2355 1.1 mrg arm_final_prescan_insn (INSN); \
2356 1.1 mrg else if (TARGET_THUMB2) \
2357 1.1 mrg thumb2_final_prescan_insn (INSN); \
2358 1.1 mrg else if (TARGET_THUMB1) \
2359 1.1 mrg thumb1_final_prescan_insn (INSN)
2360 1.1 mrg
2361 1.1 mrg #define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2362 1.1 mrg (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
2363 1.1 mrg : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2364 1.1 mrg ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2365 1.1 mrg ? ((~ (unsigned HOST_WIDE_INT) 0) \
2366 1.1 mrg & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
2367 1.1 mrg : 0))))
2368 1.1 mrg
2369 1.1 mrg /* A C expression whose value is RTL representing the value of the return
2370 1.1 mrg address for the frame COUNT steps up from the current frame. */
2371 1.1 mrg
2372 1.1 mrg #define RETURN_ADDR_RTX(COUNT, FRAME) \
2373 1.1 mrg arm_return_addr (COUNT, FRAME)
2374 1.1 mrg
2375 1.1 mrg /* Mask of the bits in the PC that contain the real return address
2376 1.1 mrg when running in 26-bit mode. */
2377 1.1 mrg #define RETURN_ADDR_MASK26 (0x03fffffc)
2378 1.1 mrg
2379 1.1 mrg /* Pick up the return address upon entry to a procedure. Used for
2380 1.1 mrg dwarf2 unwind information. This also enables the table driven
2381 1.1 mrg mechanism. */
2382 1.1 mrg #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2383 1.3 mrg #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2384 1.3 mrg
2385 1.3 mrg /* Used to mask out junk bits from the return address, such as
2386 1.3 mrg processor state, interrupt status, condition codes and the like. */
2387 1.1 mrg #define MASK_RETURN_ADDR \
2388 1.3 mrg /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2389 1.3 mrg in 26 bit mode, the condition codes must be masked out of the \
2390 1.1 mrg return address. This does not apply to ARM6 and later processors \
2391 1.3 mrg when running in 32 bit mode. */ \
2392 1.10 mrg ((arm_arch4 || TARGET_THUMB) \
2393 1.10 mrg ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
2394 1.3 mrg : arm_gen_return_addr_mask ())
2395 1.3 mrg
2396 1.3 mrg
2397 1.3 mrg /* Do not emit .note.GNU-stack by default. */
2399 1.3 mrg #ifndef NEED_INDICATE_EXEC_STACK
2400 1.3 mrg #define NEED_INDICATE_EXEC_STACK 0
2401 1.3 mrg #endif
2402 1.3 mrg
2403 1.3 mrg #define TARGET_ARM_ARCH \
2404 1.3 mrg (arm_base_arch) \
2405 1.3 mrg
2406 1.3 mrg /* The highest Thumb instruction set version supported by the chip. */
2407 1.3 mrg #define TARGET_ARM_ARCH_ISA_THUMB \
2408 1.3 mrg (arm_arch_thumb2 ? 2 : (arm_arch_thumb1 ? 1 : 0))
2409 1.3 mrg
2410 1.3 mrg /* Expands to an upper-case char of the target's architectural
2411 1.5 mrg profile. */
2412 1.5 mrg #define TARGET_ARM_ARCH_PROFILE \
2413 1.5 mrg (arm_active_target.profile)
2414 1.3 mrg
2415 1.3 mrg /* Bit-field indicating what size LDREX/STREX loads/stores are available.
2416 1.3 mrg Bit 0 for bytes, up to bit 3 for double-words. */
2417 1.3 mrg #define TARGET_ARM_FEATURE_LDREX \
2418 1.3 mrg ((TARGET_HAVE_LDREX ? 4 : 0) \
2419 1.5 mrg | (TARGET_HAVE_LDREXBH ? 3 : 0) \
2420 1.5 mrg | (TARGET_HAVE_LDREXD ? 8 : 0))
2421 1.5 mrg
2422 1.3 mrg /* Set as a bit mask indicating the available widths of hardware floating
2423 1.11 mrg point types. Where bit 1 indicates 16-bit support, bit 2 indicates
2424 1.11 mrg 32-bit support, bit 3 indicates 64-bit support. */
2425 1.11 mrg #define TARGET_ARM_FP \
2426 1.3 mrg (!TARGET_SOFT_FLOAT ? (TARGET_VFP_SINGLE ? 4 \
2427 1.3 mrg : (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0)) \
2428 1.3 mrg : 0)
2429 1.3 mrg
2430 1.5 mrg
2431 1.11 mrg /* Set as a bit mask indicating the available widths of floating point
2432 1.11 mrg types for hardware NEON floating point. This is the same as
2433 1.11 mrg TARGET_ARM_FP without the 64-bit bit set. */
2434 1.11 mrg #define TARGET_NEON_FP \
2435 1.11 mrg (TARGET_NEON ? (TARGET_ARM_FP & (0xff ^ 0x08)) \
2436 1.11 mrg : 0)
2437 1.11 mrg
2438 1.11 mrg /* Name of the automatic fpu-selection option. */
2439 1.11 mrg #define FPUTYPE_AUTO "auto"
2440 1.11 mrg
2441 1.11 mrg /* The maximum number of parallel loads or stores we support in an ldm/stm
2442 1.11 mrg instruction. */
2443 1.11 mrg #define MAX_LDM_STM_OPS 4
2444 1.3 mrg
2445 1.14 mrg extern const char *arm_rewrite_mcpu (int argc, const char **argv);
2446 1.11 mrg extern const char *arm_rewrite_march (int argc, const char **argv);
2447 1.14 mrg extern const char *arm_asm_auto_mfpu (int argc, const char **argv);
2448 1.10 mrg #define ASM_CPU_SPEC_FUNCTIONS \
2449 1.3 mrg { "rewrite_mcpu", arm_rewrite_mcpu }, \
2450 1.3 mrg { "rewrite_march", arm_rewrite_march }, \
2451 1.3 mrg { "asm_auto_mfpu", arm_asm_auto_mfpu },
2452 1.3 mrg
2453 1.11 mrg #define ASM_CPU_SPEC \
2454 1.11 mrg " %{mfpu=auto:%<mfpu=auto %:asm_auto_mfpu(%{march=*: arch %*})}" \
2455 1.11 mrg " %{mcpu=generic-*:-march=%:rewrite_march(%{mcpu=generic-*:%*});" \
2456 1.11 mrg " march=*:-march=%:rewrite_march(%{march=*:%*});" \
2457 1.11 mrg " mcpu=*:-mcpu=%:rewrite_mcpu(%{mcpu=*:%*})" \
2458 1.11 mrg " }"
2459 1.3 mrg
2460 1.3 mrg extern const char *arm_target_mode (int argc, const char **argv);
2461 1.11 mrg #define TARGET_MODE_SPEC_FUNCTIONS \
2462 1.3 mrg { "target_mode_check", arm_target_mode },
2463 1.3 mrg
2464 1.1 mrg /* -mcpu=native handling only makes sense with compiler running on
2465 1.11 mrg an ARM chip. */
2466 1.13 mrg #if defined(__arm__) && defined(__linux__)
2467 1.11 mrg extern const char *host_detect_local_cpu (int argc, const char **argv);
2468 1.11 mrg #define HAVE_LOCAL_CPU_DETECT
2469 1.11 mrg # define MCPU_MTUNE_NATIVE_FUNCTIONS \
2470 1.11 mrg { "local_cpu_detect", host_detect_local_cpu },
2471 1.13 mrg # define MCPU_MTUNE_NATIVE_SPECS \
2472 1.13 mrg " %{march=native:%<march=native %:local_cpu_detect(arch)}" \
2473 1.13 mrg " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}" \
2474 1.11 mrg " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
2475 1.11 mrg #else
2476 1.11 mrg # define MCPU_MTUNE_NATIVE_FUNCTIONS
2477 1.11 mrg # define MCPU_MTUNE_NATIVE_SPECS ""
2478 1.11 mrg #endif
2479 1.11 mrg
2480 1.11 mrg const char *arm_canon_arch_option (int argc, const char **argv);
2481 1.11 mrg const char *arm_canon_arch_multilib_option (int argc, const char **argv);
2482 1.13 mrg
2483 1.11 mrg #define CANON_ARCH_SPEC_FUNCTION \
2484 1.11 mrg { "canon_arch", arm_canon_arch_option },
2485 1.11 mrg
2486 1.10 mrg #define CANON_ARCH_MULTILIB_SPEC_FUNCTION \
2487 1.10 mrg { "canon_arch_multilib", arm_canon_arch_multilib_option },
2488 1.10 mrg
2489 1.10 mrg const char *arm_be8_option (int argc, const char **argv);
2490 1.10 mrg #define BE8_SPEC_FUNCTION \
2491 1.10 mrg { "be8_linkopt", arm_be8_option },
2492 1.10 mrg
2493 1.11 mrg # define EXTRA_SPEC_FUNCTIONS \
2494 1.11 mrg MCPU_MTUNE_NATIVE_FUNCTIONS \
2495 1.11 mrg ASM_CPU_SPEC_FUNCTIONS \
2496 1.11 mrg CANON_ARCH_SPEC_FUNCTION \
2497 1.11 mrg CANON_ARCH_MULTILIB_SPEC_FUNCTION \
2498 1.11 mrg TARGET_MODE_SPEC_FUNCTIONS \
2499 1.11 mrg BE8_SPEC_FUNCTION
2500 1.11 mrg
2501 1.11 mrg /* Automatically add -mthumb for Thumb-only targets if mode isn't specified
2502 1.11 mrg via the configuration option --with-mode or via the command line. The
2503 1.13 mrg function target_mode_check is called to do the check with either:
2504 1.13 mrg - an array of -march values if any is given;
2505 1.13 mrg - an array of -mcpu values if any is given;
2506 1.13 mrg - an empty array. */
2507 1.13 mrg #define TARGET_MODE_SPECS \
2508 1.13 mrg " %{!marm:%{!mthumb:%:target_mode_check(%{march=*:arch %*;mcpu=*:cpu %*;:})}}"
2509 1.13 mrg
2510 1.13 mrg /* Generate a canonical string to represent the architecture selected. */
2511 1.13 mrg #define ARCH_CANONICAL_SPECS \
2512 1.11 mrg " -march=%:canon_arch(%{mcpu=*: cpu %*} " \
2513 1.11 mrg " %{march=*: arch %*} " \
2514 1.11 mrg " %{mfpu=*: fpu %*} " \
2515 1.11 mrg " %{mfloat-abi=*: abi %*}" \
2516 1.11 mrg " %<march=*) "
2517 1.11 mrg
2518 1.13 mrg /* Generate a canonical string to represent the architecture selected ignoring
2519 1.11 mrg the options not required for multilib linking. */
2520 1.10 mrg #define MULTILIB_ARCH_CANONICAL_SPECS \
2521 1.5 mrg "-mlibarch=%:canon_arch_multilib(%{mcpu=*: cpu %*} " \
2522 1.7 mrg " %{march=*: arch %*} " \
2523 1.7 mrg " %{mfpu=*: fpu %*} " \
2524 1.7 mrg " %{mfloat-abi=*: abi %*}" \
2525 1.7 mrg " %<mlibarch=*) "
2526 1.10 mrg
2527 1.10 mrg /* Complete set of specs for the driver. Commas separate the
2528 1.10 mrg individual rules so that any option suppression (%<opt...)is
2529 1.10 mrg completed before starting subsequent rules. */
2530 1.1 mrg #define DRIVER_SELF_SPECS \
2531 MCPU_MTUNE_NATIVE_SPECS, \
2532 TARGET_MODE_SPECS, \
2533 MULTILIB_ARCH_CANONICAL_SPECS, \
2534 ARCH_CANONICAL_SPECS
2535
2536 #define TARGET_SUPPORTS_WIDE_INT 1
2537
2538 /* For switching between functions with different target attributes. */
2539 #define SWITCHABLE_TARGET 1
2540
2541 /* Define SECTION_ARM_PURECODE as the ARM specific section attribute
2542 representation for SHF_ARM_PURECODE in GCC. */
2543 #define SECTION_ARM_PURECODE SECTION_MACH_DEP
2544
2545 #endif /* ! GCC_ARM_H */
2546