arm.h revision 1.3 1 1.1 mrg /* Definitions of target machine for GNU compiler, for ARM.
2 1.3 mrg Copyright (C) 1991-2013 Free Software Foundation, Inc.
3 1.1 mrg Contributed by Pieter `Tiggr' Schoenmakers (rcpieter (at) win.tue.nl)
4 1.1 mrg and Martin Simmons (@harleqn.co.uk).
5 1.1 mrg More major hacks by Richard Earnshaw (rearnsha (at) arm.com)
6 1.1 mrg Minor hacks by Nick Clifton (nickc (at) cygnus.com)
7 1.1 mrg
8 1.1 mrg This file is part of GCC.
9 1.1 mrg
10 1.1 mrg GCC is free software; you can redistribute it and/or modify it
11 1.1 mrg under the terms of the GNU General Public License as published
12 1.1 mrg by the Free Software Foundation; either version 3, or (at your
13 1.1 mrg option) any later version.
14 1.1 mrg
15 1.1 mrg GCC is distributed in the hope that it will be useful, but WITHOUT
16 1.1 mrg ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 1.1 mrg or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
18 1.1 mrg License for more details.
19 1.1 mrg
20 1.1 mrg You should have received a copy of the GNU General Public License
21 1.1 mrg along with GCC; see the file COPYING3. If not see
22 1.1 mrg <http://www.gnu.org/licenses/>. */
23 1.1 mrg
24 1.1 mrg #ifndef GCC_ARM_H
25 1.1 mrg #define GCC_ARM_H
26 1.1 mrg
27 1.1 mrg /* We can't use enum machine_mode inside a generator file because it
28 1.1 mrg hasn't been created yet; we shouldn't be using any code that
29 1.1 mrg needs the real definition though, so this ought to be safe. */
30 1.1 mrg #ifdef GENERATOR_FILE
31 1.1 mrg #define MACHMODE int
32 1.1 mrg #else
33 1.1 mrg #include "insn-modes.h"
34 1.1 mrg #define MACHMODE enum machine_mode
35 1.1 mrg #endif
36 1.1 mrg
37 1.1 mrg #include "config/vxworks-dummy.h"
38 1.1 mrg
39 1.1 mrg /* The architecture define. */
40 1.1 mrg extern char arm_arch_name[];
41 1.1 mrg
42 1.1 mrg /* Target CPU builtins. */
43 1.1 mrg #define TARGET_CPU_CPP_BUILTINS() \
44 1.1 mrg do \
45 1.1 mrg { \
46 1.3 mrg if (TARGET_DSP_MULTIPLY) \
47 1.3 mrg builtin_define ("__ARM_FEATURE_DSP"); \
48 1.3 mrg if (TARGET_ARM_QBIT) \
49 1.3 mrg builtin_define ("__ARM_FEATURE_QBIT"); \
50 1.3 mrg if (TARGET_ARM_SAT) \
51 1.3 mrg builtin_define ("__ARM_FEATURE_SAT"); \
52 1.3 mrg if (unaligned_access) \
53 1.3 mrg builtin_define ("__ARM_FEATURE_UNALIGNED"); \
54 1.3 mrg if (TARGET_ARM_FEATURE_LDREX) \
55 1.3 mrg builtin_define_with_int_value ( \
56 1.3 mrg "__ARM_FEATURE_LDREX", TARGET_ARM_FEATURE_LDREX); \
57 1.3 mrg if ((TARGET_ARM_ARCH >= 5 && !TARGET_THUMB) \
58 1.3 mrg || TARGET_ARM_ARCH_ISA_THUMB >=2) \
59 1.3 mrg builtin_define ("__ARM_FEATURE_CLZ"); \
60 1.3 mrg if (TARGET_INT_SIMD) \
61 1.3 mrg builtin_define ("__ARM_FEATURE_SIMD32"); \
62 1.3 mrg \
63 1.3 mrg builtin_define_with_int_value ( \
64 1.3 mrg "__ARM_SIZEOF_MINIMAL_ENUM", \
65 1.3 mrg flag_short_enums ? 1 : 4); \
66 1.3 mrg builtin_define_type_sizeof ("__ARM_SIZEOF_WCHAR_T", \
67 1.3 mrg wchar_type_node); \
68 1.3 mrg if (TARGET_ARM_ARCH_PROFILE) \
69 1.3 mrg builtin_define_with_int_value ( \
70 1.3 mrg "__ARM_ARCH_PROFILE", TARGET_ARM_ARCH_PROFILE); \
71 1.3 mrg \
72 1.1 mrg /* Define __arm__ even when in thumb mode, for \
73 1.1 mrg consistency with armcc. */ \
74 1.1 mrg builtin_define ("__arm__"); \
75 1.3 mrg if (TARGET_ARM_ARCH) \
76 1.3 mrg builtin_define_with_int_value ( \
77 1.3 mrg "__ARM_ARCH", TARGET_ARM_ARCH); \
78 1.3 mrg if (arm_arch_notm) \
79 1.3 mrg builtin_define ("__ARM_ARCH_ISA_ARM"); \
80 1.1 mrg builtin_define ("__APCS_32__"); \
81 1.1 mrg if (TARGET_THUMB) \
82 1.1 mrg builtin_define ("__thumb__"); \
83 1.1 mrg if (TARGET_THUMB2) \
84 1.1 mrg builtin_define ("__thumb2__"); \
85 1.3 mrg if (TARGET_ARM_ARCH_ISA_THUMB) \
86 1.3 mrg builtin_define_with_int_value ( \
87 1.3 mrg "__ARM_ARCH_ISA_THUMB", \
88 1.3 mrg TARGET_ARM_ARCH_ISA_THUMB); \
89 1.1 mrg \
90 1.1 mrg if (TARGET_BIG_END) \
91 1.1 mrg { \
92 1.1 mrg builtin_define ("__ARMEB__"); \
93 1.3 mrg builtin_define ("__ARM_BIG_ENDIAN"); \
94 1.1 mrg if (TARGET_THUMB) \
95 1.1 mrg builtin_define ("__THUMBEB__"); \
96 1.1 mrg if (TARGET_LITTLE_WORDS) \
97 1.1 mrg builtin_define ("__ARMWEL__"); \
98 1.1 mrg } \
99 1.1 mrg else \
100 1.1 mrg { \
101 1.1 mrg builtin_define ("__ARMEL__"); \
102 1.1 mrg if (TARGET_THUMB) \
103 1.1 mrg builtin_define ("__THUMBEL__"); \
104 1.1 mrg } \
105 1.1 mrg \
106 1.1 mrg if (TARGET_SOFT_FLOAT) \
107 1.1 mrg builtin_define ("__SOFTFP__"); \
108 1.1 mrg \
109 1.1 mrg if (TARGET_VFP) \
110 1.1 mrg builtin_define ("__VFP_FP__"); \
111 1.1 mrg \
112 1.3 mrg if (TARGET_ARM_FP) \
113 1.3 mrg builtin_define_with_int_value ( \
114 1.3 mrg "__ARM_FP", TARGET_ARM_FP); \
115 1.3 mrg if (arm_fp16_format == ARM_FP16_FORMAT_IEEE) \
116 1.3 mrg builtin_define ("__ARM_FP16_FORMAT_IEEE"); \
117 1.3 mrg if (arm_fp16_format == ARM_FP16_FORMAT_ALTERNATIVE) \
118 1.3 mrg builtin_define ("__ARM_FP16_FORMAT_ALTERNATIVE"); \
119 1.3 mrg if (TARGET_FMA) \
120 1.3 mrg builtin_define ("__ARM_FEATURE_FMA"); \
121 1.3 mrg \
122 1.1 mrg if (TARGET_NEON) \
123 1.3 mrg { \
124 1.3 mrg builtin_define ("__ARM_NEON__"); \
125 1.3 mrg builtin_define ("__ARM_NEON"); \
126 1.3 mrg } \
127 1.3 mrg if (TARGET_NEON_FP) \
128 1.3 mrg builtin_define_with_int_value ( \
129 1.3 mrg "__ARM_NEON_FP", TARGET_NEON_FP); \
130 1.1 mrg \
131 1.1 mrg /* Add a define for interworking. \
132 1.1 mrg Needed when building libgcc.a. */ \
133 1.1 mrg if (arm_cpp_interwork) \
134 1.1 mrg builtin_define ("__THUMB_INTERWORK__"); \
135 1.1 mrg \
136 1.1 mrg builtin_assert ("cpu=arm"); \
137 1.1 mrg builtin_assert ("machine=arm"); \
138 1.1 mrg \
139 1.1 mrg builtin_define (arm_arch_name); \
140 1.1 mrg if (arm_arch_xscale) \
141 1.1 mrg builtin_define ("__XSCALE__"); \
142 1.1 mrg if (arm_arch_iwmmxt) \
143 1.3 mrg { \
144 1.3 mrg builtin_define ("__IWMMXT__"); \
145 1.3 mrg builtin_define ("__ARM_WMMX"); \
146 1.3 mrg } \
147 1.3 mrg if (arm_arch_iwmmxt2) \
148 1.3 mrg builtin_define ("__IWMMXT2__"); \
149 1.1 mrg if (TARGET_AAPCS_BASED) \
150 1.1 mrg { \
151 1.3 mrg if (arm_pcs_default == ARM_PCS_AAPCS_VFP) \
152 1.3 mrg builtin_define ("__ARM_PCS_VFP"); \
153 1.3 mrg else if (arm_pcs_default == ARM_PCS_AAPCS) \
154 1.3 mrg builtin_define ("__ARM_PCS"); \
155 1.1 mrg builtin_define ("__ARM_EABI__"); \
156 1.1 mrg } \
157 1.1 mrg if (TARGET_IDIV) \
158 1.1 mrg builtin_define ("__ARM_ARCH_EXT_IDIV__"); \
159 1.1 mrg } while (0)
160 1.1 mrg
161 1.3 mrg #include "config/arm/arm-opts.h"
162 1.1 mrg
163 1.1 mrg enum target_cpus
164 1.1 mrg {
165 1.1 mrg #define ARM_CORE(NAME, IDENT, ARCH, FLAGS, COSTS) \
166 1.1 mrg TARGET_CPU_##IDENT,
167 1.1 mrg #include "arm-cores.def"
168 1.1 mrg #undef ARM_CORE
169 1.1 mrg TARGET_CPU_generic
170 1.1 mrg };
171 1.1 mrg
172 1.1 mrg /* The processor for which instructions should be scheduled. */
173 1.1 mrg extern enum processor_type arm_tune;
174 1.1 mrg
175 1.1 mrg typedef enum arm_cond_code
176 1.1 mrg {
177 1.1 mrg ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
178 1.1 mrg ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
179 1.1 mrg }
180 1.1 mrg arm_cc;
181 1.1 mrg
182 1.1 mrg extern arm_cc arm_current_cc;
183 1.1 mrg
184 1.1 mrg #define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
185 1.1 mrg
186 1.1 mrg extern int arm_target_label;
187 1.1 mrg extern int arm_ccfsm_state;
188 1.1 mrg extern GTY(()) rtx arm_target_insn;
189 1.1 mrg /* The label of the current constant pool. */
190 1.1 mrg extern rtx pool_vector_label;
191 1.1 mrg /* Set to 1 when a return insn is output, this means that the epilogue
192 1.1 mrg is not needed. */
193 1.1 mrg extern int return_used_this_function;
194 1.1 mrg /* Callback to output language specific object attributes. */
195 1.1 mrg extern void (*arm_lang_output_object_attributes_hook)(void);
196 1.1 mrg
197 1.1 mrg /* Just in case configure has failed to define anything. */
199 1.1 mrg #ifndef TARGET_CPU_DEFAULT
200 1.1 mrg #define TARGET_CPU_DEFAULT TARGET_CPU_generic
201 1.1 mrg #endif
202 1.1 mrg
203 1.1 mrg
204 1.1 mrg #undef CPP_SPEC
205 1.3 mrg #define CPP_SPEC "%(subtarget_cpp_spec) \
206 1.3 mrg %{mfloat-abi=soft:%{mfloat-abi=hard: \
207 1.1 mrg %e-mfloat-abi=soft and -mfloat-abi=hard may not be used together}} \
208 1.1 mrg %{mbig-endian:%{mlittle-endian: \
209 1.1 mrg %e-mbig-endian and -mlittle-endian may not be used together}}"
210 1.1 mrg
211 1.1 mrg #ifndef CC1_SPEC
212 1.1 mrg #define CC1_SPEC ""
213 1.1 mrg #endif
214 1.1 mrg
215 1.1 mrg /* This macro defines names of additional specifications to put in the specs
216 1.1 mrg that can be used in various specifications like CC1_SPEC. Its definition
217 1.1 mrg is an initializer with a subgrouping for each command option.
218 1.1 mrg
219 1.1 mrg Each subgrouping contains a string constant, that defines the
220 1.1 mrg specification name, and a string constant that used by the GCC driver
221 1.1 mrg program.
222 1.1 mrg
223 1.1 mrg Do not define this macro if it does not need to do anything. */
224 1.1 mrg #define EXTRA_SPECS \
225 1.3 mrg { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
226 1.1 mrg { "asm_cpu_spec", ASM_CPU_SPEC }, \
227 1.1 mrg SUBTARGET_EXTRA_SPECS
228 1.1 mrg
229 1.1 mrg #ifndef SUBTARGET_EXTRA_SPECS
230 1.1 mrg #define SUBTARGET_EXTRA_SPECS
231 1.1 mrg #endif
232 1.1 mrg
233 1.1 mrg #ifndef SUBTARGET_CPP_SPEC
234 1.1 mrg #define SUBTARGET_CPP_SPEC ""
235 1.1 mrg #endif
236 1.1 mrg
237 1.1 mrg /* Run-time Target Specification. */
239 1.1 mrg #define TARGET_SOFT_FLOAT (arm_float_abi == ARM_FLOAT_ABI_SOFT)
240 1.1 mrg /* Use hardware floating point instructions. */
241 1.1 mrg #define TARGET_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
242 1.1 mrg /* Use hardware floating point calling convention. */
243 1.1 mrg #define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
244 1.3 mrg #define TARGET_VFP (arm_fpu_desc->model == ARM_FP_MODEL_VFP)
245 1.1 mrg #define TARGET_IWMMXT (arm_arch_iwmmxt)
246 1.3 mrg #define TARGET_IWMMXT2 (arm_arch_iwmmxt2)
247 1.1 mrg #define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_32BIT)
248 1.1 mrg #define TARGET_REALLY_IWMMXT2 (TARGET_IWMMXT2 && TARGET_32BIT)
249 1.1 mrg #define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
250 1.1 mrg #define TARGET_ARM (! TARGET_THUMB)
251 1.1 mrg #define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
252 1.1 mrg #define TARGET_BACKTRACE (leaf_function_p () \
253 1.1 mrg ? TARGET_TPCS_LEAF_FRAME \
254 1.1 mrg : TARGET_TPCS_FRAME)
255 1.1 mrg #define TARGET_AAPCS_BASED \
256 1.1 mrg (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
257 1.1 mrg
258 1.3 mrg #define TARGET_HARD_TP (target_thread_pointer == TP_CP15)
259 1.1 mrg #define TARGET_SOFT_TP (target_thread_pointer == TP_SOFT)
260 1.1 mrg #define TARGET_GNU2_TLS (target_tls_dialect == TLS_GNU2)
261 1.1 mrg
262 1.1 mrg /* Only 16-bit thumb code. */
263 1.1 mrg #define TARGET_THUMB1 (TARGET_THUMB && !arm_arch_thumb2)
264 1.1 mrg /* Arm or Thumb-2 32-bit code. */
265 1.1 mrg #define TARGET_32BIT (TARGET_ARM || arm_arch_thumb2)
266 1.1 mrg /* 32-bit Thumb-2 code. */
267 1.1 mrg #define TARGET_THUMB2 (TARGET_THUMB && arm_arch_thumb2)
268 1.3 mrg /* Thumb-1 only. */
269 1.3 mrg #define TARGET_THUMB1_ONLY (TARGET_THUMB1 && !arm_arch_notm)
270 1.3 mrg
271 1.1 mrg #define TARGET_LDRD (arm_arch5e && ARM_DOUBLEWORD_ALIGN \
272 1.1 mrg && !TARGET_THUMB1)
273 1.1 mrg
274 1.1 mrg /* The following two macros concern the ability to execute coprocessor
275 1.1 mrg instructions for VFPv3 or NEON. TARGET_VFP3/TARGET_VFPD32 are currently
276 1.1 mrg only ever tested when we know we are generating for VFP hardware; we need
277 1.1 mrg to be more careful with TARGET_NEON as noted below. */
278 1.1 mrg
279 1.1 mrg /* FPU is has the full VFPv3/NEON register file of 32 D registers. */
280 1.1 mrg #define TARGET_VFPD32 (TARGET_VFP && arm_fpu_desc->regs == VFP_REG_D32)
281 1.1 mrg
282 1.1 mrg /* FPU supports VFPv3 instructions. */
283 1.1 mrg #define TARGET_VFP3 (TARGET_VFP && arm_fpu_desc->rev >= 3)
284 1.1 mrg
285 1.1 mrg /* FPU only supports VFP single-precision instructions. */
286 1.1 mrg #define TARGET_VFP_SINGLE (TARGET_VFP && arm_fpu_desc->regs == VFP_REG_SINGLE)
287 1.1 mrg
288 1.1 mrg /* FPU supports VFP double-precision instructions. */
289 1.1 mrg #define TARGET_VFP_DOUBLE (TARGET_VFP && arm_fpu_desc->regs != VFP_REG_SINGLE)
290 1.1 mrg
291 1.1 mrg /* FPU supports half-precision floating-point with NEON element load/store. */
292 1.1 mrg #define TARGET_NEON_FP16 \
293 1.1 mrg (TARGET_VFP && arm_fpu_desc->neon && arm_fpu_desc->fp16)
294 1.1 mrg
295 1.1 mrg /* FPU supports VFP half-precision floating-point. */
296 1.3 mrg #define TARGET_FP16 (TARGET_VFP && arm_fpu_desc->fp16)
297 1.3 mrg
298 1.3 mrg /* FPU supports fused-multiply-add operations. */
299 1.3 mrg #define TARGET_FMA (TARGET_VFP && arm_fpu_desc->rev >= 4)
300 1.3 mrg
301 1.3 mrg /* FPU is ARMv8 compatible. */
302 1.3 mrg #define TARGET_FPU_ARMV8 (TARGET_VFP && arm_fpu_desc->rev >= 8)
303 1.3 mrg
304 1.3 mrg /* FPU supports Crypto extensions. */
305 1.1 mrg #define TARGET_CRYPTO (TARGET_VFP && arm_fpu_desc->crypto)
306 1.1 mrg
307 1.1 mrg /* FPU supports Neon instructions. The setting of this macro gets
308 1.1 mrg revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
309 1.1 mrg and TARGET_HARD_FLOAT to ensure that NEON instructions are
310 1.1 mrg available. */
311 1.1 mrg #define TARGET_NEON (TARGET_32BIT && TARGET_HARD_FLOAT \
312 1.3 mrg && TARGET_VFP && arm_fpu_desc->neon)
313 1.3 mrg
314 1.3 mrg /* Q-bit is present. */
315 1.3 mrg #define TARGET_ARM_QBIT \
316 1.3 mrg (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7))
317 1.3 mrg /* Saturation operation, e.g. SSAT. */
318 1.1 mrg #define TARGET_ARM_SAT \
319 1.1 mrg (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
320 1.1 mrg /* "DSP" multiply instructions, eg. SMULxy. */
321 1.1 mrg #define TARGET_DSP_MULTIPLY \
322 1.1 mrg (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7em))
323 1.1 mrg /* Integer SIMD instructions, and extend-accumulate instructions. */
324 1.1 mrg #define TARGET_INT_SIMD \
325 1.1 mrg (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
326 1.3 mrg
327 1.3 mrg /* Should MOVW/MOVT be used in preference to a constant pool. */
328 1.1 mrg #define TARGET_USE_MOVT \
329 1.1 mrg (arm_arch_thumb2 && !optimize_size && !current_tune->prefer_constant_pool)
330 1.1 mrg
331 1.1 mrg /* We could use unified syntax for arm mode, but for now we just use it
332 1.1 mrg for Thumb-2. */
333 1.3 mrg #define TARGET_UNIFIED_ASM TARGET_THUMB2
334 1.3 mrg
335 1.3 mrg /* Nonzero if this chip provides the DMB instruction. */
336 1.3 mrg #define TARGET_HAVE_DMB (arm_arch6m || arm_arch7)
337 1.3 mrg
338 1.3 mrg /* Nonzero if this chip implements a memory barrier via CP15. */
339 1.3 mrg #define TARGET_HAVE_DMB_MCR (arm_arch6 && ! TARGET_HAVE_DMB \
340 1.3 mrg && ! TARGET_THUMB1)
341 1.3 mrg
342 1.3 mrg /* Nonzero if this chip implements a memory barrier instruction. */
343 1.3 mrg #define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
344 1.3 mrg
345 1.3 mrg /* Nonzero if this chip supports ldrex and strex */
346 1.3 mrg #define TARGET_HAVE_LDREX ((arm_arch6 && TARGET_ARM) || arm_arch7)
347 1.3 mrg
348 1.3 mrg /* Nonzero if this chip supports ldrex{bh} and strex{bh}. */
349 1.3 mrg #define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM) || arm_arch7)
350 1.3 mrg
351 1.3 mrg /* Nonzero if this chip supports ldrexd and strexd. */
352 1.3 mrg #define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) || arm_arch7) \
353 1.1 mrg && arm_arch_notm)
354 1.3 mrg
355 1.3 mrg /* Nonzero if integer division instructions supported. */
356 1.1 mrg #define TARGET_IDIV ((TARGET_ARM && arm_arch_arm_hwdiv) \
357 1.1 mrg || (TARGET_THUMB2 && arm_arch_thumb_hwdiv))
358 1.1 mrg
359 1.1 mrg /* True iff the full BPABI is being used. If TARGET_BPABI is true,
360 1.1 mrg then TARGET_AAPCS_BASED must be true -- but the converse does not
361 1.1 mrg hold. TARGET_BPABI implies the use of the BPABI runtime library,
362 1.1 mrg etc., in addition to just the AAPCS calling conventions. */
363 1.1 mrg #ifndef TARGET_BPABI
364 1.1 mrg #define TARGET_BPABI false
365 1.1 mrg #endif
366 1.1 mrg
367 1.1 mrg /* Support for a compile-time default CPU, et cetera. The rules are:
368 1.1 mrg --with-arch is ignored if -march or -mcpu are specified.
369 1.1 mrg --with-cpu is ignored if -march or -mcpu are specified, and is overridden
370 1.1 mrg by --with-arch.
371 1.3 mrg --with-tune is ignored if -mtune or -mcpu are specified (but not affected
372 1.1 mrg by -march).
373 1.3 mrg --with-float is ignored if -mfloat-abi is specified.
374 1.3 mrg --with-fpu is ignored if -mfpu is specified.
375 1.1 mrg --with-abi is ignored if -mabi is specified.
376 1.1 mrg --with-tls is ignored if -mtls-dialect is specified. */
377 1.1 mrg #define OPTION_DEFAULT_SPECS \
378 1.1 mrg {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
379 1.3 mrg {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
380 1.1 mrg {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
381 1.1 mrg {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
382 1.3 mrg {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
383 1.3 mrg {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
384 1.1 mrg {"mode", "%{!marm:%{!mthumb:-m%(VALUE)}}"}, \
385 1.1 mrg {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
386 1.1 mrg
387 1.1 mrg /* Which floating point model to use. */
388 1.1 mrg enum arm_fp_model
389 1.1 mrg {
390 1.1 mrg ARM_FP_MODEL_UNKNOWN,
391 1.1 mrg /* VFP floating point model. */
392 1.1 mrg ARM_FP_MODEL_VFP
393 1.1 mrg };
394 1.1 mrg
395 1.1 mrg enum vfp_reg_type
396 1.1 mrg {
397 1.1 mrg VFP_NONE = 0,
398 1.1 mrg VFP_REG_D16,
399 1.1 mrg VFP_REG_D32,
400 1.1 mrg VFP_REG_SINGLE
401 1.1 mrg };
402 1.1 mrg
403 1.1 mrg extern const struct arm_fpu_desc
404 1.1 mrg {
405 1.1 mrg const char *name;
406 1.1 mrg enum arm_fp_model model;
407 1.1 mrg int rev;
408 1.1 mrg enum vfp_reg_type regs;
409 1.3 mrg int neon;
410 1.1 mrg int fp16;
411 1.1 mrg int crypto;
412 1.1 mrg } *arm_fpu_desc;
413 1.1 mrg
414 1.1 mrg /* Which floating point hardware to schedule for. */
415 1.1 mrg extern int arm_fpu_attr;
416 1.1 mrg
417 1.1 mrg #ifndef TARGET_DEFAULT_FLOAT_ABI
418 1.1 mrg #define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
419 1.1 mrg #endif
420 1.1 mrg
421 1.1 mrg #define LARGEST_EXPONENT_IS_NORMAL(bits) \
422 1.1 mrg ((bits) == 16 && arm_fp16_format == ARM_FP16_FORMAT_ALTERNATIVE)
423 1.1 mrg
424 1.1 mrg #ifndef ARM_DEFAULT_ABI
425 1.1 mrg #define ARM_DEFAULT_ABI ARM_ABI_APCS
426 1.3 mrg #endif
427 1.3 mrg
428 1.3 mrg /* Map each of the micro-architecture variants to their corresponding
429 1.3 mrg major architecture revision. */
430 1.3 mrg
431 1.3 mrg enum base_architecture
432 1.3 mrg {
433 1.3 mrg BASE_ARCH_0 = 0,
434 1.3 mrg BASE_ARCH_2 = 2,
435 1.3 mrg BASE_ARCH_3 = 3,
436 1.3 mrg BASE_ARCH_3M = 3,
437 1.3 mrg BASE_ARCH_4 = 4,
438 1.3 mrg BASE_ARCH_4T = 4,
439 1.3 mrg BASE_ARCH_5 = 5,
440 1.3 mrg BASE_ARCH_5E = 5,
441 1.3 mrg BASE_ARCH_5T = 5,
442 1.3 mrg BASE_ARCH_5TE = 5,
443 1.3 mrg BASE_ARCH_5TEJ = 5,
444 1.3 mrg BASE_ARCH_6 = 6,
445 1.3 mrg BASE_ARCH_6J = 6,
446 1.3 mrg BASE_ARCH_6ZK = 6,
447 1.3 mrg BASE_ARCH_6K = 6,
448 1.3 mrg BASE_ARCH_6T2 = 6,
449 1.3 mrg BASE_ARCH_6M = 6,
450 1.3 mrg BASE_ARCH_6Z = 6,
451 1.3 mrg BASE_ARCH_7 = 7,
452 1.3 mrg BASE_ARCH_7A = 7,
453 1.3 mrg BASE_ARCH_7R = 7,
454 1.3 mrg BASE_ARCH_7M = 7,
455 1.1 mrg BASE_ARCH_7EM = 7,
456 1.1 mrg BASE_ARCH_8A = 8
457 1.3 mrg };
458 1.3 mrg
459 1.1 mrg /* The major revision number of the ARM Architecture implemented by the target. */
460 1.1 mrg extern enum base_architecture arm_base_arch;
461 1.1 mrg
462 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 3M extensions. */
463 1.1 mrg extern int arm_arch3m;
464 1.1 mrg
465 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 4 extensions. */
466 1.1 mrg extern int arm_arch4;
467 1.1 mrg
468 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 4T extensions. */
469 1.1 mrg extern int arm_arch4t;
470 1.1 mrg
471 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 5 extensions. */
472 1.1 mrg extern int arm_arch5;
473 1.1 mrg
474 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 5E extensions. */
475 1.1 mrg extern int arm_arch5e;
476 1.1 mrg
477 1.1 mrg /* Nonzero if this chip supports the ARM Architecture 6 extensions. */
478 1.3 mrg extern int arm_arch6;
479 1.3 mrg
480 1.3 mrg /* Nonzero if this chip supports the ARM Architecture 6k extensions. */
481 1.3 mrg extern int arm_arch6k;
482 1.3 mrg
483 1.3 mrg /* Nonzero if instructions present in ARMv6-M can be used. */
484 1.3 mrg extern int arm_arch6m;
485 1.3 mrg
486 1.3 mrg /* Nonzero if this chip supports the ARM Architecture 7 extensions. */
487 1.1 mrg extern int arm_arch7;
488 1.1 mrg
489 1.1 mrg /* Nonzero if instructions not present in the 'M' profile can be used. */
490 1.1 mrg extern int arm_arch_notm;
491 1.1 mrg
492 1.1 mrg /* Nonzero if instructions present in ARMv7E-M can be used. */
493 1.3 mrg extern int arm_arch7em;
494 1.3 mrg
495 1.3 mrg /* Nonzero if this chip supports the ARM Architecture 8 extensions. */
496 1.1 mrg extern int arm_arch8;
497 1.1 mrg
498 1.1 mrg /* Nonzero if this chip can benefit from load scheduling. */
499 1.3 mrg extern int arm_ld_sched;
500 1.1 mrg
501 1.1 mrg /* Nonzero if generating Thumb code, either Thumb-1 or Thumb-2. */
502 1.3 mrg extern int thumb_code;
503 1.3 mrg
504 1.3 mrg /* Nonzero if generating Thumb-1 code. */
505 1.1 mrg extern int thumb1_code;
506 1.1 mrg
507 1.1 mrg /* Nonzero if this chip is a StrongARM. */
508 1.1 mrg extern int arm_tune_strongarm;
509 1.1 mrg
510 1.1 mrg /* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
511 1.3 mrg extern int arm_arch_iwmmxt;
512 1.3 mrg
513 1.3 mrg /* Nonzero if this chip supports Intel Wireless MMX2 technology. */
514 1.1 mrg extern int arm_arch_iwmmxt2;
515 1.1 mrg
516 1.1 mrg /* Nonzero if this chip is an XScale. */
517 1.1 mrg extern int arm_arch_xscale;
518 1.1 mrg
519 1.1 mrg /* Nonzero if tuning for XScale. */
520 1.1 mrg extern int arm_tune_xscale;
521 1.1 mrg
522 1.1 mrg /* Nonzero if tuning for stores via the write buffer. */
523 1.1 mrg extern int arm_tune_wbuf;
524 1.1 mrg
525 1.1 mrg /* Nonzero if tuning for Cortex-A9. */
526 1.1 mrg extern int arm_tune_cortex_a9;
527 1.1 mrg
528 1.1 mrg /* Nonzero if we should define __THUMB_INTERWORK__ in the
529 1.1 mrg preprocessor.
530 1.1 mrg XXX This is a bit of a hack, it's intended to help work around
531 1.1 mrg problems in GLD which doesn't understand that armv5t code is
532 1.1 mrg interworking clean. */
533 1.1 mrg extern int arm_cpp_interwork;
534 1.1 mrg
535 1.1 mrg /* Nonzero if chip supports Thumb 2. */
536 1.3 mrg extern int arm_arch_thumb2;
537 1.3 mrg
538 1.3 mrg /* Nonzero if chip supports integer division instruction in ARM mode. */
539 1.3 mrg extern int arm_arch_arm_hwdiv;
540 1.3 mrg
541 1.1 mrg /* Nonzero if chip supports integer division instruction in Thumb mode. */
542 1.1 mrg extern int arm_arch_thumb_hwdiv;
543 1.1 mrg
544 1.1 mrg #ifndef TARGET_DEFAULT
545 1.1 mrg #define TARGET_DEFAULT (MASK_APCS_FRAME)
546 1.1 mrg #endif
547 1.1 mrg
548 1.1 mrg /* Nonzero if PIC code requires explicit qualifiers to generate
549 1.1 mrg PLT and GOT relocs rather than the assembler doing so implicitly.
550 1.1 mrg Subtargets can override these if required. */
551 1.1 mrg #ifndef NEED_GOT_RELOC
552 1.1 mrg #define NEED_GOT_RELOC 0
553 1.1 mrg #endif
554 1.1 mrg #ifndef NEED_PLT_RELOC
555 1.1 mrg #define NEED_PLT_RELOC 0
556 1.1 mrg #endif
557 1.1 mrg
558 1.1 mrg /* Nonzero if we need to refer to the GOT with a PC-relative
559 1.1 mrg offset. In other words, generate
560 1.1 mrg
561 1.1 mrg .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
562 1.1 mrg
563 1.1 mrg rather than
564 1.1 mrg
565 1.1 mrg .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
566 1.1 mrg
567 1.1 mrg The default is true, which matches NetBSD. Subtargets can
568 1.1 mrg override this if required. */
569 1.1 mrg #ifndef GOT_PCREL
570 1.1 mrg #define GOT_PCREL 1
571 1.1 mrg #endif
572 1.1 mrg
573 1.1 mrg /* Target machine storage Layout. */
575 1.1 mrg
576 1.1 mrg
577 1.1 mrg /* Define this macro if it is advisable to hold scalars in registers
578 1.1 mrg in a wider mode than that declared by the program. In such cases,
579 1.1 mrg the value is constrained to be within the bounds of the declared
580 1.1 mrg type, but kept valid in the wider mode. The signedness of the
581 1.1 mrg extension may differ from that of the type. */
582 1.1 mrg
583 1.1 mrg /* It is far faster to zero extend chars than to sign extend them */
584 1.1 mrg
585 1.1 mrg #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
586 1.1 mrg if (GET_MODE_CLASS (MODE) == MODE_INT \
587 1.1 mrg && GET_MODE_SIZE (MODE) < 4) \
588 1.1 mrg { \
589 1.1 mrg if (MODE == QImode) \
590 1.1 mrg UNSIGNEDP = 1; \
591 1.1 mrg else if (MODE == HImode) \
592 1.1 mrg UNSIGNEDP = 1; \
593 1.1 mrg (MODE) = SImode; \
594 1.1 mrg }
595 1.1 mrg
596 1.1 mrg /* Define this if most significant bit is lowest numbered
597 1.1 mrg in instructions that operate on numbered bit-fields. */
598 1.1 mrg #define BITS_BIG_ENDIAN 0
599 1.1 mrg
600 1.1 mrg /* Define this if most significant byte of a word is the lowest numbered.
601 1.1 mrg Most ARM processors are run in little endian mode, so that is the default.
602 1.1 mrg If you want to have it run-time selectable, change the definition in a
603 1.1 mrg cover file to be TARGET_BIG_ENDIAN. */
604 1.1 mrg #define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
605 1.1 mrg
606 1.1 mrg /* Define this if most significant word of a multiword number is the lowest
607 1.1 mrg numbered.
608 1.1 mrg This is always false, even when in big-endian mode. */
609 1.1 mrg #define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
610 1.1 mrg
611 1.1 mrg #define UNITS_PER_WORD 4
612 1.1 mrg
613 1.1 mrg /* True if natural alignment is used for doubleword types. */
614 1.1 mrg #define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
615 1.1 mrg
616 1.1 mrg #define DOUBLEWORD_ALIGNMENT 64
617 1.1 mrg
618 1.1 mrg #define PARM_BOUNDARY 32
619 1.1 mrg
620 1.1 mrg #define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
621 1.1 mrg
622 1.1 mrg #define PREFERRED_STACK_BOUNDARY \
623 1.1 mrg (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
624 1.1 mrg
625 1.1 mrg #define FUNCTION_BOUNDARY ((TARGET_THUMB && optimize_size) ? 16 : 32)
626 1.1 mrg
627 1.1 mrg /* The lowest bit is used to indicate Thumb-mode functions, so the
628 1.1 mrg vbit must go into the delta field of pointers to member
629 1.1 mrg functions. */
630 1.1 mrg #define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
631 1.1 mrg
632 1.1 mrg #define EMPTY_FIELD_BOUNDARY 32
633 1.1 mrg
634 1.1 mrg #define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
635 1.1 mrg
636 1.1 mrg /* XXX Blah -- this macro is used directly by libobjc. Since it
637 1.1 mrg supports no vector modes, cut out the complexity and fall back
638 1.1 mrg on BIGGEST_FIELD_ALIGNMENT. */
639 1.1 mrg #ifdef IN_TARGET_LIBS
640 1.1 mrg #define BIGGEST_FIELD_ALIGNMENT 64
641 1.1 mrg #endif
642 1.1 mrg
643 1.1 mrg /* Make strings word-aligned so strcpy from constants will be faster. */
644 1.1 mrg #define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
645 1.1 mrg
646 1.1 mrg #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
647 1.1 mrg ((TREE_CODE (EXP) == STRING_CST \
648 1.1 mrg && !optimize_size \
649 1.1 mrg && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
650 1.1 mrg ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
651 1.1 mrg
652 1.3 mrg /* Align definitions of arrays, unions and structures so that
653 1.3 mrg initializations and copies can be made more efficient. This is not
654 1.3 mrg ABI-changing, so it only affects places where we can see the
655 1.3 mrg definition. Increasing the alignment tends to introduce padding,
656 1.1 mrg so don't do this when optimizing for size/conserving stack space. */
657 1.1 mrg #define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN) \
658 1.1 mrg (((COND) && ((ALIGN) < BITS_PER_WORD) \
659 1.1 mrg && (TREE_CODE (EXP) == ARRAY_TYPE \
660 1.3 mrg || TREE_CODE (EXP) == UNION_TYPE \
661 1.3 mrg || TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
662 1.3 mrg
663 1.3 mrg /* Align global data. */
664 1.1 mrg #define DATA_ALIGNMENT(EXP, ALIGN) \
665 1.3 mrg ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
666 1.3 mrg
667 1.1 mrg /* Similarly, make sure that objects on the stack are sensibly aligned. */
668 1.1 mrg #define LOCAL_ALIGNMENT(EXP, ALIGN) \
669 1.1 mrg ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
670 1.1 mrg
671 1.1 mrg /* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
672 1.1 mrg value set in previous versions of this toolchain was 8, which produces more
673 1.1 mrg compact structures. The command line option -mstructure_size_boundary=<n>
674 1.1 mrg can be used to change this value. For compatibility with the ARM SDK
675 1.1 mrg however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
676 1.1 mrg 0020D) page 2-20 says "Structures are aligned on word boundaries".
677 1.1 mrg The AAPCS specifies a value of 8. */
678 1.1 mrg #define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
679 1.1 mrg
680 1.1 mrg /* This is the value used to initialize arm_structure_size_boundary. If a
681 1.1 mrg particular arm target wants to change the default value it should change
682 1.1 mrg the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
683 1.1 mrg for an example of this. */
684 1.1 mrg #ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
685 1.1 mrg #define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
686 1.1 mrg #endif
687 1.1 mrg
688 1.1 mrg /* Nonzero if move instructions will actually fail to work
689 1.1 mrg when given unaligned data. */
690 1.1 mrg #define STRICT_ALIGNMENT 1
691 1.1 mrg
692 1.1 mrg /* wchar_t is unsigned under the AAPCS. */
693 1.1 mrg #ifndef WCHAR_TYPE
694 1.1 mrg #define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
695 1.1 mrg
696 1.3 mrg #define WCHAR_TYPE_SIZE BITS_PER_WORD
697 1.3 mrg #endif
698 1.3 mrg
699 1.3 mrg /* Sized for fixed-point types. */
700 1.3 mrg
701 1.3 mrg #define SHORT_FRACT_TYPE_SIZE 8
702 1.3 mrg #define FRACT_TYPE_SIZE 16
703 1.3 mrg #define LONG_FRACT_TYPE_SIZE 32
704 1.3 mrg #define LONG_LONG_FRACT_TYPE_SIZE 64
705 1.3 mrg
706 1.3 mrg #define SHORT_ACCUM_TYPE_SIZE 16
707 1.3 mrg #define ACCUM_TYPE_SIZE 32
708 1.3 mrg #define LONG_ACCUM_TYPE_SIZE 64
709 1.3 mrg #define LONG_LONG_ACCUM_TYPE_SIZE 64
710 1.1 mrg
711 1.1 mrg #define MAX_FIXED_MODE_SIZE 64
712 1.1 mrg
713 1.1 mrg #ifndef SIZE_TYPE
714 1.1 mrg #define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
715 1.1 mrg #endif
716 1.1 mrg
717 1.1 mrg #ifndef PTRDIFF_TYPE
718 1.1 mrg #define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
719 1.1 mrg #endif
720 1.1 mrg
721 1.1 mrg /* AAPCS requires that structure alignment is affected by bitfields. */
722 1.1 mrg #ifndef PCC_BITFIELD_TYPE_MATTERS
723 1.1 mrg #define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
724 1.1 mrg #endif
725 1.1 mrg
726 1.3 mrg
727 1.1 mrg /* Standard register usage. */
729 1.1 mrg
730 1.1 mrg /* Register allocation in ARM Procedure Call Standard
731 1.1 mrg (S - saved over call).
732 1.1 mrg
733 1.1 mrg r0 * argument word/integer result
734 1.1 mrg r1-r3 argument word
735 1.1 mrg
736 1.1 mrg r4-r8 S register variable
737 1.1 mrg r9 S (rfp) register variable (real frame pointer)
738 1.1 mrg
739 1.1 mrg r10 F S (sl) stack limit (used by -mapcs-stack-check)
740 1.1 mrg r11 F S (fp) argument pointer
741 1.1 mrg r12 (ip) temp workspace
742 1.1 mrg r13 F S (sp) lower end of current stack frame
743 1.1 mrg r14 (lr) link address/workspace
744 1.1 mrg r15 F (pc) program counter
745 1.1 mrg
746 1.1 mrg cc This is NOT a real register, but is used internally
747 1.1 mrg to represent things that use or set the condition
748 1.1 mrg codes.
749 1.1 mrg sfp This isn't either. It is used during rtl generation
750 1.1 mrg since the offset between the frame pointer and the
751 1.1 mrg auto's isn't known until after register allocation.
752 1.1 mrg afp Nor this, we only need this because of non-local
753 1.3 mrg goto. Without it fp appears to be used and the
754 1.1 mrg elimination code won't get rid of sfp. It tracks
755 1.1 mrg fp exactly at all times.
756 1.1 mrg
757 1.1 mrg *: See TARGET_CONDITIONAL_REGISTER_USAGE */
758 1.1 mrg
759 1.1 mrg /* s0-s15 VFP scratch (aka d0-d7).
760 1.1 mrg s16-s31 S VFP variable (aka d8-d15).
761 1.1 mrg vfpcc Not a real register. Represents the VFP condition
762 1.1 mrg code flags. */
763 1.1 mrg
764 1.1 mrg /* The stack backtrace structure is as follows:
765 1.1 mrg fp points to here: | save code pointer | [fp]
766 1.1 mrg | return link value | [fp, #-4]
767 1.1 mrg | return sp value | [fp, #-8]
768 1.1 mrg | return fp value | [fp, #-12]
769 1.1 mrg [| saved r10 value |]
770 1.1 mrg [| saved r9 value |]
771 1.1 mrg [| saved r8 value |]
772 1.1 mrg [| saved r7 value |]
773 1.1 mrg [| saved r6 value |]
774 1.1 mrg [| saved r5 value |]
775 1.1 mrg [| saved r4 value |]
776 1.1 mrg [| saved r3 value |]
777 1.1 mrg [| saved r2 value |]
778 1.1 mrg [| saved r1 value |]
779 1.1 mrg [| saved r0 value |]
780 1.3 mrg r0-r3 are not normally saved in a C function. */
781 1.3 mrg
782 1.3 mrg /* 1 for registers that have pervasive standard uses
783 1.3 mrg and are not available for the register allocator. */
784 1.3 mrg #define FIXED_REGISTERS \
785 1.3 mrg { \
786 1.3 mrg /* Core regs. */ \
787 1.3 mrg 0,0,0,0,0,0,0,0, \
788 1.3 mrg 0,0,0,0,0,1,0,1, \
789 1.3 mrg /* VFP regs. */ \
790 1.3 mrg 1,1,1,1,1,1,1,1, \
791 1.3 mrg 1,1,1,1,1,1,1,1, \
792 1.3 mrg 1,1,1,1,1,1,1,1, \
793 1.3 mrg 1,1,1,1,1,1,1,1, \
794 1.3 mrg 1,1,1,1,1,1,1,1, \
795 1.3 mrg 1,1,1,1,1,1,1,1, \
796 1.3 mrg 1,1,1,1,1,1,1,1, \
797 1.3 mrg 1,1,1,1,1,1,1,1, \
798 1.3 mrg /* IWMMXT regs. */ \
799 1.3 mrg 1,1,1,1,1,1,1,1, \
800 1.1 mrg 1,1,1,1,1,1,1,1, \
801 1.1 mrg 1,1,1,1, \
802 1.1 mrg /* Specials. */ \
803 1.1 mrg 1,1,1,1 \
804 1.1 mrg }
805 1.1 mrg
806 1.1 mrg /* 1 for registers not available across function calls.
807 1.1 mrg These must include the FIXED_REGISTERS and also any
808 1.1 mrg registers that can be used without being saved.
809 1.1 mrg The latter must include the registers where values are returned
810 1.3 mrg and the register where structure-value addresses are passed.
811 1.3 mrg Aside from that, you can include as many other registers as you like.
812 1.3 mrg The CC is not preserved over function calls on the ARM 6, so it is
813 1.3 mrg easier to assume this for all. SFP is preserved, since FP is. */
814 1.3 mrg #define CALL_USED_REGISTERS \
815 1.3 mrg { \
816 1.3 mrg /* Core regs. */ \
817 1.3 mrg 1,1,1,1,0,0,0,0, \
818 1.3 mrg 0,0,0,0,1,1,1,1, \
819 1.3 mrg /* VFP Regs. */ \
820 1.3 mrg 1,1,1,1,1,1,1,1, \
821 1.3 mrg 1,1,1,1,1,1,1,1, \
822 1.3 mrg 1,1,1,1,1,1,1,1, \
823 1.3 mrg 1,1,1,1,1,1,1,1, \
824 1.3 mrg 1,1,1,1,1,1,1,1, \
825 1.3 mrg 1,1,1,1,1,1,1,1, \
826 1.3 mrg 1,1,1,1,1,1,1,1, \
827 1.3 mrg 1,1,1,1,1,1,1,1, \
828 1.3 mrg /* IWMMXT regs. */ \
829 1.3 mrg 1,1,1,1,1,1,1,1, \
830 1.1 mrg 1,1,1,1,1,1,1,1, \
831 1.1 mrg 1,1,1,1, \
832 1.1 mrg /* Specials. */ \
833 1.1 mrg 1,1,1,1 \
834 1.1 mrg }
835 1.1 mrg
836 1.1 mrg #ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
837 1.1 mrg #define SUBTARGET_CONDITIONAL_REGISTER_USAGE
838 1.1 mrg #endif
839 1.1 mrg
840 1.1 mrg /* These are a couple of extensions to the formats accepted
841 1.1 mrg by asm_fprintf:
842 1.1 mrg %@ prints out ASM_COMMENT_START
843 1.1 mrg %r prints out REGISTER_PREFIX reg_names[arg] */
844 1.1 mrg #define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
845 1.1 mrg case '@': \
846 1.1 mrg fputs (ASM_COMMENT_START, FILE); \
847 1.1 mrg break; \
848 1.1 mrg \
849 1.1 mrg case 'r': \
850 1.1 mrg fputs (REGISTER_PREFIX, FILE); \
851 1.1 mrg fputs (reg_names [va_arg (ARGS, int)], FILE); \
852 1.1 mrg break;
853 1.1 mrg
854 1.1 mrg /* Round X up to the nearest word. */
855 1.1 mrg #define ROUND_UP_WORD(X) (((X) + 3) & ~3)
856 1.1 mrg
857 1.1 mrg /* Convert fron bytes to ints. */
858 1.1 mrg #define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
859 1.1 mrg
860 1.1 mrg /* The number of (integer) registers required to hold a quantity of type MODE.
861 1.1 mrg Also used for VFP registers. */
862 1.1 mrg #define ARM_NUM_REGS(MODE) \
863 1.1 mrg ARM_NUM_INTS (GET_MODE_SIZE (MODE))
864 1.1 mrg
865 1.1 mrg /* The number of (integer) registers required to hold a quantity of TYPE MODE. */
866 1.1 mrg #define ARM_NUM_REGS2(MODE, TYPE) \
867 1.1 mrg ARM_NUM_INTS ((MODE) == BLKmode ? \
868 1.1 mrg int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
869 1.1 mrg
870 1.1 mrg /* The number of (integer) argument register available. */
871 1.1 mrg #define NUM_ARG_REGS 4
872 1.1 mrg
873 1.1 mrg /* And similarly for the VFP. */
874 1.1 mrg #define NUM_VFP_ARG_REGS 16
875 1.1 mrg
876 1.1 mrg /* Return the register number of the N'th (integer) argument. */
877 1.1 mrg #define ARG_REGISTER(N) (N - 1)
878 1.1 mrg
879 1.1 mrg /* Specify the registers used for certain standard purposes.
880 1.1 mrg The values of these macros are register numbers. */
881 1.1 mrg
882 1.1 mrg /* The number of the last argument register. */
883 1.1 mrg #define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
884 1.1 mrg
885 1.1 mrg /* The numbers of the Thumb register ranges. */
886 1.1 mrg #define FIRST_LO_REGNUM 0
887 1.3 mrg #define LAST_LO_REGNUM 7
888 1.3 mrg #define FIRST_HI_REGNUM 8
889 1.3 mrg #define LAST_HI_REGNUM 11
890 1.1 mrg
891 1.1 mrg /* Overridden by config/arm/bpabi.h. */
892 1.3 mrg #ifndef ARM_UNWIND_INFO
893 1.3 mrg #define ARM_UNWIND_INFO 0
894 1.3 mrg #endif
895 1.3 mrg
896 1.1 mrg /* Overriden by config/arm/netbsd-eabi.h. */
897 1.1 mrg #ifndef ARM_DWARF_UNWIND_TABLES
898 1.1 mrg #define ARM_DWARF_UNWIND_TABLES 0
899 1.1 mrg #endif
900 1.1 mrg
901 1.1 mrg /* Use r0 and r1 to pass exception handling information. */
902 1.1 mrg #define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
903 1.1 mrg
904 1.3 mrg /* The register that holds the return address in exception handlers. */
905 1.3 mrg #define ARM_EH_STACKADJ_REGNUM 2
906 1.3 mrg #define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
907 1.3 mrg
908 1.3 mrg #ifndef ARM_TARGET2_DWARF_FORMAT
909 1.3 mrg #define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
910 1.3 mrg
911 1.3 mrg # if ARM_DWARF_UNWIND_TABLES
912 1.3 mrg /* DWARF unwinding uses the normal indirect/pcrel vs absptr format
913 1.3 mrg for 32bit platforms. */
914 1.3 mrg # define ASM_PREFERRED_EH_DATA_FORMAT(CODE, GLOBAL) \
915 1.3 mrg ((flag_pic \
916 1.3 mrg && ((GLOBAL) || (CODE))) \
917 1.3 mrg ? ((GLOBAL) ? DW_EH_PE_indirect : 0) | DW_EH_PE_pcrel | DW_EH_PE_sdata4 \
918 1.3 mrg : DW_EH_PE_absptr)
919 1.3 mrg # else
920 1.3 mrg /* ttype entries (the only interesting data references used)
921 1.3 mrg use TARGET2 relocations. */
922 1.3 mrg # define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
923 1.3 mrg (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
924 1.1 mrg : DW_EH_PE_absptr)
925 1.1 mrg # endif
926 1.1 mrg #endif
927 1.1 mrg
928 1.1 mrg /* The native (Norcroft) Pascal compiler for the ARM passes the static chain
929 1.1 mrg as an invisible last argument (possible since varargs don't exist in
930 1.1 mrg Pascal), so the following is not true. */
931 1.1 mrg #define STATIC_CHAIN_REGNUM 12
932 1.1 mrg
933 1.1 mrg /* Define this to be where the real frame pointer is if it is not possible to
934 1.1 mrg work out the offset between the frame pointer and the automatic variables
935 1.1 mrg until after register allocation has taken place. FRAME_POINTER_REGNUM
936 1.1 mrg should point to a special register that we will make sure is eliminated.
937 1.1 mrg
938 1.1 mrg For the Thumb we have another problem. The TPCS defines the frame pointer
939 1.1 mrg as r11, and GCC believes that it is always possible to use the frame pointer
940 1.1 mrg as base register for addressing purposes. (See comments in
941 1.1 mrg find_reloads_address()). But - the Thumb does not allow high registers,
942 1.1 mrg including r11, to be used as base address registers. Hence our problem.
943 1.1 mrg
944 1.1 mrg The solution used here, and in the old thumb port is to use r7 instead of
945 1.1 mrg r11 as the hard frame pointer and to have special code to generate
946 1.1 mrg backtrace structures on the stack (if required to do so via a command line
947 1.1 mrg option) using r11. This is the only 'user visible' use of r11 as a frame
948 1.1 mrg pointer. */
949 1.1 mrg #define ARM_HARD_FRAME_POINTER_REGNUM 11
950 1.1 mrg #define THUMB_HARD_FRAME_POINTER_REGNUM 7
951 1.1 mrg
952 1.1 mrg #define HARD_FRAME_POINTER_REGNUM \
953 1.3 mrg (TARGET_ARM \
954 1.3 mrg ? ARM_HARD_FRAME_POINTER_REGNUM \
955 1.3 mrg : THUMB_HARD_FRAME_POINTER_REGNUM)
956 1.1 mrg
957 1.1 mrg #define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
958 1.1 mrg #define HARD_FRAME_POINTER_IS_ARG_POINTER 0
959 1.1 mrg
960 1.1 mrg #define FP_REGNUM HARD_FRAME_POINTER_REGNUM
961 1.3 mrg
962 1.3 mrg /* Register to use for pushing function arguments. */
963 1.3 mrg #define STACK_POINTER_REGNUM SP_REGNUM
964 1.3 mrg
965 1.3 mrg #define FIRST_IWMMXT_REGNUM (LAST_HI_VFP_REGNUM + 1)
966 1.1 mrg #define LAST_IWMMXT_REGNUM (FIRST_IWMMXT_REGNUM + 15)
967 1.1 mrg #define FIRST_IWMMXT_GR_REGNUM (LAST_IWMMXT_REGNUM + 1)
968 1.1 mrg #define LAST_IWMMXT_GR_REGNUM (FIRST_IWMMXT_GR_REGNUM + 3)
969 1.1 mrg
970 1.1 mrg #define IS_IWMMXT_REGNUM(REGNUM) \
971 1.1 mrg (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
972 1.3 mrg #define IS_IWMMXT_GR_REGNUM(REGNUM) \
973 1.1 mrg (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
974 1.1 mrg
975 1.3 mrg /* Base register for access to local variables of the function. */
976 1.1 mrg #define FRAME_POINTER_REGNUM 102
977 1.3 mrg
978 1.3 mrg /* Base register for access to arguments of the function. */
979 1.1 mrg #define ARG_POINTER_REGNUM 103
980 1.1 mrg
981 1.1 mrg #define FIRST_VFP_REGNUM 16
982 1.1 mrg #define D7_VFP_REGNUM (FIRST_VFP_REGNUM + 15)
983 1.1 mrg #define LAST_VFP_REGNUM \
984 1.1 mrg (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
985 1.1 mrg
986 1.1 mrg #define IS_VFP_REGNUM(REGNUM) \
987 1.1 mrg (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
988 1.1 mrg
989 1.1 mrg /* VFP registers are split into two types: those defined by VFP versions < 3
990 1.1 mrg have D registers overlaid on consecutive pairs of S registers. VFP version 3
991 1.3 mrg defines 16 new D registers (d16-d31) which, for simplicity and correctness
992 1.3 mrg in various parts of the backend, we implement as "fake" single-precision
993 1.3 mrg registers (which would be S32-S63, but cannot be used in that way). The
994 1.1 mrg following macros define these ranges of registers. */
995 1.1 mrg #define LAST_LO_VFP_REGNUM (FIRST_VFP_REGNUM + 31)
996 1.1 mrg #define FIRST_HI_VFP_REGNUM (LAST_LO_VFP_REGNUM + 1)
997 1.1 mrg #define LAST_HI_VFP_REGNUM (FIRST_HI_VFP_REGNUM + 31)
998 1.1 mrg
999 1.1 mrg #define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
1000 1.1 mrg ((REGNUM) <= LAST_LO_VFP_REGNUM)
1001 1.1 mrg
1002 1.1 mrg /* DFmode values are only valid in even register pairs. */
1003 1.1 mrg #define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
1004 1.1 mrg ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
1005 1.1 mrg
1006 1.1 mrg /* Neon Quad values must start at a multiple of four registers. */
1007 1.1 mrg #define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
1008 1.1 mrg ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
1009 1.1 mrg
1010 1.1 mrg /* Neon structures of vectors must be in even register pairs and there
1011 1.1 mrg must be enough registers available. Because of various patterns
1012 1.1 mrg requiring quad registers, we require them to start at a multiple of
1013 1.1 mrg four. */
1014 1.3 mrg #define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
1015 1.1 mrg ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
1016 1.3 mrg && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
1017 1.3 mrg
1018 1.1 mrg /* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP. */
1019 1.1 mrg /* Intel Wireless MMX Technology registers add 16 + 4 more. */
1020 1.1 mrg /* VFP (VFP3) adds 32 (64) + 1 VFPCC. */
1021 1.1 mrg #define FIRST_PSEUDO_REGISTER 104
1022 1.1 mrg
1023 1.1 mrg #define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
1024 1.1 mrg
1025 1.1 mrg /* Value should be nonzero if functions must have frame pointers.
1026 1.1 mrg Zero means the frame pointer need not be set up (and parms may be accessed
1027 1.1 mrg via the stack pointer) in functions that seem suitable.
1028 1.1 mrg If we have to have a frame pointer we might as well make use of it.
1029 1.1 mrg APCS says that the frame pointer does not need to be pushed in leaf
1030 1.1 mrg functions, or simple tail call functions. */
1031 1.1 mrg
1032 1.1 mrg #ifndef SUBTARGET_FRAME_POINTER_REQUIRED
1033 1.1 mrg #define SUBTARGET_FRAME_POINTER_REQUIRED 0
1034 1.1 mrg #endif
1035 1.1 mrg
1036 1.1 mrg /* Return number of consecutive hard regs needed starting at reg REGNO
1037 1.3 mrg to hold something of mode MODE.
1038 1.1 mrg This is ordinarily the length in words of a value of mode MODE
1039 1.1 mrg but can be less for certain modes in special long registers.
1040 1.3 mrg
1041 1.1 mrg On the ARM core regs are UNITS_PER_WORD bits wide. */
1042 1.1 mrg #define HARD_REGNO_NREGS(REGNO, MODE) \
1043 1.1 mrg ((TARGET_32BIT \
1044 1.1 mrg && REGNO > PC_REGNUM \
1045 1.1 mrg && REGNO != FRAME_POINTER_REGNUM \
1046 1.1 mrg && REGNO != ARG_POINTER_REGNUM) \
1047 1.1 mrg && !IS_VFP_REGNUM (REGNO) \
1048 1.1 mrg ? 1 : ARM_NUM_REGS (MODE))
1049 1.1 mrg
1050 1.3 mrg /* Return true if REGNO is suitable for holding a quantity of type MODE. */
1051 1.1 mrg #define HARD_REGNO_MODE_OK(REGNO, MODE) \
1052 1.1 mrg arm_hard_regno_mode_ok ((REGNO), (MODE))
1053 1.1 mrg
1054 1.1 mrg #define MODES_TIEABLE_P(MODE1, MODE2) arm_modes_tieable_p (MODE1, MODE2)
1055 1.1 mrg
1056 1.1 mrg #define VALID_IWMMXT_REG_MODE(MODE) \
1057 1.1 mrg (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
1058 1.1 mrg
1059 1.1 mrg /* Modes valid for Neon D registers. */
1060 1.1 mrg #define VALID_NEON_DREG_MODE(MODE) \
1061 1.1 mrg ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
1062 1.1 mrg || (MODE) == V2SFmode || (MODE) == DImode)
1063 1.1 mrg
1064 1.1 mrg /* Modes valid for Neon Q registers. */
1065 1.1 mrg #define VALID_NEON_QREG_MODE(MODE) \
1066 1.1 mrg ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
1067 1.1 mrg || (MODE) == V4SFmode || (MODE) == V2DImode)
1068 1.1 mrg
1069 1.1 mrg /* Structure modes valid for Neon registers. */
1070 1.3 mrg #define VALID_NEON_STRUCT_MODE(MODE) \
1071 1.3 mrg ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
1072 1.3 mrg || (MODE) == CImode || (MODE) == XImode)
1073 1.1 mrg
1074 1.1 mrg /* The register numbers in sequence, for passing to arm_gen_load_multiple. */
1075 1.1 mrg extern int arm_regs_in_sequence[];
1076 1.1 mrg
1077 1.1 mrg /* The order in which register should be allocated. It is good to use ip
1078 1.1 mrg since no saving is required (though calls clobber it) and it never contains
1079 1.1 mrg function parameters. It is quite good to use lr since other calls may
1080 1.1 mrg clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
1081 1.1 mrg least likely to contain a function parameter; in addition results are
1082 1.1 mrg returned in r0.
1083 1.1 mrg For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
1084 1.3 mrg then D8-D15. The reason for doing this is to attempt to reduce register
1085 1.3 mrg pressure when both single- and double-precision registers are used in a
1086 1.3 mrg function. */
1087 1.3 mrg
1088 1.1 mrg #define VREG(X) (FIRST_VFP_REGNUM + (X))
1089 1.1 mrg #define WREG(X) (FIRST_IWMMXT_REGNUM + (X))
1090 1.3 mrg #define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
1091 1.3 mrg
1092 1.3 mrg #define REG_ALLOC_ORDER \
1093 1.3 mrg { \
1094 1.3 mrg /* General registers. */ \
1095 1.3 mrg 3, 2, 1, 0, 12, 14, 4, 5, \
1096 1.3 mrg 6, 7, 8, 9, 10, 11, \
1097 1.3 mrg /* High VFP registers. */ \
1098 1.3 mrg VREG(32), VREG(33), VREG(34), VREG(35), \
1099 1.3 mrg VREG(36), VREG(37), VREG(38), VREG(39), \
1100 1.3 mrg VREG(40), VREG(41), VREG(42), VREG(43), \
1101 1.3 mrg VREG(44), VREG(45), VREG(46), VREG(47), \
1102 1.3 mrg VREG(48), VREG(49), VREG(50), VREG(51), \
1103 1.3 mrg VREG(52), VREG(53), VREG(54), VREG(55), \
1104 1.3 mrg VREG(56), VREG(57), VREG(58), VREG(59), \
1105 1.3 mrg VREG(60), VREG(61), VREG(62), VREG(63), \
1106 1.3 mrg /* VFP argument registers. */ \
1107 1.3 mrg VREG(15), VREG(14), VREG(13), VREG(12), \
1108 1.3 mrg VREG(11), VREG(10), VREG(9), VREG(8), \
1109 1.3 mrg VREG(7), VREG(6), VREG(5), VREG(4), \
1110 1.3 mrg VREG(3), VREG(2), VREG(1), VREG(0), \
1111 1.3 mrg /* VFP call-saved registers. */ \
1112 1.3 mrg VREG(16), VREG(17), VREG(18), VREG(19), \
1113 1.3 mrg VREG(20), VREG(21), VREG(22), VREG(23), \
1114 1.3 mrg VREG(24), VREG(25), VREG(26), VREG(27), \
1115 1.3 mrg VREG(28), VREG(29), VREG(30), VREG(31), \
1116 1.3 mrg /* IWMMX registers. */ \
1117 1.3 mrg WREG(0), WREG(1), WREG(2), WREG(3), \
1118 1.3 mrg WREG(4), WREG(5), WREG(6), WREG(7), \
1119 1.3 mrg WREG(8), WREG(9), WREG(10), WREG(11), \
1120 1.3 mrg WREG(12), WREG(13), WREG(14), WREG(15), \
1121 1.3 mrg WGREG(0), WGREG(1), WGREG(2), WGREG(3), \
1122 1.1 mrg /* Registers not for general use. */ \
1123 1.1 mrg CC_REGNUM, VFPCC_REGNUM, \
1124 1.1 mrg FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM, \
1125 1.3 mrg SP_REGNUM, PC_REGNUM \
1126 1.3 mrg }
1127 1.3 mrg
1128 1.3 mrg /* Use different register alloc ordering for Thumb. */
1129 1.3 mrg #define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
1130 1.1 mrg
1131 1.1 mrg /* Tell IRA to use the order we define rather than messing it up with its
1132 1.1 mrg own cost calculations. */
1133 1.1 mrg #define HONOR_REG_ALLOC_ORDER
1134 1.1 mrg
1135 1.1 mrg /* Interrupt functions can only use registers that have already been
1136 1.1 mrg saved by the prologue, even if they would normally be
1137 1.1 mrg call-clobbered. */
1138 1.1 mrg #define HARD_REGNO_RENAME_OK(SRC, DST) \
1139 1.1 mrg (! IS_INTERRUPT (cfun->machine->func_type) || \
1140 1.3 mrg df_regs_ever_live_p (DST))
1141 1.1 mrg
1142 1.1 mrg /* Register and constant classes. */
1144 1.3 mrg
1145 1.3 mrg /* Register classes. */
1146 1.3 mrg enum reg_class
1147 1.3 mrg {
1148 1.3 mrg NO_REGS,
1149 1.3 mrg LO_REGS,
1150 1.1 mrg STACK_REG,
1151 1.1 mrg BASE_REGS,
1152 1.1 mrg HI_REGS,
1153 1.1 mrg GENERAL_REGS,
1154 1.3 mrg CORE_REGS,
1155 1.1 mrg VFP_D0_D7_REGS,
1156 1.1 mrg VFP_LO_REGS,
1157 1.1 mrg VFP_HI_REGS,
1158 1.3 mrg VFP_REGS,
1159 1.3 mrg IWMMXT_REGS,
1160 1.1 mrg IWMMXT_GR_REGS,
1161 1.1 mrg CC_REG,
1162 1.1 mrg VFPCC_REG,
1163 1.1 mrg SFP_REG,
1164 1.1 mrg AFP_REG,
1165 1.1 mrg ALL_REGS,
1166 1.1 mrg LIM_REG_CLASSES
1167 1.1 mrg };
1168 1.1 mrg
1169 1.1 mrg #define N_REG_CLASSES (int) LIM_REG_CLASSES
1170 1.3 mrg
1171 1.3 mrg /* Give names of register classes as strings for dump file. */
1172 1.3 mrg #define REG_CLASS_NAMES \
1173 1.3 mrg { \
1174 1.3 mrg "NO_REGS", \
1175 1.3 mrg "LO_REGS", \
1176 1.1 mrg "STACK_REG", \
1177 1.1 mrg "BASE_REGS", \
1178 1.1 mrg "HI_REGS", \
1179 1.1 mrg "GENERAL_REGS", \
1180 1.3 mrg "CORE_REGS", \
1181 1.1 mrg "VFP_D0_D7_REGS", \
1182 1.1 mrg "VFP_LO_REGS", \
1183 1.1 mrg "VFP_HI_REGS", \
1184 1.3 mrg "VFP_REGS", \
1185 1.3 mrg "IWMMXT_REGS", \
1186 1.3 mrg "IWMMXT_GR_REGS", \
1187 1.1 mrg "CC_REG", \
1188 1.1 mrg "VFPCC_REG", \
1189 1.1 mrg "SFP_REG", \
1190 1.1 mrg "AFP_REG", \
1191 1.1 mrg "ALL_REGS" \
1192 1.1 mrg }
1193 1.1 mrg
1194 1.1 mrg /* Define which registers fit in which classes.
1195 1.1 mrg This is an initializer for a vector of HARD_REG_SET
1196 1.1 mrg of length N_REG_CLASSES. */
1197 1.1 mrg #define REG_CLASS_CONTENTS \
1198 1.3 mrg { \
1199 1.3 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1200 1.3 mrg { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1201 1.3 mrg { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1202 1.3 mrg { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
1203 1.3 mrg { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */ \
1204 1.3 mrg { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1205 1.3 mrg { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */ \
1206 1.3 mrg { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS */ \
1207 1.3 mrg { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS */ \
1208 1.3 mrg { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS */ \
1209 1.3 mrg { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS */ \
1210 1.3 mrg { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */ \
1211 1.3 mrg { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
1212 1.1 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */ \
1213 1.1 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */ \
1214 1.1 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */ \
1215 1.1 mrg { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */ \
1216 1.1 mrg { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000 } /* ALL_REGS */ \
1217 1.1 mrg }
1218 1.1 mrg
1219 1.1 mrg /* Any of the VFP register classes. */
1220 1.1 mrg #define IS_VFP_CLASS(X) \
1221 1.1 mrg ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
1222 1.1 mrg || (X) == VFP_HI_REGS || (X) == VFP_REGS)
1223 1.1 mrg
1224 1.1 mrg /* The same information, inverted:
1225 1.3 mrg Return the class number of the smallest class containing
1226 1.3 mrg reg number REGNO. This could be a conditional expression
1227 1.3 mrg or could index an array. */
1228 1.3 mrg #define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
1229 1.3 mrg
1230 1.3 mrg /* In VFPv1, VFP registers could only be accessed in the mode they
1231 1.3 mrg were set, so subregs would be invalid there. However, we don't
1232 1.3 mrg support VFPv1 at the moment, and the restriction was lifted in
1233 1.3 mrg VFPv2.
1234 1.3 mrg In big-endian mode, modes greater than word size (i.e. DFmode) are stored in
1235 1.3 mrg VFP registers in little-endian order. We can't describe that accurately to
1236 1.3 mrg GCC, so avoid taking subregs of such values.
1237 1.3 mrg The only exception is going from a 128-bit to a 64-bit type. In that case
1238 1.3 mrg the data layout happens to be consistent for big-endian, so we explicitly allow
1239 1.3 mrg that case. */
1240 1.3 mrg #define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1241 1.1 mrg (TARGET_VFP && TARGET_BIG_END \
1242 1.1 mrg && !(GET_MODE_SIZE (FROM) == 16 && GET_MODE_SIZE (TO) == 8) \
1243 1.1 mrg && (GET_MODE_SIZE (FROM) > UNITS_PER_WORD \
1244 1.1 mrg || GET_MODE_SIZE (TO) > UNITS_PER_WORD) \
1245 1.1 mrg && reg_classes_intersect_p (VFP_REGS, (CLASS)))
1246 1.1 mrg
1247 1.1 mrg /* The class value for index registers, and the one for base regs. */
1248 1.1 mrg #define INDEX_REG_CLASS (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
1249 1.1 mrg #define BASE_REG_CLASS (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
1250 1.3 mrg
1251 1.1 mrg /* For the Thumb the high registers cannot be used as base registers
1252 1.1 mrg when addressing quantities in QI or HI mode; if we don't know the
1253 1.1 mrg mode, then we must be conservative. */
1254 1.1 mrg #define MODE_BASE_REG_CLASS(MODE) \
1255 1.1 mrg (TARGET_ARM || (TARGET_THUMB2 && !optimize_size) ? CORE_REGS : \
1256 1.1 mrg (((MODE) == SImode) ? BASE_REGS : LO_REGS))
1257 1.3 mrg
1258 1.1 mrg /* For Thumb we can not support SP+reg addressing, so we return LO_REGS
1259 1.1 mrg instead of BASE_REGS. */
1260 1.1 mrg #define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
1261 1.3 mrg
1262 1.3 mrg /* When this hook returns true for MODE, the compiler allows
1263 1.1 mrg registers explicitly used in the rtl to be used as spill registers
1264 1.1 mrg but prevents the compiler from extending the lifetime of these
1265 1.1 mrg registers. */
1266 1.1 mrg #define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
1267 1.1 mrg arm_small_register_classes_for_mode_p
1268 1.1 mrg
1269 1.1 mrg /* Must leave BASE_REGS reloads alone */
1270 1.1 mrg #define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1271 1.1 mrg ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1272 1.1 mrg ? ((true_regnum (X) == -1 ? LO_REGS \
1273 1.1 mrg : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1274 1.1 mrg : NO_REGS)) \
1275 1.1 mrg : NO_REGS)
1276 1.1 mrg
1277 1.1 mrg #define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1278 1.1 mrg ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1279 1.1 mrg ? ((true_regnum (X) == -1 ? LO_REGS \
1280 1.1 mrg : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1281 1.1 mrg : NO_REGS)) \
1282 1.1 mrg : NO_REGS)
1283 1.1 mrg
1284 1.1 mrg /* Return the register class of a scratch register needed to copy IN into
1285 1.1 mrg or out of a register in CLASS in MODE. If it can be done directly,
1286 1.1 mrg NO_REGS is returned. */
1287 1.1 mrg #define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1288 1.1 mrg /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
1289 1.1 mrg ((TARGET_VFP && TARGET_HARD_FLOAT \
1290 1.1 mrg && IS_VFP_CLASS (CLASS)) \
1291 1.1 mrg ? coproc_secondary_reload_class (MODE, X, FALSE) \
1292 1.1 mrg : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) \
1293 1.1 mrg ? coproc_secondary_reload_class (MODE, X, TRUE) \
1294 1.1 mrg : TARGET_32BIT \
1295 1.1 mrg ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
1296 1.1 mrg ? GENERAL_REGS : NO_REGS) \
1297 1.1 mrg : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1298 1.1 mrg
1299 1.1 mrg /* If we need to load shorts byte-at-a-time, then we need a scratch. */
1300 1.1 mrg #define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1301 1.1 mrg /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
1302 1.3 mrg ((TARGET_VFP && TARGET_HARD_FLOAT \
1303 1.3 mrg && IS_VFP_CLASS (CLASS)) \
1304 1.3 mrg ? coproc_secondary_reload_class (MODE, X, FALSE) : \
1305 1.1 mrg (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ? \
1306 1.3 mrg coproc_secondary_reload_class (MODE, X, TRUE) : \
1307 1.3 mrg (TARGET_32BIT ? \
1308 1.3 mrg (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1309 1.3 mrg && CONSTANT_P (X)) \
1310 1.3 mrg ? GENERAL_REGS : \
1311 1.3 mrg (((MODE) == HImode && ! arm_arch4 \
1312 1.1 mrg && (MEM_P (X) \
1313 1.1 mrg || ((REG_P (X) || GET_CODE (X) == SUBREG) \
1314 1.1 mrg && true_regnum (X) == -1))) \
1315 1.1 mrg ? GENERAL_REGS : NO_REGS) \
1316 1.1 mrg : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
1317 1.1 mrg
1318 1.1 mrg /* Try a machine-dependent way of reloading an illegitimate address
1319 1.1 mrg operand. If we find one, push the reload and jump to WIN. This
1320 1.1 mrg macro is used in only one place: `find_reloads_address' in reload.c.
1321 1.1 mrg
1322 1.1 mrg For the ARM, we wish to handle large displacements off a base
1323 1.3 mrg register by splitting the addend across a MOV and the mem insn.
1324 1.3 mrg This can cut the number of reloads needed. */
1325 1.1 mrg #define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1326 1.1 mrg do \
1327 1.1 mrg { \
1328 1.1 mrg if (arm_legitimize_reload_address (&X, MODE, OPNUM, TYPE, IND)) \
1329 1.1 mrg goto WIN; \
1330 1.1 mrg } \
1331 1.1 mrg while (0)
1332 1.1 mrg
1333 1.1 mrg /* XXX If an HImode FP+large_offset address is converted to an HImode
1334 1.1 mrg SP+large_offset address, then reload won't know how to fix it. It sees
1335 1.1 mrg only that SP isn't valid for HImode, and so reloads the SP into an index
1336 1.1 mrg register, but the resulting address is still invalid because the offset
1337 1.1 mrg is too big. We fix it here instead by reloading the entire address. */
1338 1.1 mrg /* We could probably achieve better results by defining PROMOTE_MODE to help
1339 1.1 mrg cope with the variances between the Thumb's signed and unsigned byte and
1340 1.1 mrg halfword load instructions. */
1341 1.1 mrg /* ??? This should be safe for thumb2, but we may be able to do better. */
1342 1.1 mrg #define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_L, WIN) \
1343 1.1 mrg do { \
1344 1.1 mrg rtx new_x = thumb_legitimize_reload_address (&X, MODE, OPNUM, TYPE, IND_L); \
1345 1.1 mrg if (new_x) \
1346 1.1 mrg { \
1347 1.1 mrg X = new_x; \
1348 1.1 mrg goto WIN; \
1349 1.1 mrg } \
1350 1.1 mrg } while (0)
1351 1.1 mrg
1352 1.1 mrg #define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1353 1.1 mrg if (TARGET_ARM) \
1354 1.1 mrg ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1355 1.3 mrg else \
1356 1.3 mrg THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
1357 1.1 mrg
1358 1.3 mrg /* Return the maximum number of consecutive registers
1359 1.1 mrg needed to represent mode MODE in a register of class CLASS.
1360 1.1 mrg ARM regs are UNITS_PER_WORD bits.
1361 1.1 mrg FIXME: Is this true for iWMMX? */
1362 1.1 mrg #define CLASS_MAX_NREGS(CLASS, MODE) \
1363 1.1 mrg (ARM_NUM_REGS (MODE))
1364 1.1 mrg
1365 1.1 mrg /* If defined, gives a class of registers that cannot be used as the
1366 1.1 mrg operand of a SUBREG that changes the mode of the object illegally. */
1367 1.1 mrg
1368 1.1 mrg /* Stack layout; function entry, exit and calling. */
1370 1.1 mrg
1371 1.1 mrg /* Define this if pushing a word on the stack
1372 1.1 mrg makes the stack pointer a smaller address. */
1373 1.1 mrg #define STACK_GROWS_DOWNWARD 1
1374 1.1 mrg
1375 1.1 mrg /* Define this to nonzero if the nominal address of the stack frame
1376 1.1 mrg is at the high-address end of the local variables;
1377 1.1 mrg that is, each additional local variable allocated
1378 1.1 mrg goes at a more negative offset in the frame. */
1379 1.1 mrg #define FRAME_GROWS_DOWNWARD 1
1380 1.1 mrg
1381 1.1 mrg /* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
1382 1.1 mrg When present, it is one word in size, and sits at the top of the frame,
1383 1.1 mrg between the soft frame pointer and either r7 or r11.
1384 1.1 mrg
1385 1.1 mrg We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
1386 1.1 mrg and only then if some outgoing arguments are passed on the stack. It would
1387 1.1 mrg be tempting to also check whether the stack arguments are passed by indirect
1388 1.1 mrg calls, but there seems to be no reason in principle why a post-reload pass
1389 1.1 mrg couldn't convert a direct call into an indirect one. */
1390 1.1 mrg #define CALLER_INTERWORKING_SLOT_SIZE \
1391 1.1 mrg (TARGET_CALLER_INTERWORKING \
1392 1.1 mrg && crtl->outgoing_args_size != 0 \
1393 1.1 mrg ? UNITS_PER_WORD : 0)
1394 1.1 mrg
1395 1.1 mrg /* Offset within stack frame to start allocating local variables at.
1396 1.1 mrg If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1397 1.1 mrg first local allocated. Otherwise, it is the offset to the BEGINNING
1398 1.1 mrg of the first local allocated. */
1399 1.1 mrg #define STARTING_FRAME_OFFSET 0
1400 1.1 mrg
1401 1.1 mrg /* If we generate an insn to push BYTES bytes,
1402 1.1 mrg this says how many the stack pointer really advances by. */
1403 1.1 mrg /* The push insns do not do this rounding implicitly.
1404 1.1 mrg So don't define this. */
1405 1.1 mrg /* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
1406 1.1 mrg
1407 1.1 mrg /* Define this if the maximum size of all the outgoing args is to be
1408 1.1 mrg accumulated and pushed during the prologue. The amount can be
1409 1.1 mrg found in the variable crtl->outgoing_args_size. */
1410 1.1 mrg #define ACCUMULATE_OUTGOING_ARGS 1
1411 1.1 mrg
1412 1.1 mrg /* Offset of first parameter from the argument pointer register value. */
1413 1.1 mrg #define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
1414 1.1 mrg
1415 1.1 mrg /* Amount of memory needed for an untyped call to save all possible return
1416 1.1 mrg registers. */
1417 1.1 mrg #define APPLY_RESULT_SIZE arm_apply_result_size()
1418 1.1 mrg
1419 1.1 mrg /* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1420 1.1 mrg values must be in memory. On the ARM, they need only do so if larger
1421 1.1 mrg than a word, or if they contain elements offset from zero in the struct. */
1422 1.1 mrg #define DEFAULT_PCC_STRUCT_RETURN 0
1423 1.1 mrg
1424 1.1 mrg /* These bits describe the different types of function supported
1425 1.1 mrg by the ARM backend. They are exclusive. i.e. a function cannot be both a
1426 1.1 mrg normal function and an interworked function, for example. Knowing the
1427 1.1 mrg type of a function is important for determining its prologue and
1428 1.1 mrg epilogue sequences.
1429 1.1 mrg Note value 7 is currently unassigned. Also note that the interrupt
1430 1.1 mrg function types all have bit 2 set, so that they can be tested for easily.
1431 1.1 mrg Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
1432 1.1 mrg machine_function structure is initialized (to zero) func_type will
1433 1.1 mrg default to unknown. This will force the first use of arm_current_func_type
1434 1.1 mrg to call arm_compute_func_type. */
1435 1.1 mrg #define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1436 1.1 mrg #define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1437 1.1 mrg #define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
1438 1.1 mrg #define ARM_FT_ISR 4 /* An interrupt service routine. */
1439 1.1 mrg #define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1440 1.1 mrg #define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1441 1.1 mrg
1442 1.1 mrg #define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1443 1.1 mrg
1444 1.1 mrg /* In addition functions can have several type modifiers,
1445 1.1 mrg outlined by these bit masks: */
1446 1.1 mrg #define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1447 1.1 mrg #define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1448 1.1 mrg #define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
1449 1.1 mrg #define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
1450 1.1 mrg #define ARM_FT_STACKALIGN (1 << 6) /* Called with misaligned stack. */
1451 1.1 mrg
1452 1.1 mrg /* Some macros to test these flags. */
1453 1.1 mrg #define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1454 1.1 mrg #define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1455 1.1 mrg #define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1456 1.1 mrg #define IS_NAKED(t) (t & ARM_FT_NAKED)
1457 1.1 mrg #define IS_NESTED(t) (t & ARM_FT_NESTED)
1458 1.1 mrg #define IS_STACKALIGN(t) (t & ARM_FT_STACKALIGN)
1459 1.1 mrg
1460 1.1 mrg
1461 1.1 mrg /* Structure used to hold the function stack frame layout. Offsets are
1462 1.1 mrg relative to the stack pointer on function entry. Positive offsets are
1463 1.1 mrg in the direction of stack growth.
1464 1.1 mrg Only soft_frame is used in thumb mode. */
1465 1.1 mrg
1466 1.1 mrg typedef struct GTY(()) arm_stack_offsets
1467 1.1 mrg {
1468 1.1 mrg int saved_args; /* ARG_POINTER_REGNUM. */
1469 1.1 mrg int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1470 1.1 mrg int saved_regs;
1471 1.1 mrg int soft_frame; /* FRAME_POINTER_REGNUM. */
1472 1.3 mrg int locals_base; /* THUMB_HARD_FRAME_POINTER_REGNUM. */
1473 1.1 mrg int outgoing_args; /* STACK_POINTER_REGNUM. */
1474 1.1 mrg unsigned int saved_regs_mask;
1475 1.1 mrg }
1476 1.1 mrg arm_stack_offsets;
1477 1.1 mrg
1478 1.1 mrg #ifndef GENERATOR_FILE
1479 1.1 mrg /* A C structure for machine-specific, per-function data.
1480 1.1 mrg This is added to the cfun structure. */
1481 1.1 mrg typedef struct GTY(()) machine_function
1482 1.1 mrg {
1483 1.1 mrg /* Additional stack adjustment in __builtin_eh_throw. */
1484 1.1 mrg rtx eh_epilogue_sp_ofs;
1485 1.1 mrg /* Records if LR has to be saved for far jumps. */
1486 1.1 mrg int far_jump_used;
1487 1.1 mrg /* Records if ARG_POINTER was ever live. */
1488 1.1 mrg int arg_pointer_live;
1489 1.1 mrg /* Records if the save of LR has been eliminated. */
1490 1.1 mrg int lr_save_eliminated;
1491 1.1 mrg /* The size of the stack frame. Only valid after reload. */
1492 1.1 mrg arm_stack_offsets stack_offsets;
1493 1.1 mrg /* Records the type of the current function. */
1494 1.1 mrg unsigned long func_type;
1495 1.1 mrg /* Record if the function has a variable argument list. */
1496 1.1 mrg int uses_anonymous_args;
1497 1.1 mrg /* Records if sibcalls are blocked because an argument
1498 1.1 mrg register is needed to preserve stack alignment. */
1499 1.1 mrg int sibcall_blocked;
1500 1.1 mrg /* The PIC register for this function. This might be a pseudo. */
1501 1.1 mrg rtx pic_reg;
1502 1.1 mrg /* Labels for per-function Thumb call-via stubs. One per potential calling
1503 1.3 mrg register. We can never call via LR or PC. We can call via SP if a
1504 1.3 mrg trampoline happens to be on the top of the stack. */
1505 1.3 mrg rtx call_via[14];
1506 1.3 mrg /* Set to 1 when a return insn is output, this means that the epilogue
1507 1.3 mrg is not needed. */
1508 1.3 mrg int return_used_this_function;
1509 1.3 mrg /* When outputting Thumb-1 code, record the last insn that provides
1510 1.1 mrg information about condition codes, and the comparison operands. */
1511 1.1 mrg rtx thumb1_cc_insn;
1512 1.3 mrg rtx thumb1_cc_op0;
1513 1.1 mrg rtx thumb1_cc_op1;
1514 1.1 mrg /* Also record the CC mode that is supported. */
1515 1.1 mrg enum machine_mode thumb1_cc_mode;
1516 1.1 mrg }
1517 1.1 mrg machine_function;
1518 1.1 mrg #endif
1519 1.1 mrg
1520 1.1 mrg /* As in the machine_function, a global set of call-via labels, for code
1521 1.1 mrg that is in text_section. */
1522 1.1 mrg extern GTY(()) rtx thumb_call_via_label[14];
1523 1.1 mrg
1524 1.1 mrg /* The number of potential ways of assigning to a co-processor. */
1525 1.1 mrg #define ARM_NUM_COPROC_SLOTS 1
1526 1.1 mrg
1527 1.1 mrg /* Enumeration of procedure calling standard variants. We don't really
1528 1.1 mrg support all of these yet. */
1529 1.1 mrg enum arm_pcs
1530 1.1 mrg {
1531 1.1 mrg ARM_PCS_AAPCS, /* Base standard AAPCS. */
1532 1.1 mrg ARM_PCS_AAPCS_VFP, /* Use VFP registers for floating point values. */
1533 1.1 mrg ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors. */
1534 1.1 mrg /* This must be the last AAPCS variant. */
1535 1.3 mrg ARM_PCS_AAPCS_LOCAL, /* Private call within this compilation unit. */
1536 1.3 mrg ARM_PCS_ATPCS, /* ATPCS. */
1537 1.3 mrg ARM_PCS_APCS, /* APCS (legacy Linux etc). */
1538 1.1 mrg ARM_PCS_UNKNOWN
1539 1.1 mrg };
1540 1.1 mrg
1541 1.1 mrg /* Default procedure calling standard of current compilation unit. */
1542 1.1 mrg extern enum arm_pcs arm_pcs_default;
1543 1.1 mrg
1544 1.1 mrg /* A C type for declaring a variable that is used as the first argument of
1545 1.1 mrg `FUNCTION_ARG' and other related values. */
1546 1.1 mrg typedef struct
1547 1.1 mrg {
1548 1.1 mrg /* This is the number of registers of arguments scanned so far. */
1549 1.1 mrg int nregs;
1550 1.1 mrg /* This is the number of iWMMXt register arguments scanned so far. */
1551 1.1 mrg int iwmmxt_nregs;
1552 1.1 mrg int named_count;
1553 1.1 mrg int nargs;
1554 1.1 mrg /* Which procedure call variant to use for this call. */
1555 1.1 mrg enum arm_pcs pcs_variant;
1556 1.1 mrg
1557 1.1 mrg /* AAPCS related state tracking. */
1558 1.1 mrg int aapcs_arg_processed; /* No need to lay out this argument again. */
1559 1.1 mrg int aapcs_cprc_slot; /* Index of co-processor rules to handle
1560 1.1 mrg this argument, or -1 if using core
1561 1.1 mrg registers. */
1562 1.1 mrg int aapcs_ncrn;
1563 1.1 mrg int aapcs_next_ncrn;
1564 1.1 mrg rtx aapcs_reg; /* Register assigned to this argument. */
1565 1.1 mrg int aapcs_partial; /* How many bytes are passed in regs (if
1566 1.1 mrg split between core regs and stack.
1567 1.1 mrg Zero otherwise. */
1568 1.1 mrg int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
1569 1.1 mrg int can_split; /* Argument can be split between core regs
1570 1.1 mrg and the stack. */
1571 1.1 mrg /* Private data for tracking VFP register allocation */
1572 1.1 mrg unsigned aapcs_vfp_regs_free;
1573 1.1 mrg unsigned aapcs_vfp_reg_alloc;
1574 1.1 mrg int aapcs_vfp_rcount;
1575 1.1 mrg MACHMODE aapcs_vfp_rmode;
1576 1.1 mrg } CUMULATIVE_ARGS;
1577 1.1 mrg
1578 1.1 mrg #define FUNCTION_ARG_PADDING(MODE, TYPE) \
1579 1.1 mrg (arm_pad_arg_upward (MODE, TYPE) ? upward : downward)
1580 1.1 mrg
1581 1.1 mrg #define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
1582 1.1 mrg (arm_pad_reg_upward (MODE, TYPE, FIRST) ? upward : downward)
1583 1.1 mrg
1584 1.1 mrg /* For AAPCS, padding should never be below the argument. For other ABIs,
1585 1.1 mrg * mimic the default. */
1586 1.1 mrg #define PAD_VARARGS_DOWN \
1587 1.1 mrg ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
1588 1.1 mrg
1589 1.1 mrg /* Initialize a variable CUM of type CUMULATIVE_ARGS
1590 1.1 mrg for a call to a function whose data type is FNTYPE.
1591 1.1 mrg For a library call, FNTYPE is 0.
1592 1.1 mrg On the ARM, the offset starts at 0. */
1593 1.1 mrg #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
1594 1.1 mrg arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
1595 1.1 mrg
1596 1.1 mrg /* 1 if N is a possible register number for function argument passing.
1597 1.1 mrg On the ARM, r0-r3 are used to pass args. */
1598 1.1 mrg #define FUNCTION_ARG_REGNO_P(REGNO) \
1599 1.1 mrg (IN_RANGE ((REGNO), 0, 3) \
1600 1.1 mrg || (TARGET_AAPCS_BASED && TARGET_VFP && TARGET_HARD_FLOAT \
1601 1.1 mrg && IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15)) \
1602 1.1 mrg || (TARGET_IWMMXT_ABI \
1603 1.1 mrg && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
1604 1.1 mrg
1605 1.1 mrg
1606 1.1 mrg /* If your target environment doesn't prefix user functions with an
1608 1.1 mrg underscore, you may wish to re-define this to prevent any conflicts. */
1609 1.1 mrg #ifndef ARM_MCOUNT_NAME
1610 1.1 mrg #define ARM_MCOUNT_NAME "*mcount"
1611 1.1 mrg #endif
1612 1.1 mrg
1613 1.1 mrg /* Call the function profiler with a given profile label. The Acorn
1614 1.1 mrg compiler puts this BEFORE the prolog but gcc puts it afterwards.
1615 1.1 mrg On the ARM the full profile code will look like:
1616 1.1 mrg .data
1617 1.1 mrg LP1
1618 1.1 mrg .word 0
1619 1.1 mrg .text
1620 1.1 mrg mov ip, lr
1621 1.1 mrg bl mcount
1622 1.1 mrg .word LP1
1623 1.1 mrg
1624 1.1 mrg profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1625 1.1 mrg will output the .text section.
1626 1.1 mrg
1627 1.1 mrg The ``mov ip,lr'' seems like a good idea to stick with cc convention.
1628 1.1 mrg ``prof'' doesn't seem to mind about this!
1629 1.1 mrg
1630 1.1 mrg Note - this version of the code is designed to work in both ARM and
1631 1.1 mrg Thumb modes. */
1632 1.1 mrg #ifndef ARM_FUNCTION_PROFILER
1633 1.1 mrg #define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
1634 1.1 mrg { \
1635 1.1 mrg char temp[20]; \
1636 1.1 mrg rtx sym; \
1637 1.1 mrg \
1638 1.1 mrg asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
1639 1.1 mrg IP_REGNUM, LR_REGNUM); \
1640 1.1 mrg assemble_name (STREAM, ARM_MCOUNT_NAME); \
1641 1.1 mrg fputc ('\n', STREAM); \
1642 1.1 mrg ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
1643 1.1 mrg sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
1644 1.1 mrg assemble_aligned_integer (UNITS_PER_WORD, sym); \
1645 1.1 mrg }
1646 1.1 mrg #endif
1647 1.1 mrg
1648 1.1 mrg #ifdef THUMB_FUNCTION_PROFILER
1649 1.1 mrg #define FUNCTION_PROFILER(STREAM, LABELNO) \
1650 1.1 mrg if (TARGET_ARM) \
1651 1.1 mrg ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1652 1.1 mrg else \
1653 1.1 mrg THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
1654 1.1 mrg #else
1655 1.1 mrg #define FUNCTION_PROFILER(STREAM, LABELNO) \
1656 1.1 mrg ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1657 1.1 mrg #endif
1658 1.1 mrg
1659 1.1 mrg /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1660 1.1 mrg the stack pointer does not matter. The value is tested only in
1661 1.1 mrg functions that have frame pointers.
1662 1.1 mrg No definition is equivalent to always zero.
1663 1.1 mrg
1664 1.1 mrg On the ARM, the function epilogue recovers the stack pointer from the
1665 1.1 mrg frame. */
1666 1.3 mrg #define EXIT_IGNORE_STACK 1
1667 1.1 mrg
1668 1.1 mrg #define EPILOGUE_USES(REGNO) ((REGNO) == LR_REGNUM)
1669 1.1 mrg
1670 1.1 mrg /* Determine if the epilogue should be output as RTL.
1671 1.1 mrg You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
1672 1.1 mrg #define USE_RETURN_INSN(ISCOND) \
1673 1.1 mrg (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
1674 1.1 mrg
1675 1.1 mrg /* Definitions for register eliminations.
1676 1.1 mrg
1677 1.1 mrg This is an array of structures. Each structure initializes one pair
1678 1.1 mrg of eliminable registers. The "from" register number is given first,
1679 1.1 mrg followed by "to". Eliminations of the same "from" register are listed
1680 1.1 mrg in order of preference.
1681 1.1 mrg
1682 1.1 mrg We have two registers that can be eliminated on the ARM. First, the
1683 1.1 mrg arg pointer register can often be eliminated in favor of the stack
1684 1.1 mrg pointer register. Secondly, the pseudo frame pointer register can always
1685 1.1 mrg be eliminated; it is replaced with either the stack or the real frame
1686 1.1 mrg pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
1687 1.1 mrg because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
1688 1.1 mrg
1689 1.1 mrg #define ELIMINABLE_REGS \
1690 1.1 mrg {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1691 1.1 mrg { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1692 1.1 mrg { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1693 1.1 mrg { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1694 1.1 mrg { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1695 1.1 mrg { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1696 1.1 mrg { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
1697 1.1 mrg
1698 1.1 mrg /* Define the offset between two registers, one to be eliminated, and the
1699 1.1 mrg other its replacement, at the start of a routine. */
1700 1.1 mrg #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1701 1.1 mrg if (TARGET_ARM) \
1702 1.1 mrg (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
1703 1.1 mrg else \
1704 1.1 mrg (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1705 1.1 mrg
1706 1.1 mrg /* Special case handling of the location of arguments passed on the stack. */
1707 1.1 mrg #define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1708 1.1 mrg
1709 1.1 mrg /* Initialize data used by insn expanders. This is called from insn_emit,
1710 1.1 mrg once for every function before code is generated. */
1711 1.1 mrg #define INIT_EXPANDERS arm_init_expanders ()
1712 1.1 mrg
1713 1.1 mrg /* Length in units of the trampoline for entering a nested function. */
1714 1.1 mrg #define TRAMPOLINE_SIZE (TARGET_32BIT ? 16 : 20)
1715 1.1 mrg
1716 1.1 mrg /* Alignment required for a trampoline in bits. */
1717 1.1 mrg #define TRAMPOLINE_ALIGNMENT 32
1718 1.1 mrg
1719 1.1 mrg /* Addressing modes, and classification of registers for them. */
1721 1.1 mrg #define HAVE_POST_INCREMENT 1
1722 1.3 mrg #define HAVE_PRE_INCREMENT TARGET_32BIT
1723 1.3 mrg #define HAVE_POST_DECREMENT TARGET_32BIT
1724 1.3 mrg #define HAVE_PRE_DECREMENT TARGET_32BIT
1725 1.3 mrg #define HAVE_PRE_MODIFY_DISP TARGET_32BIT
1726 1.3 mrg #define HAVE_POST_MODIFY_DISP TARGET_32BIT
1727 1.3 mrg #define HAVE_PRE_MODIFY_REG TARGET_32BIT
1728 1.3 mrg #define HAVE_POST_MODIFY_REG TARGET_32BIT
1729 1.3 mrg
1730 1.3 mrg enum arm_auto_incmodes
1731 1.3 mrg {
1732 1.3 mrg ARM_POST_INC,
1733 1.3 mrg ARM_PRE_INC,
1734 1.3 mrg ARM_POST_DEC,
1735 1.3 mrg ARM_PRE_DEC
1736 1.3 mrg };
1737 1.3 mrg
1738 1.3 mrg #define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
1739 1.3 mrg (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
1740 1.3 mrg #define USE_LOAD_POST_INCREMENT(mode) \
1741 1.3 mrg ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
1742 1.3 mrg #define USE_LOAD_PRE_INCREMENT(mode) \
1743 1.3 mrg ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
1744 1.3 mrg #define USE_LOAD_POST_DECREMENT(mode) \
1745 1.3 mrg ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
1746 1.1 mrg #define USE_LOAD_PRE_DECREMENT(mode) \
1747 1.1 mrg ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
1748 1.1 mrg
1749 1.1 mrg #define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
1750 1.1 mrg #define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
1751 1.1 mrg #define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
1752 1.3 mrg #define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
1753 1.3 mrg
1754 1.1 mrg /* Macros to check register numbers against specific register classes. */
1755 1.1 mrg
1756 1.1 mrg /* These assume that REGNO is a hard or pseudo reg number.
1757 1.1 mrg They give nonzero only if REGNO is a hard reg of the suitable class
1758 1.1 mrg or a pseudo reg currently allocated to a suitable hard reg.
1759 1.1 mrg Since they use reg_renumber, they are safe only once reg_renumber
1760 1.1 mrg has been allocated, which happens in reginfo.c during register
1761 1.1 mrg allocation. */
1762 1.1 mrg #define TEST_REGNO(R, TEST, VALUE) \
1763 1.1 mrg ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1764 1.1 mrg
1765 1.1 mrg /* Don't allow the pc to be used. */
1766 1.1 mrg #define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1767 1.1 mrg (TEST_REGNO (REGNO, <, PC_REGNUM) \
1768 1.1 mrg || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1769 1.1 mrg || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1770 1.1 mrg
1771 1.1 mrg #define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1772 1.1 mrg (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1773 1.1 mrg || (GET_MODE_SIZE (MODE) >= 4 \
1774 1.1 mrg && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1775 1.1 mrg
1776 1.1 mrg #define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1777 1.1 mrg (TARGET_THUMB1 \
1778 1.1 mrg ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
1779 1.1 mrg : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1780 1.1 mrg
1781 1.1 mrg /* Nonzero if X can be the base register in a reg+reg addressing mode.
1782 1.1 mrg For Thumb, we can not use SP + reg, so reject SP. */
1783 1.1 mrg #define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
1784 1.1 mrg REGNO_MODE_OK_FOR_BASE_P (X, QImode)
1785 1.1 mrg
1786 1.1 mrg /* For ARM code, we don't care about the mode, but for Thumb, the index
1787 1.1 mrg must be suitable for use in a QImode load. */
1788 1.1 mrg #define REGNO_OK_FOR_INDEX_P(REGNO) \
1789 1.1 mrg (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
1790 1.1 mrg && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
1791 1.1 mrg
1792 1.1 mrg /* Maximum number of registers that can appear in a valid memory address.
1793 1.1 mrg Shifts in addresses can't be by a register. */
1794 1.1 mrg #define MAX_REGS_PER_ADDRESS 2
1795 1.1 mrg
1796 1.1 mrg /* Recognize any constant value that is a valid address. */
1797 1.1 mrg /* XXX We can address any constant, eventually... */
1798 1.1 mrg /* ??? Should the TARGET_ARM here also apply to thumb2? */
1799 1.1 mrg #define CONSTANT_ADDRESS_P(X) \
1800 1.1 mrg (GET_CODE (X) == SYMBOL_REF \
1801 1.1 mrg && (CONSTANT_POOL_ADDRESS_P (X) \
1802 1.1 mrg || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
1803 1.1 mrg
1804 1.1 mrg /* True if SYMBOL + OFFSET constants must refer to something within
1805 1.1 mrg SYMBOL's section. */
1806 1.1 mrg #define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
1807 1.1 mrg
1808 1.1 mrg /* Nonzero if all target requires all absolute relocations be R_ARM_ABS32. */
1809 1.1 mrg #ifndef TARGET_DEFAULT_WORD_RELOCATIONS
1810 1.1 mrg #define TARGET_DEFAULT_WORD_RELOCATIONS 0
1811 1.1 mrg #endif
1812 1.1 mrg
1813 1.1 mrg #ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1814 1.1 mrg #define SUBTARGET_NAME_ENCODING_LENGTHS
1815 1.1 mrg #endif
1816 1.1 mrg
1817 1.1 mrg /* This is a C fragment for the inside of a switch statement.
1818 1.1 mrg Each case label should return the number of characters to
1819 1.1 mrg be stripped from the start of a function's name, if that
1820 1.1 mrg name starts with the indicated character. */
1821 1.1 mrg #define ARM_NAME_ENCODING_LENGTHS \
1822 1.1 mrg case '*': return 1; \
1823 1.1 mrg SUBTARGET_NAME_ENCODING_LENGTHS
1824 1.1 mrg
1825 1.1 mrg /* This is how to output a reference to a user-level label named NAME.
1826 1.1 mrg `assemble_name' uses this. */
1827 1.1 mrg #undef ASM_OUTPUT_LABELREF
1828 1.1 mrg #define ASM_OUTPUT_LABELREF(FILE, NAME) \
1829 1.1 mrg arm_asm_output_labelref (FILE, NAME)
1830 1.1 mrg
1831 1.1 mrg /* Output IT instructions for conditionally executed Thumb-2 instructions. */
1832 1.1 mrg #define ASM_OUTPUT_OPCODE(STREAM, PTR) \
1833 1.1 mrg if (TARGET_THUMB2) \
1834 1.1 mrg thumb2_asm_output_opcode (STREAM);
1835 1.1 mrg
1836 1.1 mrg /* The EABI specifies that constructors should go in .init_array.
1837 1.1 mrg Other targets use .ctors for compatibility. */
1838 1.1 mrg #ifndef ARM_EABI_CTORS_SECTION_OP
1839 1.1 mrg #define ARM_EABI_CTORS_SECTION_OP \
1840 1.1 mrg "\t.section\t.init_array,\"aw\",%init_array"
1841 1.1 mrg #endif
1842 1.1 mrg #ifndef ARM_EABI_DTORS_SECTION_OP
1843 1.1 mrg #define ARM_EABI_DTORS_SECTION_OP \
1844 1.1 mrg "\t.section\t.fini_array,\"aw\",%fini_array"
1845 1.1 mrg #endif
1846 1.1 mrg #define ARM_CTORS_SECTION_OP \
1847 1.1 mrg "\t.section\t.ctors,\"aw\",%progbits"
1848 1.1 mrg #define ARM_DTORS_SECTION_OP \
1849 1.1 mrg "\t.section\t.dtors,\"aw\",%progbits"
1850 1.1 mrg
1851 1.1 mrg /* Define CTORS_SECTION_ASM_OP. */
1852 1.1 mrg #undef CTORS_SECTION_ASM_OP
1853 1.1 mrg #undef DTORS_SECTION_ASM_OP
1854 1.1 mrg #ifndef IN_LIBGCC2
1855 1.1 mrg # define CTORS_SECTION_ASM_OP \
1856 1.1 mrg (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
1857 1.1 mrg # define DTORS_SECTION_ASM_OP \
1858 1.1 mrg (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
1859 1.1 mrg #else /* !defined (IN_LIBGCC2) */
1860 1.1 mrg /* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
1861 1.1 mrg so we cannot use the definition above. */
1862 1.1 mrg # ifdef __ARM_EABI__
1863 1.1 mrg /* The .ctors section is not part of the EABI, so we do not define
1864 1.1 mrg CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
1865 1.1 mrg from trying to use it. We do define it when doing normal
1866 1.1 mrg compilation, as .init_array can be used instead of .ctors. */
1867 1.1 mrg /* There is no need to emit begin or end markers when using
1868 1.1 mrg init_array; the dynamic linker will compute the size of the
1869 1.1 mrg array itself based on special symbols created by the static
1870 1.1 mrg linker. However, we do need to arrange to set up
1871 1.1 mrg exception-handling here. */
1872 1.1 mrg # define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
1873 1.1 mrg # define CTOR_LIST_END /* empty */
1874 1.1 mrg # define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
1875 1.1 mrg # define DTOR_LIST_END /* empty */
1876 1.1 mrg # else /* !defined (__ARM_EABI__) */
1877 1.1 mrg # define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
1878 1.1 mrg # define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
1879 1.1 mrg # endif /* !defined (__ARM_EABI__) */
1880 1.1 mrg #endif /* !defined (IN_LIBCC2) */
1881 1.1 mrg
1882 1.1 mrg /* True if the operating system can merge entities with vague linkage
1883 1.1 mrg (e.g., symbols in COMDAT group) during dynamic linking. */
1884 1.1 mrg #ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
1885 1.1 mrg #define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
1886 1.1 mrg #endif
1887 1.1 mrg
1888 1.1 mrg #define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
1889 1.1 mrg
1890 1.1 mrg /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1891 1.1 mrg and check its validity for a certain class.
1892 1.1 mrg We have two alternate definitions for each of them.
1893 1.1 mrg The usual definition accepts all pseudo regs; the other rejects
1894 1.1 mrg them unless they have been allocated suitable hard regs.
1895 1.1 mrg The symbol REG_OK_STRICT causes the latter definition to be used.
1896 1.1 mrg Thumb-2 has the same restrictions as arm. */
1897 1.1 mrg #ifndef REG_OK_STRICT
1898 1.1 mrg
1899 1.1 mrg #define ARM_REG_OK_FOR_BASE_P(X) \
1900 1.1 mrg (REGNO (X) <= LAST_ARM_REGNUM \
1901 1.1 mrg || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1902 1.1 mrg || REGNO (X) == FRAME_POINTER_REGNUM \
1903 1.1 mrg || REGNO (X) == ARG_POINTER_REGNUM)
1904 1.1 mrg
1905 1.1 mrg #define ARM_REG_OK_FOR_INDEX_P(X) \
1906 1.1 mrg ((REGNO (X) <= LAST_ARM_REGNUM \
1907 1.1 mrg && REGNO (X) != STACK_POINTER_REGNUM) \
1908 1.1 mrg || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1909 1.1 mrg || REGNO (X) == FRAME_POINTER_REGNUM \
1910 1.1 mrg || REGNO (X) == ARG_POINTER_REGNUM)
1911 1.1 mrg
1912 1.1 mrg #define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1913 1.1 mrg (REGNO (X) <= LAST_LO_REGNUM \
1914 1.1 mrg || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1915 1.1 mrg || (GET_MODE_SIZE (MODE) >= 4 \
1916 1.1 mrg && (REGNO (X) == STACK_POINTER_REGNUM \
1917 1.1 mrg || (X) == hard_frame_pointer_rtx \
1918 1.1 mrg || (X) == arg_pointer_rtx)))
1919 1.1 mrg
1920 1.1 mrg #define REG_STRICT_P 0
1921 1.1 mrg
1922 1.1 mrg #else /* REG_OK_STRICT */
1923 1.1 mrg
1924 1.1 mrg #define ARM_REG_OK_FOR_BASE_P(X) \
1925 1.1 mrg ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
1926 1.1 mrg
1927 1.1 mrg #define ARM_REG_OK_FOR_INDEX_P(X) \
1928 1.1 mrg ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
1929 1.1 mrg
1930 1.1 mrg #define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1931 1.1 mrg THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
1932 1.1 mrg
1933 1.1 mrg #define REG_STRICT_P 1
1934 1.1 mrg
1935 1.1 mrg #endif /* REG_OK_STRICT */
1936 1.1 mrg
1937 1.1 mrg /* Now define some helpers in terms of the above. */
1938 1.1 mrg
1939 1.1 mrg #define REG_MODE_OK_FOR_BASE_P(X, MODE) \
1940 1.1 mrg (TARGET_THUMB1 \
1941 1.1 mrg ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE) \
1942 1.1 mrg : ARM_REG_OK_FOR_BASE_P (X))
1943 1.1 mrg
1944 1.1 mrg /* For 16-bit Thumb, a valid index register is anything that can be used in
1945 1.1 mrg a byte load instruction. */
1946 1.1 mrg #define THUMB1_REG_OK_FOR_INDEX_P(X) \
1947 1.1 mrg THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
1948 1.1 mrg
1949 1.1 mrg /* Nonzero if X is a hard reg that can be used as an index
1950 1.1 mrg or if it is a pseudo reg. On the Thumb, the stack pointer
1951 1.1 mrg is not suitable. */
1952 1.1 mrg #define REG_OK_FOR_INDEX_P(X) \
1953 1.1 mrg (TARGET_THUMB1 \
1954 1.1 mrg ? THUMB1_REG_OK_FOR_INDEX_P (X) \
1955 1.3 mrg : ARM_REG_OK_FOR_INDEX_P (X))
1956 1.1 mrg
1957 1.1 mrg /* Nonzero if X can be the base register in a reg+reg addressing mode.
1958 1.3 mrg For Thumb, we can not use SP + reg, so reject SP. */
1959 1.1 mrg #define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
1960 1.1 mrg REG_OK_FOR_INDEX_P (X)
1961 1.1 mrg
1962 1.1 mrg #define ARM_BASE_REGISTER_RTX_P(X) \
1964 1.1 mrg (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
1965 1.1 mrg
1966 1.1 mrg #define ARM_INDEX_REGISTER_RTX_P(X) \
1967 1.1 mrg (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
1968 1.1 mrg
1969 1.1 mrg /* Specify the machine mode that this machine uses
1971 1.1 mrg for the index in the tablejump instruction. */
1972 1.1 mrg #define CASE_VECTOR_MODE Pmode
1973 1.1 mrg
1974 1.1 mrg #define CASE_VECTOR_PC_RELATIVE (TARGET_THUMB2 \
1975 1.1 mrg || (TARGET_THUMB1 \
1976 1.1 mrg && (optimize_size || flag_pic)))
1977 1.1 mrg
1978 1.1 mrg #define CASE_VECTOR_SHORTEN_MODE(min, max, body) \
1979 1.3 mrg (TARGET_THUMB1 \
1980 1.1 mrg ? (min >= 0 && max < 512 \
1981 1.1 mrg ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode) \
1982 1.1 mrg : min >= -256 && max < 256 \
1983 1.1 mrg ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode) \
1984 1.1 mrg : min >= 0 && max < 8192 \
1985 1.1 mrg ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode) \
1986 1.1 mrg : min >= -4096 && max < 4096 \
1987 1.1 mrg ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode) \
1988 1.1 mrg : SImode) \
1989 1.1 mrg : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode \
1990 1.1 mrg : (max >= 0x200) ? HImode \
1991 1.1 mrg : QImode))
1992 1.1 mrg
1993 1.1 mrg /* signed 'char' is most compatible, but RISC OS wants it unsigned.
1994 1.1 mrg unsigned is probably best, but may break some code. */
1995 1.1 mrg #ifndef DEFAULT_SIGNED_CHAR
1996 1.1 mrg #define DEFAULT_SIGNED_CHAR 0
1997 1.1 mrg #endif
1998 1.1 mrg
1999 1.1 mrg /* Max number of bytes we can move from memory to memory
2000 1.1 mrg in one reasonably fast instruction. */
2001 1.1 mrg #define MOVE_MAX 4
2002 1.1 mrg
2003 1.1 mrg #undef MOVE_RATIO
2004 1.1 mrg #define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
2005 1.1 mrg
2006 1.1 mrg /* Define if operations between registers always perform the operation
2007 1.1 mrg on the full register even if a narrower mode is specified. */
2008 1.1 mrg #define WORD_REGISTER_OPERATIONS
2009 1.1 mrg
2010 1.1 mrg /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2011 1.1 mrg will either zero-extend or sign-extend. The value of this macro should
2012 1.1 mrg be the code that says which one of the two operations is implicitly
2013 1.1 mrg done, UNKNOWN if none. */
2014 1.1 mrg #define LOAD_EXTEND_OP(MODE) \
2015 1.1 mrg (TARGET_THUMB ? ZERO_EXTEND : \
2016 1.1 mrg ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2017 1.1 mrg : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
2018 1.1 mrg
2019 1.1 mrg /* Nonzero if access to memory by bytes is slow and undesirable. */
2020 1.1 mrg #define SLOW_BYTE_ACCESS 0
2021 1.1 mrg
2022 1.1 mrg #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
2023 1.1 mrg
2024 1.1 mrg /* Immediate shift counts are truncated by the output routines (or was it
2025 1.1 mrg the assembler?). Shift counts in a register are truncated by ARM. Note
2026 1.1 mrg that the native compiler puts too large (> 32) immediate shift counts
2027 1.1 mrg into a register and shifts by the register, letting the ARM decide what
2028 1.1 mrg to do instead of doing that itself. */
2029 1.1 mrg /* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2030 1.1 mrg code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2031 1.1 mrg On the arm, Y in a register is used modulo 256 for the shift. Only for
2032 1.1 mrg rotates is modulo 32 used. */
2033 1.1 mrg /* #define SHIFT_COUNT_TRUNCATED 1 */
2034 1.1 mrg
2035 1.1 mrg /* All integers have the same format so truncation is easy. */
2036 1.1 mrg #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
2037 1.1 mrg
2038 1.1 mrg /* Calling from registers is a massive pain. */
2039 1.1 mrg #define NO_FUNCTION_CSE 1
2040 1.3 mrg
2041 1.1 mrg /* The machine modes of pointers and functions */
2042 1.3 mrg #define Pmode SImode
2043 1.3 mrg #define FUNCTION_MODE Pmode
2044 1.3 mrg
2045 1.3 mrg #define ARM_FRAME_RTX(X) \
2046 1.3 mrg ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
2047 1.3 mrg || (X) == arg_pointer_rtx)
2048 1.3 mrg
2049 1.3 mrg /* Try to generate sequences that don't involve branches, we can then use
2050 1.1 mrg conditional instructions. */
2051 1.1 mrg #define BRANCH_COST(speed_p, predictable_p) \
2052 1.1 mrg (current_tune->branch_cost (speed_p, predictable_p))
2053 1.1 mrg
2054 1.1 mrg /* False if short circuit operation is preferred. */
2055 1.1 mrg #define LOGICAL_OP_NON_SHORT_CIRCUIT \
2056 1.1 mrg ((optimize_size) \
2057 1.1 mrg ? (TARGET_THUMB ? false : true) \
2058 1.1 mrg : (current_tune->logical_op_non_short_circuit[TARGET_ARM]))
2059 1.1 mrg
2060 1.1 mrg
2061 1.1 mrg /* Position Independent Code. */
2063 1.1 mrg /* We decide which register to use based on the compilation options and
2064 1.1 mrg the assembler in use; this is more general than the APCS restriction of
2065 1.1 mrg using sb (r9) all the time. */
2066 1.1 mrg extern unsigned arm_pic_register;
2067 1.1 mrg
2068 1.1 mrg /* The register number of the register used to address a table of static
2069 1.1 mrg data addresses in memory. */
2070 1.1 mrg #define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2071 1.1 mrg
2072 1.1 mrg /* We can't directly access anything that contains a symbol,
2073 1.1 mrg nor can we indirect via the constant pool. One exception is
2074 1.1 mrg UNSPEC_TLS, which is always PIC. */
2075 1.1 mrg #define LEGITIMATE_PIC_OPERAND_P(X) \
2076 1.1 mrg (!(symbol_mentioned_p (X) \
2077 1.1 mrg || label_mentioned_p (X) \
2078 1.1 mrg || (GET_CODE (X) == SYMBOL_REF \
2079 1.1 mrg && CONSTANT_POOL_ADDRESS_P (X) \
2080 1.1 mrg && (symbol_mentioned_p (get_pool_constant (X)) \
2081 1.1 mrg || label_mentioned_p (get_pool_constant (X))))) \
2082 1.1 mrg || tls_mentioned_p (X))
2083 1.1 mrg
2084 1.1 mrg /* We need to know when we are making a constant pool; this determines
2085 1.1 mrg whether data needs to be in the GOT or can be referenced via a GOT
2086 1.1 mrg offset. */
2087 1.1 mrg extern int making_const_table;
2088 1.1 mrg
2089 1.1 mrg /* Handle pragmas for compatibility with Intel's compilers. */
2091 1.1 mrg /* Also abuse this to register additional C specific EABI attributes. */
2092 1.1 mrg #define REGISTER_TARGET_PRAGMAS() do { \
2093 1.1 mrg c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2094 1.1 mrg c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2095 1.1 mrg c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
2096 1.1 mrg arm_lang_object_attributes_init(); \
2097 1.1 mrg } while (0)
2098 1.1 mrg
2099 1.1 mrg /* Condition code information. */
2100 1.3 mrg /* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2101 1.3 mrg return the mode to be used for the comparison. */
2102 1.3 mrg
2103 1.3 mrg #define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
2104 1.3 mrg
2105 1.3 mrg #define REVERSIBLE_CC_MODE(MODE) 1
2106 1.3 mrg
2107 1.1 mrg #define REVERSE_CONDITION(CODE,MODE) \
2108 1.1 mrg (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
2109 1.1 mrg ? reverse_condition_maybe_unordered (code) \
2110 1.1 mrg : reverse_condition (code))
2111 1.1 mrg
2112 1.1 mrg #define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
2113 1.1 mrg ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE))
2114 1.1 mrg #define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
2115 1.1 mrg ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE))
2116 1.1 mrg
2117 1.1 mrg #define CC_STATUS_INIT \
2119 1.1 mrg do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
2120 1.1 mrg
2121 1.1 mrg #undef ASM_APP_OFF
2122 1.1 mrg #define ASM_APP_OFF (TARGET_THUMB1 ? "\t.code\t16\n" : \
2123 1.1 mrg TARGET_THUMB2 ? "\t.thumb\n" : "")
2124 1.1 mrg
2125 1.1 mrg /* Output a push or a pop instruction (only used when profiling).
2126 1.1 mrg We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1. We know
2127 1.1 mrg that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
2128 1.1 mrg that r7 isn't used by the function profiler, so we can use it as a
2129 1.1 mrg scratch reg. WARNING: This isn't safe in the general case! It may be
2130 1.1 mrg sensitive to future changes in final.c:profile_function. */
2131 1.1 mrg #define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
2132 1.1 mrg do \
2133 1.1 mrg { \
2134 1.1 mrg if (TARGET_ARM) \
2135 1.1 mrg asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2136 1.1 mrg STACK_POINTER_REGNUM, REGNO); \
2137 1.1 mrg else if (TARGET_THUMB1 \
2138 1.1 mrg && (REGNO) == STATIC_CHAIN_REGNUM) \
2139 1.1 mrg { \
2140 1.1 mrg asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2141 1.1 mrg asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
2142 1.1 mrg asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2143 1.1 mrg } \
2144 1.1 mrg else \
2145 1.1 mrg asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2146 1.1 mrg } while (0)
2147 1.1 mrg
2148 1.1 mrg
2149 1.1 mrg /* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue. */
2150 1.1 mrg #define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
2151 1.1 mrg do \
2152 1.1 mrg { \
2153 1.1 mrg if (TARGET_ARM) \
2154 1.3 mrg asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2155 1.3 mrg STACK_POINTER_REGNUM, REGNO); \
2156 1.1 mrg else if (TARGET_THUMB1 \
2157 1.3 mrg && (REGNO) == STATIC_CHAIN_REGNUM) \
2158 1.3 mrg { \
2159 1.3 mrg asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2160 1.3 mrg asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
2161 1.3 mrg asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2162 1.3 mrg } \
2163 1.3 mrg else \
2164 1.3 mrg asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2165 1.1 mrg } while (0)
2166 1.1 mrg
2167 1.1 mrg #define ADDR_VEC_ALIGN(JUMPTABLE) \
2168 1.1 mrg ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
2169 1.1 mrg
2170 1.1 mrg /* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
2171 1.1 mrg default alignment from elfos.h. */
2172 1.1 mrg #undef ASM_OUTPUT_BEFORE_CASE_LABEL
2173 1.1 mrg #define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty. */
2174 1.1 mrg
2175 1.1 mrg #define LABEL_ALIGN_AFTER_BARRIER(LABEL) \
2176 1.1 mrg (GET_CODE (PATTERN (prev_active_insn (LABEL))) == ADDR_DIFF_VEC \
2177 1.1 mrg ? 1 : 0)
2178 1.1 mrg
2179 1.1 mrg #define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2180 1.1 mrg do \
2181 1.1 mrg { \
2182 1.1 mrg if (TARGET_THUMB) \
2183 1.1 mrg { \
2184 1.1 mrg if (is_called_in_ARM_mode (DECL) \
2185 1.1 mrg || (TARGET_THUMB1 && !TARGET_THUMB1_ONLY \
2186 1.1 mrg && cfun->is_thunk)) \
2187 1.1 mrg fprintf (STREAM, "\t.code 32\n") ; \
2188 1.1 mrg else if (TARGET_THUMB1) \
2189 1.1 mrg fprintf (STREAM, "\t.code\t16\n\t.thumb_func\n") ; \
2190 1.1 mrg else \
2191 1.1 mrg fprintf (STREAM, "\t.thumb\n\t.thumb_func\n") ; \
2192 1.1 mrg } \
2193 1.1 mrg if (TARGET_POKE_FUNCTION_NAME) \
2194 1.1 mrg arm_poke_function_name (STREAM, (const char *) NAME); \
2195 1.1 mrg } \
2196 1.1 mrg while (0)
2197 1.1 mrg
2198 1.1 mrg /* For aliases of functions we use .thumb_set instead. */
2199 1.1 mrg #define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2200 1.1 mrg do \
2201 1.1 mrg { \
2202 1.1 mrg const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2203 1.1 mrg const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
2204 1.1 mrg \
2205 1.1 mrg if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2206 1.1 mrg { \
2207 1.1 mrg fprintf (FILE, "\t.thumb_set "); \
2208 1.1 mrg assemble_name (FILE, LABEL1); \
2209 1.1 mrg fprintf (FILE, ","); \
2210 1.1 mrg assemble_name (FILE, LABEL2); \
2211 1.1 mrg fprintf (FILE, "\n"); \
2212 1.1 mrg } \
2213 1.1 mrg else \
2214 1.1 mrg ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2215 1.1 mrg } \
2216 1.1 mrg while (0)
2217 1.1 mrg
2218 1.1 mrg #ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2219 1.1 mrg /* To support -falign-* switches we need to use .p2align so
2220 1.1 mrg that alignment directives in code sections will be padded
2221 1.1 mrg with no-op instructions, rather than zeroes. */
2222 1.1 mrg #define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
2223 1.1 mrg if ((LOG) != 0) \
2224 1.1 mrg { \
2225 1.1 mrg if ((MAX_SKIP) == 0) \
2226 1.1 mrg fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
2227 1.1 mrg else \
2228 1.1 mrg fprintf ((FILE), "\t.p2align %d,,%d\n", \
2229 1.1 mrg (int) (LOG), (int) (MAX_SKIP)); \
2230 1.1 mrg }
2231 1.1 mrg #endif
2232 1.1 mrg
2233 1.1 mrg /* Add two bytes to the length of conditionally executed Thumb-2
2235 1.1 mrg instructions for the IT instruction. */
2236 1.1 mrg #define ADJUST_INSN_LENGTH(insn, length) \
2237 1.1 mrg if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
2238 1.1 mrg length += 2;
2239 1.1 mrg
2240 1.1 mrg /* Only perform branch elimination (by making instructions conditional) if
2241 1.1 mrg we're optimizing. For Thumb-2 check if any IT instructions need
2242 1.1 mrg outputting. */
2243 1.1 mrg #define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2244 1.1 mrg if (TARGET_ARM && optimize) \
2245 1.1 mrg arm_final_prescan_insn (INSN); \
2246 1.1 mrg else if (TARGET_THUMB2) \
2247 1.1 mrg thumb2_final_prescan_insn (INSN); \
2248 1.1 mrg else if (TARGET_THUMB1) \
2249 1.1 mrg thumb1_final_prescan_insn (INSN)
2250 1.1 mrg
2251 1.1 mrg #define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2252 1.1 mrg (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
2253 1.1 mrg : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2254 1.1 mrg ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2255 1.1 mrg ? ((~ (unsigned HOST_WIDE_INT) 0) \
2256 1.1 mrg & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
2257 1.1 mrg : 0))))
2258 1.1 mrg
2259 1.1 mrg /* A C expression whose value is RTL representing the value of the return
2260 1.1 mrg address for the frame COUNT steps up from the current frame. */
2261 1.1 mrg
2262 1.1 mrg #define RETURN_ADDR_RTX(COUNT, FRAME) \
2263 1.1 mrg arm_return_addr (COUNT, FRAME)
2264 1.1 mrg
2265 1.1 mrg /* Mask of the bits in the PC that contain the real return address
2266 1.1 mrg when running in 26-bit mode. */
2267 1.1 mrg #define RETURN_ADDR_MASK26 (0x03fffffc)
2268 1.1 mrg
2269 1.1 mrg /* Pick up the return address upon entry to a procedure. Used for
2270 1.1 mrg dwarf2 unwind information. This also enables the table driven
2271 1.1 mrg mechanism. */
2272 1.1 mrg #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2273 1.3 mrg #define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2274 1.3 mrg
2275 1.3 mrg /* Used to mask out junk bits from the return address, such as
2276 1.3 mrg processor state, interrupt status, condition codes and the like. */
2277 1.1 mrg #define MASK_RETURN_ADDR \
2278 1.3 mrg /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2279 1.3 mrg in 26 bit mode, the condition codes must be masked out of the \
2280 1.1 mrg return address. This does not apply to ARM6 and later processors \
2281 1.3 mrg when running in 32 bit mode. */ \
2282 1.3 mrg ((arm_arch4 || TARGET_THUMB) \
2283 1.1 mrg ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
2284 1.3 mrg : arm_gen_return_addr_mask ())
2285 1.3 mrg
2286 1.3 mrg
2287 1.3 mrg /* Do not emit .note.GNU-stack by default. */
2289 1.3 mrg #ifndef NEED_INDICATE_EXEC_STACK
2290 1.3 mrg #define NEED_INDICATE_EXEC_STACK 0
2291 1.3 mrg #endif
2292 1.3 mrg
2293 1.3 mrg #define TARGET_ARM_ARCH \
2294 1.3 mrg (arm_base_arch) \
2295 1.3 mrg
2296 1.3 mrg #define TARGET_ARM_V6M (!arm_arch_notm && !arm_arch_thumb2)
2297 1.3 mrg #define TARGET_ARM_V7M (!arm_arch_notm && arm_arch_thumb2)
2298 1.3 mrg
2299 1.3 mrg /* The highest Thumb instruction set version supported by the chip. */
2300 1.3 mrg #define TARGET_ARM_ARCH_ISA_THUMB \
2301 1.3 mrg (arm_arch_thumb2 ? 2 \
2302 1.3 mrg : ((TARGET_ARM_ARCH >= 5 || arm_arch4t) ? 1 : 0))
2303 1.3 mrg
2304 1.3 mrg /* Expands to an upper-case char of the target's architectural
2305 1.3 mrg profile. */
2306 1.3 mrg #define TARGET_ARM_ARCH_PROFILE \
2307 1.3 mrg (!arm_arch_notm \
2308 1.3 mrg ? 'M' \
2309 1.3 mrg : (arm_arch7 \
2310 1.3 mrg ? (strlen (arm_arch_name) >=3 \
2311 1.3 mrg ? (arm_arch_name[strlen (arm_arch_name) - 3]) \
2312 1.3 mrg : 0) \
2313 1.3 mrg : 0))
2314 1.3 mrg
2315 1.3 mrg /* Bit-field indicating what size LDREX/STREX loads/stores are available.
2316 1.3 mrg Bit 0 for bytes, up to bit 3 for double-words. */
2317 1.3 mrg #define TARGET_ARM_FEATURE_LDREX \
2318 1.3 mrg ((TARGET_HAVE_LDREX ? 4 : 0) \
2319 1.3 mrg | (TARGET_HAVE_LDREXBH ? 3 : 0) \
2320 1.3 mrg | (TARGET_HAVE_LDREXD ? 8 : 0))
2321 1.3 mrg
2322 1.3 mrg /* Set as a bit mask indicating the available widths of hardware floating
2323 1.3 mrg point types. Where bit 1 indicates 16-bit support, bit 2 indicates
2324 1.3 mrg 32-bit support, bit 3 indicates 64-bit support. */
2325 1.3 mrg #define TARGET_ARM_FP \
2326 1.3 mrg (TARGET_VFP_SINGLE ? 4 \
2327 1.3 mrg : (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0))
2328 1.3 mrg
2329 1.3 mrg
2330 1.3 mrg /* Set as a bit mask indicating the available widths of floating point
2331 1.3 mrg types for hardware NEON floating point. This is the same as
2332 1.3 mrg TARGET_ARM_FP without the 64-bit bit set. */
2333 1.3 mrg #ifdef TARGET_NEON
2334 1.3 mrg #define TARGET_NEON_FP \
2335 1.3 mrg (TARGET_ARM_FP & (0xff ^ 0x08))
2336 1.3 mrg #endif
2337 1.3 mrg
2338 1.3 mrg /* The maximum number of parallel loads or stores we support in an ldm/stm
2339 1.3 mrg instruction. */
2340 1.3 mrg #define MAX_LDM_STM_OPS 4
2341 1.3 mrg
2342 1.3 mrg #define ASM_CPU_SPEC \
2343 1.3 mrg " %{mcpu=generic-*:-march=%*;" \
2344 1.3 mrg " :%{mcpu=*:-mcpu=%*} %{march=*:-march=%*}}"
2345 1.1 mrg
2346 1.3 mrg /* -mcpu=native handling only makes sense with compiler running on
2347 1.1 mrg an ARM chip. */
2348 1.1 mrg #if defined(__arm__) && defined(__linux__)
2349 extern const char *host_detect_local_cpu (int argc, const char **argv);
2350 # define EXTRA_SPEC_FUNCTIONS \
2351 { "local_cpu_detect", host_detect_local_cpu },
2352
2353 # define MCPU_MTUNE_NATIVE_SPECS \
2354 " %{march=native:%<march=native %:local_cpu_detect(arch)}" \
2355 " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}" \
2356 " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
2357 #else
2358 # define MCPU_MTUNE_NATIVE_SPECS ""
2359 #endif
2360
2361 #define DRIVER_SELF_SPECS MCPU_MTUNE_NATIVE_SPECS
2362
2363 #endif /* ! GCC_ARM_H */
2364