avr-fixed.md revision 1.1.1.8 1 1.1 mrg ;; This file contains instructions that support fixed-point operations
2 1.1 mrg ;; for Atmel AVR micro controllers.
3 1.1.1.8 mrg ;; Copyright (C) 2012-2022 Free Software Foundation, Inc.
4 1.1 mrg ;;
5 1.1 mrg ;; Contributed by Sean D'Epagnier (sean (a] depagnier.com)
6 1.1 mrg ;; Georg-Johann Lay (avr (a] gjlay.de)
7 1.1 mrg
8 1.1 mrg ;; This file is part of GCC.
9 1.1 mrg ;;
10 1.1 mrg ;; GCC is free software; you can redistribute it and/or modify
11 1.1 mrg ;; it under the terms of the GNU General Public License as published by
12 1.1 mrg ;; the Free Software Foundation; either version 3, or (at your option)
13 1.1 mrg ;; any later version.
14 1.1 mrg ;;
15 1.1 mrg ;; GCC is distributed in the hope that it will be useful,
16 1.1 mrg ;; but WITHOUT ANY WARRANTY; without even the implied warranty of
17 1.1 mrg ;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 1.1 mrg ;; GNU General Public License for more details.
19 1.1 mrg ;;
20 1.1 mrg ;; You should have received a copy of the GNU General Public License
21 1.1 mrg ;; along with GCC; see the file COPYING3. If not see
22 1.1 mrg ;; <http://www.gnu.org/licenses/>.
23 1.1 mrg
24 1.1 mrg (define_mode_iterator ALL1Q [QQ UQQ])
25 1.1 mrg (define_mode_iterator ALL2Q [HQ UHQ])
26 1.1 mrg (define_mode_iterator ALL2A [HA UHA])
27 1.1 mrg (define_mode_iterator ALL4A [SA USA])
28 1.1 mrg (define_mode_iterator ALL2QA [HQ UHQ HA UHA])
29 1.1 mrg (define_mode_iterator ALL4QA [SQ USQ SA USA])
30 1.1 mrg (define_mode_iterator ALL124QA [ QQ HQ HA SA SQ
31 1.1 mrg UQQ UHQ UHA USA USQ])
32 1.1 mrg
33 1.1 mrg (define_mode_iterator ALL2S [HQ HA])
34 1.1 mrg (define_mode_iterator ALL4S [SA SQ])
35 1.1 mrg (define_mode_iterator ALL24S [ HQ HA SA SQ])
36 1.1 mrg (define_mode_iterator ALL124S [ QQ HQ HA SA SQ])
37 1.1 mrg (define_mode_iterator ALL124U [UQQ UHQ UHA USA USQ])
38 1.1 mrg
39 1.1 mrg ;;; Conversions
40 1.1 mrg
41 1.1 mrg (define_mode_iterator FIXED_A
42 1.1 mrg [QQ UQQ
43 1.1 mrg HQ UHQ HA UHA
44 1.1 mrg SQ USQ SA USA
45 1.1 mrg DQ UDQ DA UDA
46 1.1 mrg TA UTA
47 1.1 mrg QI HI SI DI])
48 1.1 mrg
49 1.1 mrg ;; Same so that be can build cross products
50 1.1 mrg
51 1.1 mrg (define_mode_iterator FIXED_B
52 1.1 mrg [QQ UQQ
53 1.1 mrg HQ UHQ HA UHA
54 1.1 mrg SQ USQ SA USA
55 1.1 mrg DQ UDQ DA UDA
56 1.1 mrg TA UTA
57 1.1 mrg QI HI SI DI])
58 1.1 mrg
59 1.1.1.8 mrg (define_insn_and_split "fract<FIXED_B:mode><FIXED_A:mode>2"
60 1.1 mrg [(set (match_operand:FIXED_A 0 "register_operand" "=r")
61 1.1 mrg (fract_convert:FIXED_A
62 1.1 mrg (match_operand:FIXED_B 1 "register_operand" "r")))]
63 1.1 mrg "<FIXED_B:MODE>mode != <FIXED_A:MODE>mode"
64 1.1.1.8 mrg "#"
65 1.1.1.8 mrg "&& reload_completed"
66 1.1.1.8 mrg [(parallel [(set (match_dup 0)
67 1.1.1.8 mrg (fract_convert:FIXED_A
68 1.1.1.8 mrg (match_dup 1)))
69 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
70 1.1.1.8 mrg
71 1.1.1.8 mrg (define_insn "*fract<FIXED_B:mode><FIXED_A:mode>2"
72 1.1.1.8 mrg [(set (match_operand:FIXED_A 0 "register_operand" "=r")
73 1.1.1.8 mrg (fract_convert:FIXED_A
74 1.1.1.8 mrg (match_operand:FIXED_B 1 "register_operand" "r")))
75 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
76 1.1.1.8 mrg "<FIXED_B:MODE>mode != <FIXED_A:MODE>mode
77 1.1.1.8 mrg && reload_completed"
78 1.1 mrg {
79 1.1 mrg return avr_out_fract (insn, operands, true, NULL);
80 1.1 mrg }
81 1.1.1.8 mrg [(set_attr "adjust_len" "sfract")])
82 1.1 mrg
83 1.1.1.8 mrg (define_insn_and_split "fractuns<FIXED_B:mode><FIXED_A:mode>2"
84 1.1 mrg [(set (match_operand:FIXED_A 0 "register_operand" "=r")
85 1.1 mrg (unsigned_fract_convert:FIXED_A
86 1.1 mrg (match_operand:FIXED_B 1 "register_operand" "r")))]
87 1.1 mrg "<FIXED_B:MODE>mode != <FIXED_A:MODE>mode"
88 1.1.1.8 mrg "#"
89 1.1.1.8 mrg "&& reload_completed"
90 1.1.1.8 mrg [(parallel [(set (match_dup 0)
91 1.1.1.8 mrg (unsigned_fract_convert:FIXED_A
92 1.1.1.8 mrg (match_dup 1)))
93 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
94 1.1.1.8 mrg
95 1.1.1.8 mrg (define_insn "*fractuns<FIXED_B:mode><FIXED_A:mode>2"
96 1.1.1.8 mrg [(set (match_operand:FIXED_A 0 "register_operand" "=r")
97 1.1.1.8 mrg (unsigned_fract_convert:FIXED_A
98 1.1.1.8 mrg (match_operand:FIXED_B 1 "register_operand" "r")))
99 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
100 1.1.1.8 mrg "<FIXED_B:MODE>mode != <FIXED_A:MODE>mode
101 1.1.1.8 mrg && reload_completed"
102 1.1 mrg {
103 1.1 mrg return avr_out_fract (insn, operands, false, NULL);
104 1.1 mrg }
105 1.1.1.8 mrg [(set_attr "adjust_len" "ufract")])
106 1.1 mrg
107 1.1 mrg ;******************************************************************************
108 1.1 mrg ;** Saturated Addition and Subtraction
109 1.1 mrg ;******************************************************************************
110 1.1 mrg
111 1.1 mrg ;; Fixme: It would be nice if we could expand the 32-bit versions to a
112 1.1 mrg ;; transparent libgcc call if $2 is a REG. Problem is that it is
113 1.1 mrg ;; not possible to describe that addition is commutative.
114 1.1 mrg ;; And defining register classes/constraintrs for the involved hard
115 1.1 mrg ;; registers and let IRA do the work, yields inacceptable bloated code.
116 1.1 mrg ;; Thus, we have to live with the up to 11 instructions that are output
117 1.1 mrg ;; for these 32-bit saturated operations.
118 1.1 mrg
119 1.1 mrg ;; "ssaddqq3" "ssaddhq3" "ssaddha3" "ssaddsq3" "ssaddsa3"
120 1.1 mrg ;; "sssubqq3" "sssubhq3" "sssubha3" "sssubsq3" "sssubsa3"
121 1.1.1.8 mrg (define_insn_and_split "<code_stdname><mode>3"
122 1.1 mrg [(set (match_operand:ALL124S 0 "register_operand" "=??d,d")
123 1.1 mrg (ss_addsub:ALL124S (match_operand:ALL124S 1 "register_operand" "<abelian>0,0")
124 1.1 mrg (match_operand:ALL124S 2 "nonmemory_operand" "r,Ynn")))]
125 1.1 mrg ""
126 1.1.1.8 mrg "#"
127 1.1.1.8 mrg "&& reload_completed"
128 1.1.1.8 mrg [(parallel [(set (match_dup 0)
129 1.1.1.8 mrg (ss_addsub:ALL124S (match_dup 1)
130 1.1.1.8 mrg (match_dup 2)))
131 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
132 1.1.1.8 mrg
133 1.1.1.8 mrg (define_insn "*<code_stdname><mode>3"
134 1.1.1.8 mrg [(set (match_operand:ALL124S 0 "register_operand" "=??d,d")
135 1.1.1.8 mrg (ss_addsub:ALL124S (match_operand:ALL124S 1 "register_operand" "<abelian>0,0")
136 1.1.1.8 mrg (match_operand:ALL124S 2 "nonmemory_operand" "r,Ynn")))
137 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
138 1.1.1.8 mrg "reload_completed"
139 1.1 mrg {
140 1.1 mrg return avr_out_plus (insn, operands);
141 1.1 mrg }
142 1.1.1.8 mrg [(set_attr "adjust_len" "plus")])
143 1.1 mrg
144 1.1 mrg ;; "usadduqq3" "usadduhq3" "usadduha3" "usaddusq3" "usaddusa3"
145 1.1 mrg ;; "ussubuqq3" "ussubuhq3" "ussubuha3" "ussubusq3" "ussubusa3"
146 1.1.1.8 mrg (define_insn_and_split "<code_stdname><mode>3"
147 1.1 mrg [(set (match_operand:ALL124U 0 "register_operand" "=??r,d")
148 1.1 mrg (us_addsub:ALL124U (match_operand:ALL124U 1 "register_operand" "<abelian>0,0")
149 1.1 mrg (match_operand:ALL124U 2 "nonmemory_operand" "r,Ynn")))]
150 1.1 mrg ""
151 1.1.1.8 mrg "#"
152 1.1.1.8 mrg "&& reload_completed"
153 1.1.1.8 mrg [(parallel [(set (match_dup 0)
154 1.1.1.8 mrg (us_addsub:ALL124U (match_dup 1)
155 1.1.1.8 mrg (match_dup 2)))
156 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
157 1.1.1.8 mrg
158 1.1.1.8 mrg (define_insn "*<code_stdname><mode>3"
159 1.1.1.8 mrg [(set (match_operand:ALL124U 0 "register_operand" "=??r,d")
160 1.1.1.8 mrg (us_addsub:ALL124U (match_operand:ALL124U 1 "register_operand" "<abelian>0,0")
161 1.1.1.8 mrg (match_operand:ALL124U 2 "nonmemory_operand" "r,Ynn")))
162 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
163 1.1.1.8 mrg "reload_completed"
164 1.1 mrg {
165 1.1 mrg return avr_out_plus (insn, operands);
166 1.1 mrg }
167 1.1.1.8 mrg [(set_attr "adjust_len" "plus")])
168 1.1 mrg
169 1.1 mrg ;******************************************************************************
170 1.1 mrg ;** Saturated Negation and Absolute Value
171 1.1 mrg ;******************************************************************************
172 1.1 mrg
173 1.1.1.8 mrg ;; Fixme: This will always result in 0. Dunno why simplify-rtx.cc says
174 1.1 mrg ;; "unknown" on how to optimize this. libgcc call would be in order,
175 1.1 mrg ;; but the performance is *PLAIN* *HORROR* because the optimizers don't
176 1.1 mrg ;; manage to optimize out MEMCPY that's sprincled all over fixed-bit.c */
177 1.1 mrg
178 1.1 mrg (define_expand "usneg<mode>2"
179 1.1 mrg [(parallel [(match_operand:ALL124U 0 "register_operand" "")
180 1.1 mrg (match_operand:ALL124U 1 "nonmemory_operand" "")])]
181 1.1 mrg ""
182 1.1 mrg {
183 1.1 mrg emit_move_insn (operands[0], CONST0_RTX (<MODE>mode));
184 1.1 mrg DONE;
185 1.1 mrg })
186 1.1 mrg
187 1.1.1.8 mrg (define_insn_and_split "ssnegqq2"
188 1.1 mrg [(set (match_operand:QQ 0 "register_operand" "=r")
189 1.1 mrg (ss_neg:QQ (match_operand:QQ 1 "register_operand" "0")))]
190 1.1 mrg ""
191 1.1.1.8 mrg "#"
192 1.1.1.8 mrg "&& reload_completed"
193 1.1.1.8 mrg [(parallel [(set (match_dup 0)
194 1.1.1.8 mrg (ss_neg:QQ (match_dup 1)))
195 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
196 1.1.1.8 mrg
197 1.1.1.8 mrg (define_insn "*ssnegqq2"
198 1.1.1.8 mrg [(set (match_operand:QQ 0 "register_operand" "=r")
199 1.1.1.8 mrg (ss_neg:QQ (match_operand:QQ 1 "register_operand" "0")))
200 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
201 1.1.1.8 mrg "reload_completed"
202 1.1 mrg "neg %0\;brvc 0f\;dec %0\;0:"
203 1.1.1.8 mrg [(set_attr "length" "3")])
204 1.1 mrg
205 1.1.1.8 mrg (define_insn_and_split "ssabsqq2"
206 1.1 mrg [(set (match_operand:QQ 0 "register_operand" "=r")
207 1.1 mrg (ss_abs:QQ (match_operand:QQ 1 "register_operand" "0")))]
208 1.1 mrg ""
209 1.1.1.8 mrg "#"
210 1.1.1.8 mrg "&& reload_completed"
211 1.1.1.8 mrg [(parallel [(set (match_dup 0)
212 1.1.1.8 mrg (ss_abs:QQ (match_dup 1)))
213 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
214 1.1.1.8 mrg
215 1.1.1.8 mrg (define_insn "*ssabsqq2"
216 1.1.1.8 mrg [(set (match_operand:QQ 0 "register_operand" "=r")
217 1.1.1.8 mrg (ss_abs:QQ (match_operand:QQ 1 "register_operand" "0")))
218 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
219 1.1.1.8 mrg "reload_completed"
220 1.1 mrg "sbrc %0,7\;neg %0\;sbrc %0,7\;dec %0"
221 1.1.1.8 mrg [(set_attr "length" "4")])
222 1.1 mrg
223 1.1 mrg ;; "ssneghq2" "ssnegha2" "ssnegsq2" "ssnegsa2"
224 1.1 mrg ;; "ssabshq2" "ssabsha2" "ssabssq2" "ssabssa2"
225 1.1 mrg (define_expand "<code_stdname><mode>2"
226 1.1 mrg [(set (match_dup 2)
227 1.1 mrg (match_operand:ALL24S 1 "register_operand" ""))
228 1.1 mrg (set (match_dup 2)
229 1.1 mrg (ss_abs_neg:ALL24S (match_dup 2)))
230 1.1 mrg (set (match_operand:ALL24S 0 "register_operand" "")
231 1.1 mrg (match_dup 2))]
232 1.1 mrg ""
233 1.1 mrg {
234 1.1 mrg operands[2] = gen_rtx_REG (<MODE>mode, 26 - GET_MODE_SIZE (<MODE>mode));
235 1.1 mrg })
236 1.1 mrg
237 1.1 mrg ;; "*ssneghq2" "*ssnegha2"
238 1.1 mrg ;; "*ssabshq2" "*ssabsha2"
239 1.1.1.8 mrg (define_insn_and_split "*<code_stdname><mode>2_split"
240 1.1 mrg [(set (reg:ALL2S 24)
241 1.1 mrg (ss_abs_neg:ALL2S (reg:ALL2S 24)))]
242 1.1 mrg ""
243 1.1.1.8 mrg "#"
244 1.1.1.8 mrg "&& reload_completed"
245 1.1.1.8 mrg [(parallel [(set (reg:ALL2S 24)
246 1.1.1.8 mrg (ss_abs_neg:ALL2S (reg:ALL2S 24)))
247 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
248 1.1.1.8 mrg
249 1.1.1.8 mrg (define_insn "*<code_stdname><mode>2"
250 1.1.1.8 mrg [(set (reg:ALL2S 24)
251 1.1.1.8 mrg (ss_abs_neg:ALL2S (reg:ALL2S 24)))
252 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
253 1.1.1.8 mrg "reload_completed"
254 1.1 mrg "%~call __<code_stdname>_2"
255 1.1.1.8 mrg [(set_attr "type" "xcall")])
256 1.1 mrg
257 1.1 mrg ;; "*ssnegsq2" "*ssnegsa2"
258 1.1 mrg ;; "*ssabssq2" "*ssabssa2"
259 1.1.1.8 mrg (define_insn_and_split "*<code_stdname><mode>2_split"
260 1.1 mrg [(set (reg:ALL4S 22)
261 1.1 mrg (ss_abs_neg:ALL4S (reg:ALL4S 22)))]
262 1.1 mrg ""
263 1.1.1.8 mrg "#"
264 1.1.1.8 mrg "&& reload_completed"
265 1.1.1.8 mrg [(parallel [(set (reg:ALL4S 22)
266 1.1.1.8 mrg (ss_abs_neg:ALL4S (reg:ALL4S 22)))
267 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
268 1.1.1.8 mrg
269 1.1.1.8 mrg (define_insn "*<code_stdname><mode>2"
270 1.1.1.8 mrg [(set (reg:ALL4S 22)
271 1.1.1.8 mrg (ss_abs_neg:ALL4S (reg:ALL4S 22)))
272 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
273 1.1.1.8 mrg "reload_completed"
274 1.1 mrg "%~call __<code_stdname>_4"
275 1.1.1.8 mrg [(set_attr "type" "xcall")])
276 1.1 mrg
277 1.1 mrg ;******************************************************************************
278 1.1 mrg ; mul
279 1.1 mrg
280 1.1 mrg ;; "mulqq3" "muluqq3"
281 1.1 mrg (define_expand "mul<mode>3"
282 1.1 mrg [(parallel [(match_operand:ALL1Q 0 "register_operand" "")
283 1.1 mrg (match_operand:ALL1Q 1 "register_operand" "")
284 1.1 mrg (match_operand:ALL1Q 2 "register_operand" "")])]
285 1.1 mrg ""
286 1.1 mrg {
287 1.1 mrg emit_insn (AVR_HAVE_MUL
288 1.1 mrg ? gen_mul<mode>3_enh (operands[0], operands[1], operands[2])
289 1.1 mrg : gen_mul<mode>3_nomul (operands[0], operands[1], operands[2]));
290 1.1 mrg DONE;
291 1.1 mrg })
292 1.1 mrg
293 1.1.1.8 mrg (define_insn_and_split "mulqq3_enh"
294 1.1 mrg [(set (match_operand:QQ 0 "register_operand" "=r")
295 1.1 mrg (mult:QQ (match_operand:QQ 1 "register_operand" "a")
296 1.1 mrg (match_operand:QQ 2 "register_operand" "a")))]
297 1.1 mrg "AVR_HAVE_MUL"
298 1.1.1.8 mrg "#"
299 1.1.1.8 mrg "&& reload_completed"
300 1.1.1.8 mrg [(parallel [(set (match_dup 0)
301 1.1.1.8 mrg (mult:QQ (match_dup 1)
302 1.1.1.8 mrg (match_dup 2)))
303 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
304 1.1.1.8 mrg
305 1.1.1.8 mrg (define_insn "*mulqq3_enh"
306 1.1.1.8 mrg [(set (match_operand:QQ 0 "register_operand" "=r")
307 1.1.1.8 mrg (mult:QQ (match_operand:QQ 1 "register_operand" "a")
308 1.1.1.8 mrg (match_operand:QQ 2 "register_operand" "a")))
309 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
310 1.1.1.8 mrg "AVR_HAVE_MUL && reload_completed"
311 1.1 mrg "fmuls %1,%2\;dec r1\;brvs 0f\;inc r1\;0:\;mov %0,r1\;clr __zero_reg__"
312 1.1.1.8 mrg [(set_attr "length" "6")])
313 1.1 mrg
314 1.1.1.8 mrg (define_insn_and_split "muluqq3_enh"
315 1.1 mrg [(set (match_operand:UQQ 0 "register_operand" "=r")
316 1.1 mrg (mult:UQQ (match_operand:UQQ 1 "register_operand" "r")
317 1.1 mrg (match_operand:UQQ 2 "register_operand" "r")))]
318 1.1 mrg "AVR_HAVE_MUL"
319 1.1.1.8 mrg "#"
320 1.1.1.8 mrg "&& reload_completed"
321 1.1.1.8 mrg [(parallel [(set (match_dup 0)
322 1.1.1.8 mrg (mult:UQQ (match_dup 1)
323 1.1.1.8 mrg (match_dup 2)))
324 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
325 1.1.1.8 mrg
326 1.1.1.8 mrg (define_insn "*muluqq3_enh"
327 1.1.1.8 mrg [(set (match_operand:UQQ 0 "register_operand" "=r")
328 1.1.1.8 mrg (mult:UQQ (match_operand:UQQ 1 "register_operand" "r")
329 1.1.1.8 mrg (match_operand:UQQ 2 "register_operand" "r")))
330 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
331 1.1.1.8 mrg "AVR_HAVE_MUL && reload_completed"
332 1.1 mrg "mul %1,%2\;mov %0,r1\;clr __zero_reg__"
333 1.1.1.8 mrg [(set_attr "length" "3")])
334 1.1 mrg
335 1.1 mrg (define_expand "mulqq3_nomul"
336 1.1 mrg [(set (reg:QQ 24)
337 1.1 mrg (match_operand:QQ 1 "register_operand" ""))
338 1.1 mrg (set (reg:QQ 25)
339 1.1 mrg (match_operand:QQ 2 "register_operand" ""))
340 1.1 mrg ;; "*mulqq3.call"
341 1.1 mrg (parallel [(set (reg:QQ 23)
342 1.1 mrg (mult:QQ (reg:QQ 24)
343 1.1 mrg (reg:QQ 25)))
344 1.1 mrg (clobber (reg:QI 22))
345 1.1 mrg (clobber (reg:HI 24))])
346 1.1 mrg (set (match_operand:QQ 0 "register_operand" "")
347 1.1 mrg (reg:QQ 23))]
348 1.1.1.2 mrg "!AVR_HAVE_MUL"
349 1.1.1.2 mrg {
350 1.1.1.2 mrg avr_fix_inputs (operands, 1 << 2, regmask (QQmode, 24));
351 1.1.1.2 mrg })
352 1.1.1.2 mrg
353 1.1 mrg
354 1.1 mrg (define_expand "muluqq3_nomul"
355 1.1 mrg [(set (reg:UQQ 22)
356 1.1 mrg (match_operand:UQQ 1 "register_operand" ""))
357 1.1 mrg (set (reg:UQQ 24)
358 1.1 mrg (match_operand:UQQ 2 "register_operand" ""))
359 1.1 mrg ;; "*umulqihi3.call"
360 1.1 mrg (parallel [(set (reg:HI 24)
361 1.1 mrg (mult:HI (zero_extend:HI (reg:QI 22))
362 1.1 mrg (zero_extend:HI (reg:QI 24))))
363 1.1 mrg (clobber (reg:QI 21))
364 1.1 mrg (clobber (reg:HI 22))])
365 1.1 mrg (set (match_operand:UQQ 0 "register_operand" "")
366 1.1 mrg (reg:UQQ 25))]
367 1.1.1.2 mrg "!AVR_HAVE_MUL"
368 1.1.1.2 mrg {
369 1.1.1.2 mrg avr_fix_inputs (operands, 1 << 2, regmask (UQQmode, 22));
370 1.1.1.2 mrg })
371 1.1 mrg
372 1.1.1.8 mrg (define_insn_and_split "*mulqq3.call_split"
373 1.1 mrg [(set (reg:QQ 23)
374 1.1 mrg (mult:QQ (reg:QQ 24)
375 1.1 mrg (reg:QQ 25)))
376 1.1 mrg (clobber (reg:QI 22))
377 1.1 mrg (clobber (reg:HI 24))]
378 1.1 mrg "!AVR_HAVE_MUL"
379 1.1.1.8 mrg "#"
380 1.1.1.8 mrg "&& reload_completed"
381 1.1.1.8 mrg [(parallel [(set (reg:QQ 23)
382 1.1.1.8 mrg (mult:QQ (reg:QQ 24)
383 1.1.1.8 mrg (reg:QQ 25)))
384 1.1.1.8 mrg (clobber (reg:QI 22))
385 1.1.1.8 mrg (clobber (reg:HI 24))
386 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
387 1.1.1.8 mrg
388 1.1.1.8 mrg (define_insn "*mulqq3.call"
389 1.1.1.8 mrg [(set (reg:QQ 23)
390 1.1.1.8 mrg (mult:QQ (reg:QQ 24)
391 1.1.1.8 mrg (reg:QQ 25)))
392 1.1.1.8 mrg (clobber (reg:QI 22))
393 1.1.1.8 mrg (clobber (reg:HI 24))
394 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
395 1.1.1.8 mrg "!AVR_HAVE_MUL && reload_completed"
396 1.1 mrg "%~call __mulqq3"
397 1.1.1.8 mrg [(set_attr "type" "xcall")])
398 1.1 mrg
399 1.1 mrg
400 1.1 mrg ;; "mulhq3" "muluhq3"
401 1.1 mrg ;; "mulha3" "muluha3"
402 1.1 mrg (define_expand "mul<mode>3"
403 1.1 mrg [(set (reg:ALL2QA 18)
404 1.1 mrg (match_operand:ALL2QA 1 "register_operand" ""))
405 1.1 mrg (set (reg:ALL2QA 26)
406 1.1 mrg (match_operand:ALL2QA 2 "register_operand" ""))
407 1.1 mrg ;; "*mulhq3.call.enh"
408 1.1 mrg (parallel [(set (reg:ALL2QA 24)
409 1.1 mrg (mult:ALL2QA (reg:ALL2QA 18)
410 1.1 mrg (reg:ALL2QA 26)))
411 1.1 mrg (clobber (reg:HI 22))])
412 1.1 mrg (set (match_operand:ALL2QA 0 "register_operand" "")
413 1.1 mrg (reg:ALL2QA 24))]
414 1.1.1.2 mrg "AVR_HAVE_MUL"
415 1.1.1.2 mrg {
416 1.1.1.2 mrg avr_fix_inputs (operands, 1 << 2, regmask (<MODE>mode, 18));
417 1.1.1.2 mrg })
418 1.1 mrg
419 1.1 mrg ;; "*mulhq3.call" "*muluhq3.call"
420 1.1 mrg ;; "*mulha3.call" "*muluha3.call"
421 1.1.1.8 mrg (define_insn_and_split "*mul<mode>3.call_split"
422 1.1 mrg [(set (reg:ALL2QA 24)
423 1.1 mrg (mult:ALL2QA (reg:ALL2QA 18)
424 1.1 mrg (reg:ALL2QA 26)))
425 1.1 mrg (clobber (reg:HI 22))]
426 1.1 mrg "AVR_HAVE_MUL"
427 1.1.1.8 mrg "#"
428 1.1.1.8 mrg "&& reload_completed"
429 1.1.1.8 mrg [(parallel [(set (reg:ALL2QA 24)
430 1.1.1.8 mrg (mult:ALL2QA (reg:ALL2QA 18)
431 1.1.1.8 mrg (reg:ALL2QA 26)))
432 1.1.1.8 mrg (clobber (reg:HI 22))
433 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
434 1.1.1.8 mrg
435 1.1.1.8 mrg (define_insn "*mul<mode>3.call"
436 1.1.1.8 mrg [(set (reg:ALL2QA 24)
437 1.1.1.8 mrg (mult:ALL2QA (reg:ALL2QA 18)
438 1.1.1.8 mrg (reg:ALL2QA 26)))
439 1.1.1.8 mrg (clobber (reg:HI 22))
440 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
441 1.1.1.8 mrg "AVR_HAVE_MUL && reload_completed"
442 1.1 mrg "%~call __mul<mode>3"
443 1.1.1.8 mrg [(set_attr "type" "xcall")])
444 1.1 mrg
445 1.1 mrg
446 1.1 mrg ;; On the enhanced core, don't clobber either input and use a separate output
447 1.1 mrg
448 1.1 mrg ;; "mulsa3" "mulusa3"
449 1.1 mrg (define_expand "mul<mode>3"
450 1.1 mrg [(set (reg:ALL4A 16)
451 1.1 mrg (match_operand:ALL4A 1 "register_operand" ""))
452 1.1 mrg (set (reg:ALL4A 20)
453 1.1 mrg (match_operand:ALL4A 2 "register_operand" ""))
454 1.1 mrg (set (reg:ALL4A 24)
455 1.1 mrg (mult:ALL4A (reg:ALL4A 16)
456 1.1 mrg (reg:ALL4A 20)))
457 1.1 mrg (set (match_operand:ALL4A 0 "register_operand" "")
458 1.1 mrg (reg:ALL4A 24))]
459 1.1.1.2 mrg "AVR_HAVE_MUL"
460 1.1.1.2 mrg {
461 1.1.1.2 mrg avr_fix_inputs (operands, 1 << 2, regmask (<MODE>mode, 16));
462 1.1.1.2 mrg })
463 1.1 mrg
464 1.1 mrg ;; "*mulsa3.call" "*mulusa3.call"
465 1.1.1.8 mrg (define_insn_and_split "*mul<mode>3.call_split"
466 1.1 mrg [(set (reg:ALL4A 24)
467 1.1 mrg (mult:ALL4A (reg:ALL4A 16)
468 1.1 mrg (reg:ALL4A 20)))]
469 1.1 mrg "AVR_HAVE_MUL"
470 1.1.1.8 mrg "#"
471 1.1.1.8 mrg "&& reload_completed"
472 1.1.1.8 mrg [(parallel [(set (reg:ALL4A 24)
473 1.1.1.8 mrg (mult:ALL4A (reg:ALL4A 16)
474 1.1.1.8 mrg (reg:ALL4A 20)))
475 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
476 1.1.1.8 mrg
477 1.1.1.8 mrg (define_insn "*mul<mode>3.call"
478 1.1.1.8 mrg [(set (reg:ALL4A 24)
479 1.1.1.8 mrg (mult:ALL4A (reg:ALL4A 16)
480 1.1.1.8 mrg (reg:ALL4A 20)))
481 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
482 1.1.1.8 mrg "AVR_HAVE_MUL && reload_completed"
483 1.1 mrg "%~call __mul<mode>3"
484 1.1.1.8 mrg [(set_attr "type" "xcall")])
485 1.1 mrg
486 1.1 mrg ; / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / /
487 1.1 mrg ; div
488 1.1 mrg
489 1.1 mrg (define_code_iterator usdiv [udiv div])
490 1.1 mrg
491 1.1 mrg ;; "divqq3" "udivuqq3"
492 1.1 mrg (define_expand "<code><mode>3"
493 1.1 mrg [(set (reg:ALL1Q 25)
494 1.1 mrg (match_operand:ALL1Q 1 "register_operand" ""))
495 1.1 mrg (set (reg:ALL1Q 22)
496 1.1 mrg (match_operand:ALL1Q 2 "register_operand" ""))
497 1.1 mrg (parallel [(set (reg:ALL1Q 24)
498 1.1 mrg (usdiv:ALL1Q (reg:ALL1Q 25)
499 1.1 mrg (reg:ALL1Q 22)))
500 1.1 mrg (clobber (reg:QI 25))])
501 1.1 mrg (set (match_operand:ALL1Q 0 "register_operand" "")
502 1.1.1.2 mrg (reg:ALL1Q 24))]
503 1.1.1.2 mrg ""
504 1.1.1.2 mrg {
505 1.1.1.2 mrg avr_fix_inputs (operands, 1 << 2, regmask (<MODE>mode, 25));
506 1.1.1.2 mrg })
507 1.1.1.2 mrg
508 1.1 mrg
509 1.1 mrg ;; "*divqq3.call" "*udivuqq3.call"
510 1.1.1.8 mrg (define_insn_and_split "*<code><mode>3.call_split"
511 1.1 mrg [(set (reg:ALL1Q 24)
512 1.1 mrg (usdiv:ALL1Q (reg:ALL1Q 25)
513 1.1 mrg (reg:ALL1Q 22)))
514 1.1 mrg (clobber (reg:QI 25))]
515 1.1 mrg ""
516 1.1.1.8 mrg "#"
517 1.1.1.8 mrg "&& reload_completed"
518 1.1.1.8 mrg [(parallel [(set (reg:ALL1Q 24)
519 1.1.1.8 mrg (usdiv:ALL1Q (reg:ALL1Q 25)
520 1.1.1.8 mrg (reg:ALL1Q 22)))
521 1.1.1.8 mrg (clobber (reg:QI 25))
522 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
523 1.1.1.8 mrg
524 1.1.1.8 mrg (define_insn "*<code><mode>3.call"
525 1.1.1.8 mrg [(set (reg:ALL1Q 24)
526 1.1.1.8 mrg (usdiv:ALL1Q (reg:ALL1Q 25)
527 1.1.1.8 mrg (reg:ALL1Q 22)))
528 1.1.1.8 mrg (clobber (reg:QI 25))
529 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
530 1.1.1.8 mrg "reload_completed"
531 1.1 mrg "%~call __<code><mode>3"
532 1.1.1.8 mrg [(set_attr "type" "xcall")])
533 1.1 mrg
534 1.1 mrg ;; "divhq3" "udivuhq3"
535 1.1 mrg ;; "divha3" "udivuha3"
536 1.1 mrg (define_expand "<code><mode>3"
537 1.1 mrg [(set (reg:ALL2QA 26)
538 1.1 mrg (match_operand:ALL2QA 1 "register_operand" ""))
539 1.1 mrg (set (reg:ALL2QA 22)
540 1.1 mrg (match_operand:ALL2QA 2 "register_operand" ""))
541 1.1 mrg (parallel [(set (reg:ALL2QA 24)
542 1.1 mrg (usdiv:ALL2QA (reg:ALL2QA 26)
543 1.1 mrg (reg:ALL2QA 22)))
544 1.1 mrg (clobber (reg:HI 26))
545 1.1 mrg (clobber (reg:QI 21))])
546 1.1 mrg (set (match_operand:ALL2QA 0 "register_operand" "")
547 1.1.1.2 mrg (reg:ALL2QA 24))]
548 1.1.1.2 mrg ""
549 1.1.1.2 mrg {
550 1.1.1.2 mrg avr_fix_inputs (operands, 1 << 2, regmask (<MODE>mode, 26));
551 1.1.1.2 mrg })
552 1.1 mrg
553 1.1 mrg ;; "*divhq3.call" "*udivuhq3.call"
554 1.1 mrg ;; "*divha3.call" "*udivuha3.call"
555 1.1.1.8 mrg (define_insn_and_split "*<code><mode>3.call_split"
556 1.1 mrg [(set (reg:ALL2QA 24)
557 1.1 mrg (usdiv:ALL2QA (reg:ALL2QA 26)
558 1.1 mrg (reg:ALL2QA 22)))
559 1.1 mrg (clobber (reg:HI 26))
560 1.1 mrg (clobber (reg:QI 21))]
561 1.1 mrg ""
562 1.1.1.8 mrg "#"
563 1.1.1.8 mrg "&& reload_completed"
564 1.1.1.8 mrg [(parallel [(set (reg:ALL2QA 24)
565 1.1.1.8 mrg (usdiv:ALL2QA (reg:ALL2QA 26)
566 1.1.1.8 mrg (reg:ALL2QA 22)))
567 1.1.1.8 mrg (clobber (reg:HI 26))
568 1.1.1.8 mrg (clobber (reg:QI 21))
569 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
570 1.1.1.8 mrg
571 1.1.1.8 mrg (define_insn "*<code><mode>3.call"
572 1.1.1.8 mrg [(set (reg:ALL2QA 24)
573 1.1.1.8 mrg (usdiv:ALL2QA (reg:ALL2QA 26)
574 1.1.1.8 mrg (reg:ALL2QA 22)))
575 1.1.1.8 mrg (clobber (reg:HI 26))
576 1.1.1.8 mrg (clobber (reg:QI 21))
577 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
578 1.1.1.8 mrg "reload_completed"
579 1.1 mrg "%~call __<code><mode>3"
580 1.1.1.8 mrg [(set_attr "type" "xcall")])
581 1.1 mrg
582 1.1 mrg ;; Note the first parameter gets passed in already offset by 2 bytes
583 1.1 mrg
584 1.1 mrg ;; "divsa3" "udivusa3"
585 1.1 mrg (define_expand "<code><mode>3"
586 1.1 mrg [(set (reg:ALL4A 24)
587 1.1 mrg (match_operand:ALL4A 1 "register_operand" ""))
588 1.1 mrg (set (reg:ALL4A 18)
589 1.1 mrg (match_operand:ALL4A 2 "register_operand" ""))
590 1.1 mrg (parallel [(set (reg:ALL4A 22)
591 1.1 mrg (usdiv:ALL4A (reg:ALL4A 24)
592 1.1 mrg (reg:ALL4A 18)))
593 1.1 mrg (clobber (reg:HI 26))
594 1.1 mrg (clobber (reg:HI 30))])
595 1.1 mrg (set (match_operand:ALL4A 0 "register_operand" "")
596 1.1.1.2 mrg (reg:ALL4A 22))]
597 1.1.1.2 mrg ""
598 1.1.1.2 mrg {
599 1.1.1.2 mrg avr_fix_inputs (operands, 1 << 2, regmask (<MODE>mode, 24));
600 1.1.1.2 mrg })
601 1.1 mrg
602 1.1 mrg ;; "*divsa3.call" "*udivusa3.call"
603 1.1.1.8 mrg (define_insn_and_split "*<code><mode>3.call_split"
604 1.1 mrg [(set (reg:ALL4A 22)
605 1.1 mrg (usdiv:ALL4A (reg:ALL4A 24)
606 1.1 mrg (reg:ALL4A 18)))
607 1.1 mrg (clobber (reg:HI 26))
608 1.1 mrg (clobber (reg:HI 30))]
609 1.1 mrg ""
610 1.1.1.8 mrg "#"
611 1.1.1.8 mrg "&& reload_completed"
612 1.1.1.8 mrg [(parallel [(set (reg:ALL4A 22)
613 1.1.1.8 mrg (usdiv:ALL4A (reg:ALL4A 24)
614 1.1.1.8 mrg (reg:ALL4A 18)))
615 1.1.1.8 mrg (clobber (reg:HI 26))
616 1.1.1.8 mrg (clobber (reg:HI 30))
617 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
618 1.1.1.8 mrg
619 1.1.1.8 mrg (define_insn "*<code><mode>3.call"
620 1.1.1.8 mrg [(set (reg:ALL4A 22)
621 1.1.1.8 mrg (usdiv:ALL4A (reg:ALL4A 24)
622 1.1.1.8 mrg (reg:ALL4A 18)))
623 1.1.1.8 mrg (clobber (reg:HI 26))
624 1.1.1.8 mrg (clobber (reg:HI 30))
625 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
626 1.1.1.8 mrg "reload_completed"
627 1.1 mrg "%~call __<code><mode>3"
628 1.1.1.8 mrg [(set_attr "type" "xcall")])
629 1.1 mrg
630 1.1 mrg
631 1.1 mrg ;******************************************************************************
632 1.1 mrg ;** Rounding
633 1.1 mrg ;******************************************************************************
634 1.1 mrg
635 1.1 mrg ;; "roundqq3" "rounduqq3"
636 1.1 mrg ;; "roundhq3" "rounduhq3" "roundha3" "rounduha3"
637 1.1 mrg ;; "roundsq3" "roundusq3" "roundsa3" "roundusa3"
638 1.1 mrg (define_expand "round<mode>3"
639 1.1 mrg [(set (match_dup 4)
640 1.1 mrg (match_operand:ALL124QA 1 "register_operand" ""))
641 1.1 mrg (set (reg:QI 24)
642 1.1 mrg (match_dup 5))
643 1.1 mrg (parallel [(set (match_dup 3)
644 1.1 mrg (unspec:ALL124QA [(match_dup 4)
645 1.1 mrg (reg:QI 24)] UNSPEC_ROUND))
646 1.1 mrg (clobber (match_dup 4))])
647 1.1 mrg (set (match_operand:ALL124QA 0 "register_operand" "")
648 1.1 mrg (match_dup 3))
649 1.1 mrg (use (match_operand:HI 2 "nonmemory_operand" ""))]
650 1.1 mrg ""
651 1.1 mrg {
652 1.1 mrg if (CONST_INT_P (operands[2])
653 1.1 mrg && !(optimize_size
654 1.1 mrg && 4 == GET_MODE_SIZE (<MODE>mode)))
655 1.1 mrg {
656 1.1 mrg emit_insn (gen_round<mode>3_const (operands[0], operands[1], operands[2]));
657 1.1 mrg DONE;
658 1.1 mrg }
659 1.1 mrg
660 1.1 mrg // Input and output of the libgcc function
661 1.1 mrg const unsigned int regno_in[] = { -1U, 22, 22, -1U, 18 };
662 1.1 mrg const unsigned int regno_out[] = { -1U, 24, 24, -1U, 22 };
663 1.1 mrg
664 1.1 mrg operands[3] = gen_rtx_REG (<MODE>mode, regno_out[(size_t) GET_MODE_SIZE (<MODE>mode)]);
665 1.1 mrg operands[4] = gen_rtx_REG (<MODE>mode, regno_in[(size_t) GET_MODE_SIZE (<MODE>mode)]);
666 1.1.1.2 mrg avr_fix_inputs (operands, 1 << 2, regmask (<MODE>mode, REGNO (operands[4])));
667 1.1 mrg operands[5] = simplify_gen_subreg (QImode, force_reg (HImode, operands[2]), HImode, 0);
668 1.1 mrg // $2 is no more needed, but is referenced for expand.
669 1.1 mrg operands[2] = const0_rtx;
670 1.1 mrg })
671 1.1 mrg
672 1.1 mrg ;; Expand rounding with known rounding points inline so that the addend / mask
673 1.1 mrg ;; will be consumed by operation with immediate operands and there is no
674 1.1 mrg ;; need for a shift with variable offset.
675 1.1 mrg
676 1.1 mrg ;; "roundqq3_const" "rounduqq3_const"
677 1.1 mrg ;; "roundhq3_const" "rounduhq3_const" "roundha3_const" "rounduha3_const"
678 1.1 mrg ;; "roundsq3_const" "roundusq3_const" "roundsa3_const" "roundusa3_const"
679 1.1.1.8 mrg (define_insn_and_split "round<mode>3_const"
680 1.1 mrg [(set (match_operand:ALL124QA 0 "register_operand" "=d")
681 1.1 mrg (unspec:ALL124QA [(match_operand:ALL124QA 1 "register_operand" "0")
682 1.1 mrg (match_operand:HI 2 "const_int_operand" "n")
683 1.1 mrg (const_int 0)]
684 1.1 mrg UNSPEC_ROUND))]
685 1.1 mrg ""
686 1.1.1.8 mrg "#"
687 1.1.1.8 mrg "&& reload_completed"
688 1.1.1.8 mrg [(parallel [(set (match_dup 0)
689 1.1.1.8 mrg (unspec:ALL124QA [(match_dup 1)
690 1.1.1.8 mrg (match_dup 2)
691 1.1.1.8 mrg (const_int 0)]
692 1.1.1.8 mrg UNSPEC_ROUND))
693 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
694 1.1.1.8 mrg
695 1.1.1.8 mrg (define_insn "*round<mode>3_const"
696 1.1.1.8 mrg [(set (match_operand:ALL124QA 0 "register_operand" "=d")
697 1.1.1.8 mrg (unspec:ALL124QA [(match_operand:ALL124QA 1 "register_operand" "0")
698 1.1.1.8 mrg (match_operand:HI 2 "const_int_operand" "n")
699 1.1.1.8 mrg (const_int 0)]
700 1.1.1.8 mrg UNSPEC_ROUND))
701 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
702 1.1.1.8 mrg "reload_completed"
703 1.1 mrg {
704 1.1 mrg return avr_out_round (insn, operands);
705 1.1 mrg }
706 1.1.1.8 mrg [(set_attr "adjust_len" "round")])
707 1.1 mrg
708 1.1 mrg
709 1.1 mrg ;; "*roundqq3.libgcc" "*rounduqq3.libgcc"
710 1.1.1.8 mrg (define_insn_and_split "*round<mode>3.libgcc_split"
711 1.1 mrg [(set (reg:ALL1Q 24)
712 1.1 mrg (unspec:ALL1Q [(reg:ALL1Q 22)
713 1.1 mrg (reg:QI 24)] UNSPEC_ROUND))
714 1.1 mrg (clobber (reg:ALL1Q 22))]
715 1.1 mrg ""
716 1.1.1.8 mrg "#"
717 1.1.1.8 mrg "&& reload_completed"
718 1.1.1.8 mrg [(parallel [(set (reg:ALL1Q 24)
719 1.1.1.8 mrg (unspec:ALL1Q [(reg:ALL1Q 22)
720 1.1.1.8 mrg (reg:QI 24)] UNSPEC_ROUND))
721 1.1.1.8 mrg (clobber (reg:ALL1Q 22))
722 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
723 1.1.1.8 mrg
724 1.1.1.8 mrg (define_insn "*round<mode>3.libgcc"
725 1.1.1.8 mrg [(set (reg:ALL1Q 24)
726 1.1.1.8 mrg (unspec:ALL1Q [(reg:ALL1Q 22)
727 1.1.1.8 mrg (reg:QI 24)] UNSPEC_ROUND))
728 1.1.1.8 mrg (clobber (reg:ALL1Q 22))
729 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
730 1.1.1.8 mrg "reload_completed"
731 1.1 mrg "%~call __round<mode>3"
732 1.1.1.8 mrg [(set_attr "type" "xcall")])
733 1.1 mrg
734 1.1 mrg ;; "*roundhq3.libgcc" "*rounduhq3.libgcc"
735 1.1 mrg ;; "*roundha3.libgcc" "*rounduha3.libgcc"
736 1.1.1.8 mrg (define_insn_and_split "*round<mode>3.libgcc_split"
737 1.1 mrg [(set (reg:ALL2QA 24)
738 1.1 mrg (unspec:ALL2QA [(reg:ALL2QA 22)
739 1.1 mrg (reg:QI 24)] UNSPEC_ROUND))
740 1.1 mrg (clobber (reg:ALL2QA 22))]
741 1.1 mrg ""
742 1.1.1.8 mrg "#"
743 1.1.1.8 mrg "&& reload_completed"
744 1.1.1.8 mrg [(parallel [(set (reg:ALL2QA 24)
745 1.1.1.8 mrg (unspec:ALL2QA [(reg:ALL2QA 22)
746 1.1.1.8 mrg (reg:QI 24)] UNSPEC_ROUND))
747 1.1.1.8 mrg (clobber (reg:ALL2QA 22))
748 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
749 1.1.1.8 mrg
750 1.1.1.8 mrg (define_insn "*round<mode>3.libgcc"
751 1.1.1.8 mrg [(set (reg:ALL2QA 24)
752 1.1.1.8 mrg (unspec:ALL2QA [(reg:ALL2QA 22)
753 1.1.1.8 mrg (reg:QI 24)] UNSPEC_ROUND))
754 1.1.1.8 mrg (clobber (reg:ALL2QA 22))
755 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
756 1.1.1.8 mrg "reload_completed"
757 1.1 mrg "%~call __round<mode>3"
758 1.1.1.8 mrg [(set_attr "type" "xcall")])
759 1.1 mrg
760 1.1 mrg ;; "*roundsq3.libgcc" "*roundusq3.libgcc"
761 1.1 mrg ;; "*roundsa3.libgcc" "*roundusa3.libgcc"
762 1.1.1.8 mrg (define_insn_and_split "*round<mode>3.libgcc_split"
763 1.1 mrg [(set (reg:ALL4QA 22)
764 1.1 mrg (unspec:ALL4QA [(reg:ALL4QA 18)
765 1.1 mrg (reg:QI 24)] UNSPEC_ROUND))
766 1.1 mrg (clobber (reg:ALL4QA 18))]
767 1.1 mrg ""
768 1.1.1.8 mrg "#"
769 1.1.1.8 mrg "&& reload_completed"
770 1.1.1.8 mrg [(parallel [(set (reg:ALL4QA 22)
771 1.1.1.8 mrg (unspec:ALL4QA [(reg:ALL4QA 18)
772 1.1.1.8 mrg (reg:QI 24)] UNSPEC_ROUND))
773 1.1.1.8 mrg (clobber (reg:ALL4QA 18))
774 1.1.1.8 mrg (clobber (reg:CC REG_CC))])])
775 1.1.1.8 mrg
776 1.1.1.8 mrg (define_insn "*round<mode>3.libgcc"
777 1.1.1.8 mrg [(set (reg:ALL4QA 22)
778 1.1.1.8 mrg (unspec:ALL4QA [(reg:ALL4QA 18)
779 1.1.1.8 mrg (reg:QI 24)] UNSPEC_ROUND))
780 1.1.1.8 mrg (clobber (reg:ALL4QA 18))
781 1.1.1.8 mrg (clobber (reg:CC REG_CC))]
782 1.1.1.8 mrg "reload_completed"
783 1.1 mrg "%~call __round<mode>3"
784 1.1.1.8 mrg [(set_attr "type" "xcall")])
785