Home | History | Annotate | Line # | Download | only in i386
ia32intrin.h revision 1.7
      1  1.7  mrg /* Copyright (C) 2009-2016 Free Software Foundation, Inc.
      2  1.1  mrg 
      3  1.1  mrg    This file is part of GCC.
      4  1.1  mrg 
      5  1.1  mrg    GCC is free software; you can redistribute it and/or modify
      6  1.1  mrg    it under the terms of the GNU General Public License as published by
      7  1.1  mrg    the Free Software Foundation; either version 3, or (at your option)
      8  1.1  mrg    any later version.
      9  1.1  mrg 
     10  1.1  mrg    GCC is distributed in the hope that it will be useful,
     11  1.1  mrg    but WITHOUT ANY WARRANTY; without even the implied warranty of
     12  1.1  mrg    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
     13  1.1  mrg    GNU General Public License for more details.
     14  1.1  mrg 
     15  1.1  mrg    Under Section 7 of GPL version 3, you are granted additional
     16  1.1  mrg    permissions described in the GCC Runtime Library Exception, version
     17  1.1  mrg    3.1, as published by the Free Software Foundation.
     18  1.1  mrg 
     19  1.1  mrg    You should have received a copy of the GNU General Public License and
     20  1.1  mrg    a copy of the GCC Runtime Library Exception along with this program;
     21  1.1  mrg    see the files COPYING3 and COPYING.RUNTIME respectively.  If not, see
     22  1.1  mrg    <http://www.gnu.org/licenses/>.  */
     23  1.1  mrg 
     24  1.1  mrg #ifndef _X86INTRIN_H_INCLUDED
     25  1.1  mrg # error "Never use <ia32intrin.h> directly; include <x86intrin.h> instead."
     26  1.1  mrg #endif
     27  1.1  mrg 
     28  1.1  mrg /* 32bit bsf */
     29  1.1  mrg extern __inline int
     30  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
     31  1.1  mrg __bsfd (int __X)
     32  1.1  mrg {
     33  1.1  mrg   return __builtin_ctz (__X);
     34  1.1  mrg }
     35  1.1  mrg 
     36  1.1  mrg /* 32bit bsr */
     37  1.1  mrg extern __inline int
     38  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
     39  1.1  mrg __bsrd (int __X)
     40  1.1  mrg {
     41  1.1  mrg   return __builtin_ia32_bsrsi (__X);
     42  1.1  mrg }
     43  1.1  mrg 
     44  1.1  mrg /* 32bit bswap */
     45  1.1  mrg extern __inline int
     46  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
     47  1.1  mrg __bswapd (int __X)
     48  1.1  mrg {
     49  1.1  mrg   return __builtin_bswap32 (__X);
     50  1.1  mrg }
     51  1.1  mrg 
     52  1.7  mrg #ifndef __iamcu__
     53  1.7  mrg 
     54  1.5  mrg #ifndef __SSE4_2__
     55  1.5  mrg #pragma GCC push_options
     56  1.5  mrg #pragma GCC target("sse4.2")
     57  1.5  mrg #define __DISABLE_SSE4_2__
     58  1.5  mrg #endif /* __SSE4_2__ */
     59  1.5  mrg 
     60  1.1  mrg /* 32bit accumulate CRC32 (polynomial 0x11EDC6F41) value.  */
     61  1.1  mrg extern __inline unsigned int
     62  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
     63  1.1  mrg __crc32b (unsigned int __C, unsigned char __V)
     64  1.1  mrg {
     65  1.1  mrg   return __builtin_ia32_crc32qi (__C, __V);
     66  1.1  mrg }
     67  1.1  mrg 
     68  1.1  mrg extern __inline unsigned int
     69  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
     70  1.1  mrg __crc32w (unsigned int __C, unsigned short __V)
     71  1.1  mrg {
     72  1.1  mrg   return __builtin_ia32_crc32hi (__C, __V);
     73  1.1  mrg }
     74  1.1  mrg 
     75  1.1  mrg extern __inline unsigned int
     76  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
     77  1.1  mrg __crc32d (unsigned int __C, unsigned int __V)
     78  1.1  mrg {
     79  1.1  mrg   return __builtin_ia32_crc32si (__C, __V);
     80  1.1  mrg }
     81  1.5  mrg 
     82  1.5  mrg #ifdef __DISABLE_SSE4_2__
     83  1.5  mrg #undef __DISABLE_SSE4_2__
     84  1.5  mrg #pragma GCC pop_options
     85  1.5  mrg #endif /* __DISABLE_SSE4_2__ */
     86  1.1  mrg 
     87  1.7  mrg #endif /* __iamcu__ */
     88  1.7  mrg 
     89  1.1  mrg /* 32bit popcnt */
     90  1.1  mrg extern __inline int
     91  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
     92  1.1  mrg __popcntd (unsigned int __X)
     93  1.1  mrg {
     94  1.1  mrg   return __builtin_popcount (__X);
     95  1.1  mrg }
     96  1.1  mrg 
     97  1.7  mrg #ifndef __iamcu__
     98  1.7  mrg 
     99  1.1  mrg /* rdpmc */
    100  1.1  mrg extern __inline unsigned long long
    101  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    102  1.1  mrg __rdpmc (int __S)
    103  1.1  mrg {
    104  1.1  mrg   return __builtin_ia32_rdpmc (__S);
    105  1.1  mrg }
    106  1.1  mrg 
    107  1.7  mrg #endif /* __iamcu__ */
    108  1.7  mrg 
    109  1.1  mrg /* rdtsc */
    110  1.1  mrg extern __inline unsigned long long
    111  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    112  1.1  mrg __rdtsc (void)
    113  1.1  mrg {
    114  1.1  mrg   return __builtin_ia32_rdtsc ();
    115  1.1  mrg }
    116  1.1  mrg 
    117  1.7  mrg #ifndef __iamcu__
    118  1.7  mrg 
    119  1.1  mrg /* rdtscp */
    120  1.1  mrg extern __inline unsigned long long
    121  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    122  1.1  mrg __rdtscp (unsigned int *__A)
    123  1.1  mrg {
    124  1.1  mrg   return __builtin_ia32_rdtscp (__A);
    125  1.1  mrg }
    126  1.1  mrg 
    127  1.7  mrg #endif /* __iamcu__ */
    128  1.7  mrg 
    129  1.1  mrg /* 8bit rol */
    130  1.1  mrg extern __inline unsigned char
    131  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    132  1.1  mrg __rolb (unsigned char __X, int __C)
    133  1.1  mrg {
    134  1.1  mrg   return __builtin_ia32_rolqi (__X, __C);
    135  1.1  mrg }
    136  1.1  mrg 
    137  1.1  mrg /* 16bit rol */
    138  1.1  mrg extern __inline unsigned short
    139  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    140  1.1  mrg __rolw (unsigned short __X, int __C)
    141  1.1  mrg {
    142  1.1  mrg   return __builtin_ia32_rolhi (__X, __C);
    143  1.1  mrg }
    144  1.1  mrg 
    145  1.1  mrg /* 32bit rol */
    146  1.1  mrg extern __inline unsigned int
    147  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    148  1.1  mrg __rold (unsigned int __X, int __C)
    149  1.1  mrg {
    150  1.1  mrg   return (__X << __C) | (__X >> (32 - __C));
    151  1.1  mrg }
    152  1.1  mrg 
    153  1.1  mrg /* 8bit ror */
    154  1.1  mrg extern __inline unsigned char
    155  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    156  1.1  mrg __rorb (unsigned char __X, int __C)
    157  1.1  mrg {
    158  1.1  mrg   return __builtin_ia32_rorqi (__X, __C);
    159  1.1  mrg }
    160  1.1  mrg 
    161  1.1  mrg /* 16bit ror */
    162  1.1  mrg extern __inline unsigned short
    163  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    164  1.1  mrg __rorw (unsigned short __X, int __C)
    165  1.1  mrg {
    166  1.1  mrg   return __builtin_ia32_rorhi (__X, __C);
    167  1.1  mrg }
    168  1.1  mrg 
    169  1.1  mrg /* 32bit ror */
    170  1.1  mrg extern __inline unsigned int
    171  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    172  1.1  mrg __rord (unsigned int __X, int __C)
    173  1.1  mrg {
    174  1.1  mrg   return (__X >> __C) | (__X << (32 - __C));
    175  1.1  mrg }
    176  1.1  mrg 
    177  1.3  mrg /* Pause */
    178  1.3  mrg extern __inline void
    179  1.3  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    180  1.3  mrg __pause (void)
    181  1.3  mrg {
    182  1.3  mrg   __builtin_ia32_pause ();
    183  1.3  mrg }
    184  1.3  mrg 
    185  1.1  mrg #ifdef __x86_64__
    186  1.1  mrg /* 64bit bsf */
    187  1.1  mrg extern __inline int
    188  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    189  1.1  mrg __bsfq (long long __X)
    190  1.1  mrg {
    191  1.1  mrg   return __builtin_ctzll (__X);
    192  1.1  mrg }
    193  1.1  mrg 
    194  1.1  mrg /* 64bit bsr */
    195  1.1  mrg extern __inline int
    196  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    197  1.1  mrg __bsrq (long long __X)
    198  1.1  mrg {
    199  1.1  mrg   return __builtin_ia32_bsrdi (__X);
    200  1.1  mrg }
    201  1.1  mrg 
    202  1.1  mrg /* 64bit bswap */
    203  1.1  mrg extern __inline long long
    204  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    205  1.1  mrg __bswapq (long long __X)
    206  1.1  mrg {
    207  1.1  mrg   return __builtin_bswap64 (__X);
    208  1.1  mrg }
    209  1.1  mrg 
    210  1.5  mrg #ifndef __SSE4_2__
    211  1.5  mrg #pragma GCC push_options
    212  1.5  mrg #pragma GCC target("sse4.2")
    213  1.5  mrg #define __DISABLE_SSE4_2__
    214  1.5  mrg #endif /* __SSE4_2__ */
    215  1.5  mrg 
    216  1.1  mrg /* 64bit accumulate CRC32 (polynomial 0x11EDC6F41) value.  */
    217  1.1  mrg extern __inline unsigned long long
    218  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    219  1.1  mrg __crc32q (unsigned long long __C, unsigned long long __V)
    220  1.1  mrg {
    221  1.1  mrg   return __builtin_ia32_crc32di (__C, __V);
    222  1.1  mrg }
    223  1.5  mrg 
    224  1.5  mrg #ifdef __DISABLE_SSE4_2__
    225  1.5  mrg #undef __DISABLE_SSE4_2__
    226  1.5  mrg #pragma GCC pop_options
    227  1.5  mrg #endif /* __DISABLE_SSE4_2__ */
    228  1.1  mrg 
    229  1.1  mrg /* 64bit popcnt */
    230  1.1  mrg extern __inline long long
    231  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    232  1.1  mrg __popcntq (unsigned long long __X)
    233  1.1  mrg {
    234  1.1  mrg   return __builtin_popcountll (__X);
    235  1.1  mrg }
    236  1.1  mrg 
    237  1.1  mrg /* 64bit rol */
    238  1.1  mrg extern __inline unsigned long long
    239  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    240  1.1  mrg __rolq (unsigned long long __X, int __C)
    241  1.1  mrg {
    242  1.1  mrg   return (__X << __C) | (__X >> (64 - __C));
    243  1.1  mrg }
    244  1.1  mrg 
    245  1.1  mrg /* 64bit ror */
    246  1.1  mrg extern __inline unsigned long long
    247  1.1  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    248  1.1  mrg __rorq (unsigned long long __X, int __C)
    249  1.1  mrg {
    250  1.1  mrg   return (__X >> __C) | (__X << (64 - __C));
    251  1.1  mrg }
    252  1.1  mrg 
    253  1.5  mrg /* Read flags register */
    254  1.5  mrg extern __inline unsigned long long
    255  1.5  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    256  1.5  mrg __readeflags (void)
    257  1.5  mrg {
    258  1.5  mrg   return __builtin_ia32_readeflags_u64 ();
    259  1.5  mrg }
    260  1.5  mrg 
    261  1.5  mrg /* Write flags register */
    262  1.5  mrg extern __inline void
    263  1.5  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    264  1.6  mrg __writeeflags (unsigned long long __X)
    265  1.5  mrg {
    266  1.6  mrg   __builtin_ia32_writeeflags_u64 (__X);
    267  1.5  mrg }
    268  1.5  mrg 
    269  1.1  mrg #define _bswap64(a)		__bswapq(a)
    270  1.1  mrg #define _popcnt64(a)		__popcntq(a)
    271  1.5  mrg #else
    272  1.5  mrg 
    273  1.5  mrg /* Read flags register */
    274  1.5  mrg extern __inline unsigned int
    275  1.5  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    276  1.5  mrg __readeflags (void)
    277  1.5  mrg {
    278  1.5  mrg   return __builtin_ia32_readeflags_u32 ();
    279  1.5  mrg }
    280  1.5  mrg 
    281  1.5  mrg /* Write flags register */
    282  1.5  mrg extern __inline void
    283  1.5  mrg __attribute__((__gnu_inline__, __always_inline__, __artificial__))
    284  1.6  mrg __writeeflags (unsigned int __X)
    285  1.5  mrg {
    286  1.6  mrg   __builtin_ia32_writeeflags_u32 (__X);
    287  1.5  mrg }
    288  1.5  mrg 
    289  1.5  mrg #endif
    290  1.5  mrg 
    291  1.5  mrg /* On LP64 systems, longs are 64-bit.  Use the appropriate rotate
    292  1.5  mrg  * function.  */
    293  1.5  mrg #ifdef __LP64__
    294  1.1  mrg #define _lrotl(a,b)		__rolq((a), (b))
    295  1.1  mrg #define _lrotr(a,b)		__rorq((a), (b))
    296  1.1  mrg #else
    297  1.1  mrg #define _lrotl(a,b)		__rold((a), (b))
    298  1.1  mrg #define _lrotr(a,b)		__rord((a), (b))
    299  1.1  mrg #endif
    300  1.1  mrg 
    301  1.1  mrg #define _bit_scan_forward(a)	__bsfd(a)
    302  1.1  mrg #define _bit_scan_reverse(a)	__bsrd(a)
    303  1.1  mrg #define _bswap(a)		__bswapd(a)
    304  1.1  mrg #define _popcnt32(a)		__popcntd(a)
    305  1.7  mrg #ifndef __iamcu__
    306  1.1  mrg #define _rdpmc(a)		__rdpmc(a)
    307  1.7  mrg #define _rdtscp(a)		__rdtscp(a)
    308  1.7  mrg #endif /* __iamcu__ */
    309  1.1  mrg #define _rdtsc()		__rdtsc()
    310  1.1  mrg #define _rotwl(a,b)		__rolw((a), (b))
    311  1.1  mrg #define _rotwr(a,b)		__rorw((a), (b))
    312  1.1  mrg #define _rotl(a,b)		__rold((a), (b))
    313  1.1  mrg #define _rotr(a,b)		__rord((a), (b))
    314