ira-int.h revision 1.13 1 1.1 mrg /* Integrated Register Allocator (IRA) intercommunication header file.
2 1.13 mrg Copyright (C) 2006-2022 Free Software Foundation, Inc.
3 1.1 mrg Contributed by Vladimir Makarov <vmakarov (at) redhat.com>.
4 1.1 mrg
5 1.1 mrg This file is part of GCC.
6 1.1 mrg
7 1.1 mrg GCC is free software; you can redistribute it and/or modify it under
8 1.1 mrg the terms of the GNU General Public License as published by the Free
9 1.1 mrg Software Foundation; either version 3, or (at your option) any later
10 1.1 mrg version.
11 1.1 mrg
12 1.1 mrg GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13 1.1 mrg WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 1.1 mrg FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15 1.1 mrg for more details.
16 1.1 mrg
17 1.1 mrg You should have received a copy of the GNU General Public License
18 1.1 mrg along with GCC; see the file COPYING3. If not see
19 1.1 mrg <http://www.gnu.org/licenses/>. */
20 1.1 mrg
21 1.5 mrg #ifndef GCC_IRA_INT_H
22 1.5 mrg #define GCC_IRA_INT_H
23 1.5 mrg
24 1.7 mrg #include "recog.h"
25 1.12 mrg #include "function-abi.h"
26 1.1 mrg
27 1.1 mrg /* To provide consistency in naming, all IRA external variables,
28 1.1 mrg functions, common typedefs start with prefix ira_. */
29 1.1 mrg
30 1.7 mrg #if CHECKING_P
31 1.1 mrg #define ENABLE_IRA_CHECKING
32 1.1 mrg #endif
33 1.1 mrg
34 1.1 mrg #ifdef ENABLE_IRA_CHECKING
35 1.1 mrg #define ira_assert(c) gcc_assert (c)
36 1.1 mrg #else
37 1.1 mrg /* Always define and include C, so that warnings for empty body in an
38 1.5 mrg 'if' statement and unused variable do not occur. */
39 1.1 mrg #define ira_assert(c) ((void)(0 && (c)))
40 1.1 mrg #endif
41 1.1 mrg
42 1.1 mrg /* Compute register frequency from edge frequency FREQ. It is
43 1.1 mrg analogous to REG_FREQ_FROM_BB. When optimizing for size, or
44 1.1 mrg profile driven feedback is available and the function is never
45 1.1 mrg executed, frequency is always equivalent. Otherwise rescale the
46 1.1 mrg edge frequency. */
47 1.5 mrg #define REG_FREQ_FROM_EDGE_FREQ(freq) \
48 1.5 mrg (optimize_function_for_size_p (cfun) \
49 1.5 mrg ? REG_FREQ_MAX : (freq * REG_FREQ_MAX / BB_FREQ_MAX) \
50 1.1 mrg ? (freq * REG_FREQ_MAX / BB_FREQ_MAX) : 1)
51 1.1 mrg
52 1.1 mrg /* A modified value of flag `-fira-verbose' used internally. */
53 1.1 mrg extern int internal_flag_ira_verbose;
54 1.1 mrg
55 1.1 mrg /* Dump file of the allocator if it is not NULL. */
56 1.1 mrg extern FILE *ira_dump_file;
57 1.1 mrg
58 1.1 mrg /* Typedefs for pointers to allocno live range, allocno, and copy of
59 1.1 mrg allocnos. */
60 1.3 mrg typedef struct live_range *live_range_t;
61 1.1 mrg typedef struct ira_allocno *ira_allocno_t;
62 1.5 mrg typedef struct ira_allocno_pref *ira_pref_t;
63 1.1 mrg typedef struct ira_allocno_copy *ira_copy_t;
64 1.3 mrg typedef struct ira_object *ira_object_t;
65 1.1 mrg
66 1.1 mrg /* Definition of vector of allocnos and copies. */
67 1.1 mrg
68 1.1 mrg /* Typedef for pointer to the subsequent structure. */
69 1.1 mrg typedef struct ira_loop_tree_node *ira_loop_tree_node_t;
70 1.1 mrg
71 1.3 mrg typedef unsigned short move_table[N_REG_CLASSES];
72 1.3 mrg
73 1.1 mrg /* In general case, IRA is a regional allocator. The regions are
74 1.1 mrg nested and form a tree. Currently regions are natural loops. The
75 1.1 mrg following structure describes loop tree node (representing basic
76 1.1 mrg block or loop). We need such tree because the loop tree from
77 1.1 mrg cfgloop.h is not convenient for the optimization: basic blocks are
78 1.1 mrg not a part of the tree from cfgloop.h. We also use the nodes for
79 1.1 mrg storing additional information about basic blocks/loops for the
80 1.1 mrg register allocation purposes. */
81 1.1 mrg struct ira_loop_tree_node
82 1.1 mrg {
83 1.1 mrg /* The node represents basic block if children == NULL. */
84 1.1 mrg basic_block bb; /* NULL for loop. */
85 1.3 mrg /* NULL for BB or for loop tree root if we did not build CFG loop tree. */
86 1.12 mrg class loop *loop;
87 1.1 mrg /* NEXT/SUBLOOP_NEXT is the next node/loop-node of the same parent.
88 1.1 mrg SUBLOOP_NEXT is always NULL for BBs. */
89 1.1 mrg ira_loop_tree_node_t subloop_next, next;
90 1.1 mrg /* CHILDREN/SUBLOOPS is the first node/loop-node immediately inside
91 1.1 mrg the node. They are NULL for BBs. */
92 1.1 mrg ira_loop_tree_node_t subloops, children;
93 1.1 mrg /* The node immediately containing given node. */
94 1.1 mrg ira_loop_tree_node_t parent;
95 1.1 mrg
96 1.1 mrg /* Loop level in range [0, ira_loop_tree_height). */
97 1.1 mrg int level;
98 1.1 mrg
99 1.1 mrg /* All the following members are defined only for nodes representing
100 1.1 mrg loops. */
101 1.1 mrg
102 1.3 mrg /* The loop number from CFG loop tree. The root number is 0. */
103 1.3 mrg int loop_num;
104 1.3 mrg
105 1.1 mrg /* True if the loop was marked for removal from the register
106 1.1 mrg allocation. */
107 1.1 mrg bool to_remove_p;
108 1.1 mrg
109 1.1 mrg /* Allocnos in the loop corresponding to their regnos. If it is
110 1.1 mrg NULL the loop does not form a separate register allocation region
111 1.11 mrg (e.g. because it has abnormal enter/exit edges and we cannot put
112 1.1 mrg code for register shuffling on the edges if a different
113 1.1 mrg allocation is used for a pseudo-register on different sides of
114 1.1 mrg the edges). Caps are not in the map (remember we can have more
115 1.1 mrg one cap with the same regno in a region). */
116 1.1 mrg ira_allocno_t *regno_allocno_map;
117 1.1 mrg
118 1.1 mrg /* True if there is an entry to given loop not from its parent (or
119 1.1 mrg grandparent) basic block. For example, it is possible for two
120 1.1 mrg adjacent loops inside another loop. */
121 1.1 mrg bool entered_from_non_parent_p;
122 1.1 mrg
123 1.1 mrg /* Maximal register pressure inside loop for given register class
124 1.3 mrg (defined only for the pressure classes). */
125 1.1 mrg int reg_pressure[N_REG_CLASSES];
126 1.1 mrg
127 1.1 mrg /* Numbers of allocnos referred or living in the loop node (except
128 1.1 mrg for its subloops). */
129 1.1 mrg bitmap all_allocnos;
130 1.1 mrg
131 1.1 mrg /* Numbers of allocnos living at the loop borders. */
132 1.1 mrg bitmap border_allocnos;
133 1.1 mrg
134 1.1 mrg /* Regnos of pseudos modified in the loop node (including its
135 1.1 mrg subloops). */
136 1.1 mrg bitmap modified_regnos;
137 1.1 mrg
138 1.1 mrg /* Numbers of copies referred in the corresponding loop. */
139 1.1 mrg bitmap local_copies;
140 1.1 mrg };
141 1.1 mrg
142 1.1 mrg /* The root of the loop tree corresponding to the all function. */
143 1.1 mrg extern ira_loop_tree_node_t ira_loop_tree_root;
144 1.1 mrg
145 1.1 mrg /* Height of the loop tree. */
146 1.1 mrg extern int ira_loop_tree_height;
147 1.1 mrg
148 1.1 mrg /* All nodes representing basic blocks are referred through the
149 1.11 mrg following array. We cannot use basic block member `aux' for this
150 1.1 mrg because it is used for insertion of insns on edges. */
151 1.1 mrg extern ira_loop_tree_node_t ira_bb_nodes;
152 1.1 mrg
153 1.1 mrg /* Two access macros to the nodes representing basic blocks. */
154 1.1 mrg #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
155 1.1 mrg #define IRA_BB_NODE_BY_INDEX(index) __extension__ \
156 1.3 mrg (({ ira_loop_tree_node_t _node = (&ira_bb_nodes[index]); \
157 1.1 mrg if (_node->children != NULL || _node->loop != NULL || _node->bb == NULL)\
158 1.1 mrg { \
159 1.1 mrg fprintf (stderr, \
160 1.1 mrg "\n%s: %d: error in %s: it is not a block node\n", \
161 1.1 mrg __FILE__, __LINE__, __FUNCTION__); \
162 1.1 mrg gcc_unreachable (); \
163 1.1 mrg } \
164 1.1 mrg _node; }))
165 1.1 mrg #else
166 1.1 mrg #define IRA_BB_NODE_BY_INDEX(index) (&ira_bb_nodes[index])
167 1.1 mrg #endif
168 1.1 mrg
169 1.1 mrg #define IRA_BB_NODE(bb) IRA_BB_NODE_BY_INDEX ((bb)->index)
170 1.1 mrg
171 1.1 mrg /* All nodes representing loops are referred through the following
172 1.1 mrg array. */
173 1.1 mrg extern ira_loop_tree_node_t ira_loop_nodes;
174 1.1 mrg
175 1.1 mrg /* Two access macros to the nodes representing loops. */
176 1.1 mrg #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
177 1.1 mrg #define IRA_LOOP_NODE_BY_INDEX(index) __extension__ \
178 1.3 mrg (({ ira_loop_tree_node_t const _node = (&ira_loop_nodes[index]); \
179 1.3 mrg if (_node->children == NULL || _node->bb != NULL \
180 1.3 mrg || (_node->loop == NULL && current_loops != NULL)) \
181 1.1 mrg { \
182 1.1 mrg fprintf (stderr, \
183 1.1 mrg "\n%s: %d: error in %s: it is not a loop node\n", \
184 1.1 mrg __FILE__, __LINE__, __FUNCTION__); \
185 1.1 mrg gcc_unreachable (); \
186 1.1 mrg } \
187 1.1 mrg _node; }))
188 1.1 mrg #else
189 1.1 mrg #define IRA_LOOP_NODE_BY_INDEX(index) (&ira_loop_nodes[index])
190 1.1 mrg #endif
191 1.1 mrg
192 1.1 mrg #define IRA_LOOP_NODE(loop) IRA_LOOP_NODE_BY_INDEX ((loop)->num)
193 1.1 mrg
194 1.1 mrg
195 1.1 mrg /* The structure describes program points where a given allocno lives.
197 1.3 mrg If the live ranges of two allocnos are intersected, the allocnos
198 1.3 mrg are in conflict. */
199 1.1 mrg struct live_range
200 1.3 mrg {
201 1.3 mrg /* Object whose live range is described by given structure. */
202 1.1 mrg ira_object_t object;
203 1.1 mrg /* Program point range. */
204 1.1 mrg int start, finish;
205 1.1 mrg /* Next structure describing program points where the allocno
206 1.3 mrg lives. */
207 1.1 mrg live_range_t next;
208 1.3 mrg /* Pointer to structures with the same start/finish. */
209 1.1 mrg live_range_t start_next, finish_next;
210 1.1 mrg };
211 1.1 mrg
212 1.1 mrg /* Program points are enumerated by numbers from range
213 1.1 mrg 0..IRA_MAX_POINT-1. There are approximately two times more program
214 1.1 mrg points than insns. Program points are places in the program where
215 1.1 mrg liveness info can be changed. In most general case (there are more
216 1.1 mrg complicated cases too) some program points correspond to places
217 1.1 mrg where input operand dies and other ones correspond to places where
218 1.1 mrg output operands are born. */
219 1.1 mrg extern int ira_max_point;
220 1.1 mrg
221 1.1 mrg /* Arrays of size IRA_MAX_POINT mapping a program point to the allocno
222 1.3 mrg live ranges with given start/finish point. */
223 1.3 mrg extern live_range_t *ira_start_point_ranges, *ira_finish_point_ranges;
224 1.3 mrg
225 1.3 mrg /* A structure representing conflict information for an allocno
226 1.3 mrg (or one of its subwords). */
227 1.3 mrg struct ira_object
228 1.3 mrg {
229 1.3 mrg /* The allocno associated with this record. */
230 1.3 mrg ira_allocno_t allocno;
231 1.3 mrg /* Vector of accumulated conflicting conflict_redords with NULL end
232 1.3 mrg marker (if OBJECT_CONFLICT_VEC_P is true) or conflict bit vector
233 1.3 mrg otherwise. */
234 1.3 mrg void *conflicts_array;
235 1.3 mrg /* Pointer to structures describing at what program point the
236 1.3 mrg object lives. We always maintain the list in such way that *the
237 1.3 mrg ranges in the list are not intersected and ordered by decreasing
238 1.3 mrg their program points*. */
239 1.3 mrg live_range_t live_ranges;
240 1.3 mrg /* The subword within ALLOCNO which is represented by this object.
241 1.3 mrg Zero means the lowest-order subword (or the entire allocno in case
242 1.3 mrg it is not being tracked in subwords). */
243 1.3 mrg int subword;
244 1.3 mrg /* Allocated size of the conflicts array. */
245 1.3 mrg unsigned int conflicts_array_size;
246 1.3 mrg /* A unique number for every instance of this structure, which is used
247 1.3 mrg to represent it in conflict bit vectors. */
248 1.3 mrg int id;
249 1.3 mrg /* Before building conflicts, MIN and MAX are initialized to
250 1.3 mrg correspondingly minimal and maximal points of the accumulated
251 1.3 mrg live ranges. Afterwards, they hold the minimal and maximal ids
252 1.3 mrg of other ira_objects that this one can conflict with. */
253 1.3 mrg int min, max;
254 1.11 mrg /* Initial and accumulated hard registers conflicting with this
255 1.3 mrg object and as a consequences cannot be assigned to the allocno.
256 1.3 mrg All non-allocatable hard regs and hard regs of register classes
257 1.3 mrg different from given allocno one are included in the sets. */
258 1.3 mrg HARD_REG_SET conflict_hard_regs, total_conflict_hard_regs;
259 1.3 mrg /* Number of accumulated conflicts in the vector of conflicting
260 1.3 mrg objects. */
261 1.3 mrg int num_accumulated_conflicts;
262 1.3 mrg /* TRUE if conflicts are represented by a vector of pointers to
263 1.3 mrg ira_object structures. Otherwise, we use a bit vector indexed
264 1.3 mrg by conflict ID numbers. */
265 1.3 mrg unsigned int conflict_vec_p : 1;
266 1.1 mrg };
267 1.1 mrg
268 1.1 mrg /* A structure representing an allocno (allocation entity). Allocno
269 1.1 mrg represents a pseudo-register in an allocation region. If
270 1.1 mrg pseudo-register does not live in a region but it lives in the
271 1.1 mrg nested regions, it is represented in the region by special allocno
272 1.1 mrg called *cap*. There may be more one cap representing the same
273 1.1 mrg pseudo-register in region. It means that the corresponding
274 1.1 mrg pseudo-register lives in more one non-intersected subregion. */
275 1.1 mrg struct ira_allocno
276 1.1 mrg {
277 1.1 mrg /* The allocno order number starting with 0. Each allocno has an
278 1.1 mrg unique number and the number is never changed for the
279 1.1 mrg allocno. */
280 1.1 mrg int num;
281 1.1 mrg /* Regno for allocno or cap. */
282 1.1 mrg int regno;
283 1.1 mrg /* Mode of the allocno which is the mode of the corresponding
284 1.3 mrg pseudo-register. */
285 1.5 mrg ENUM_BITFIELD (machine_mode) mode : 8;
286 1.5 mrg /* Widest mode of the allocno which in at least one case could be
287 1.5 mrg for paradoxical subregs where wmode > mode. */
288 1.3 mrg ENUM_BITFIELD (machine_mode) wmode : 8;
289 1.3 mrg /* Register class which should be used for allocation for given
290 1.3 mrg allocno. NO_REGS means that we should use memory. */
291 1.12 mrg ENUM_BITFIELD (reg_class) aclass : 16;
292 1.12 mrg /* A bitmask of the ABIs used by calls that occur while the allocno
293 1.12 mrg is live. */
294 1.3 mrg unsigned int crossed_calls_abis : NUM_ABI_IDS;
295 1.3 mrg /* During the reload, value TRUE means that we should not reassign a
296 1.3 mrg hard register to the allocno got memory earlier. It is set up
297 1.3 mrg when we removed memory-memory move insn before each iteration of
298 1.3 mrg the reload. */
299 1.3 mrg unsigned int dont_reassign_p : 1;
300 1.3 mrg #ifdef STACK_REGS
301 1.3 mrg /* Set to TRUE if allocno can't be assigned to the stack hard
302 1.3 mrg register correspondingly in this region and area including the
303 1.3 mrg region and all its subregions recursively. */
304 1.3 mrg unsigned int no_stack_reg_p : 1, total_no_stack_reg_p : 1;
305 1.3 mrg #endif
306 1.3 mrg /* TRUE value means that there is no sense to spill the allocno
307 1.3 mrg during coloring because the spill will result in additional
308 1.3 mrg reloads in reload pass. */
309 1.3 mrg unsigned int bad_spill_p : 1;
310 1.3 mrg /* TRUE if a hard register or memory has been assigned to the
311 1.3 mrg allocno. */
312 1.3 mrg unsigned int assigned_p : 1;
313 1.3 mrg /* TRUE if conflicts for given allocno are represented by vector of
314 1.3 mrg pointers to the conflicting allocnos. Otherwise, we use a bit
315 1.3 mrg vector where a bit with given index represents allocno with the
316 1.3 mrg same number. */
317 1.13 mrg unsigned int conflict_vec_p : 1;
318 1.13 mrg /* True if the parent loop has an allocno for the same register and
319 1.13 mrg if the parent allocno's assignment might not be valid in this loop.
320 1.13 mrg This means that we cannot merge this allocno and the parent allocno
321 1.13 mrg together.
322 1.13 mrg
323 1.13 mrg This is only ever true for non-cap allocnos. */
324 1.1 mrg unsigned int might_conflict_with_parent_p : 1;
325 1.1 mrg /* Hard register assigned to given allocno. Negative value means
326 1.1 mrg that memory was allocated to the allocno. During the reload,
327 1.1 mrg spilled allocno has value equal to the corresponding stack slot
328 1.1 mrg number (0, ...) - 2. Value -1 is used for allocnos spilled by the
329 1.1 mrg reload (at this point pseudo-register has only one allocno) which
330 1.5 mrg did not get stack slot yet. */
331 1.1 mrg signed int hard_regno : 16;
332 1.1 mrg /* Allocnos with the same regno are linked by the following member.
333 1.1 mrg Allocnos corresponding to inner loops are first in the list (it
334 1.1 mrg corresponds to depth-first traverse of the loops). */
335 1.1 mrg ira_allocno_t next_regno_allocno;
336 1.1 mrg /* There may be different allocnos with the same regno in different
337 1.1 mrg regions. Allocnos are bound to the corresponding loop tree node.
338 1.1 mrg Pseudo-register may have only one regular allocno with given loop
339 1.1 mrg tree node but more than one cap (see comments above). */
340 1.1 mrg ira_loop_tree_node_t loop_tree_node;
341 1.1 mrg /* Accumulated usage references of the allocno. Here and below,
342 1.1 mrg word 'accumulated' means info for given region and all nested
343 1.1 mrg subregions. In this case, 'accumulated' means sum of references
344 1.1 mrg of the corresponding pseudo-register in this region and in all
345 1.1 mrg nested subregions recursively. */
346 1.1 mrg int nrefs;
347 1.1 mrg /* Accumulated frequency of usage of the allocno. */
348 1.1 mrg int freq;
349 1.3 mrg /* Minimal accumulated and updated costs of usage register of the
350 1.3 mrg allocno class. */
351 1.1 mrg int class_cost, updated_class_cost;
352 1.1 mrg /* Minimal accumulated, and updated costs of memory for the allocno.
353 1.1 mrg At the allocation start, the original and updated costs are
354 1.1 mrg equal. The updated cost may be changed after finishing
355 1.1 mrg allocation in a region and starting allocation in a subregion.
356 1.1 mrg The change reflects the cost of spill/restore code on the
357 1.1 mrg subregion border if we assign memory to the pseudo in the
358 1.1 mrg subregion. */
359 1.1 mrg int memory_cost, updated_memory_cost;
360 1.1 mrg /* Accumulated number of points where the allocno lives and there is
361 1.1 mrg excess pressure for its class. Excess pressure for a register
362 1.1 mrg class at some point means that there are more allocnos of given
363 1.1 mrg register class living at the point than number of hard-registers
364 1.1 mrg of the class available for the allocation. */
365 1.5 mrg int excess_pressure_points_num;
366 1.5 mrg /* Allocno hard reg preferences. */
367 1.1 mrg ira_pref_t allocno_prefs;
368 1.1 mrg /* Copies to other non-conflicting allocnos. The copies can
369 1.1 mrg represent move insn or potential move insn usually because of two
370 1.1 mrg operand insn constraints. */
371 1.1 mrg ira_copy_t allocno_copies;
372 1.1 mrg /* It is a allocno (cap) representing given allocno on upper loop tree
373 1.1 mrg level. */
374 1.1 mrg ira_allocno_t cap;
375 1.1 mrg /* It is a link to allocno (cap) on lower loop level represented by
376 1.1 mrg given cap. Null if given allocno is not a cap. */
377 1.3 mrg ira_allocno_t cap_member;
378 1.3 mrg /* The number of objects tracked in the following array. */
379 1.3 mrg int num_objects;
380 1.3 mrg /* An array of structures describing conflict information and live
381 1.3 mrg ranges for each object associated with the allocno. There may be
382 1.3 mrg more than one such object in cases where the allocno represents a
383 1.3 mrg multi-word register. */
384 1.1 mrg ira_object_t objects[2];
385 1.1 mrg /* Accumulated frequency of calls which given allocno
386 1.1 mrg intersects. */
387 1.1 mrg int call_freq;
388 1.1 mrg /* Accumulated number of the intersected calls. */
389 1.3 mrg int calls_crossed_num;
390 1.3 mrg /* The number of calls across which it is live, but which should not
391 1.3 mrg affect register preferences. */
392 1.5 mrg int cheap_calls_crossed_num;
393 1.5 mrg /* Registers clobbered by intersected calls. */
394 1.1 mrg HARD_REG_SET crossed_calls_clobbered_regs;
395 1.3 mrg /* Array of usage costs (accumulated and the one updated during
396 1.1 mrg coloring) for each hard register of the allocno class. The
397 1.3 mrg member value can be NULL if all costs are the same and equal to
398 1.1 mrg CLASS_COST. For example, the costs of two different hard
399 1.1 mrg registers can be different if one hard register is callee-saved
400 1.1 mrg and another one is callee-used and the allocno lives through
401 1.1 mrg calls. Another example can be case when for some insn the
402 1.1 mrg corresponding pseudo-register value should be put in specific
403 1.3 mrg register class (e.g. AREG for x86) which is a strict subset of
404 1.3 mrg the allocno class (GENERAL_REGS for x86). We have updated costs
405 1.3 mrg to reflect the situation when the usage cost of a hard register
406 1.3 mrg is decreased because the allocno is connected to another allocno
407 1.3 mrg by a copy and the another allocno has been assigned to the hard
408 1.1 mrg register. */
409 1.1 mrg int *hard_reg_costs, *updated_hard_reg_costs;
410 1.1 mrg /* Array of decreasing costs (accumulated and the one updated during
411 1.3 mrg coloring) for allocnos conflicting with given allocno for hard
412 1.3 mrg regno of the allocno class. The member value can be NULL if all
413 1.3 mrg costs are the same. These costs are used to reflect preferences
414 1.3 mrg of other allocnos not assigned yet during assigning to given
415 1.1 mrg allocno. */
416 1.3 mrg int *conflict_hard_reg_costs, *updated_conflict_hard_reg_costs;
417 1.3 mrg /* Different additional data. It is used to decrease size of
418 1.3 mrg allocno data footprint. */
419 1.1 mrg void *add_data;
420 1.1 mrg };
421 1.3 mrg
422 1.1 mrg
423 1.1 mrg /* All members of the allocno structures should be accessed only
424 1.1 mrg through the following macros. */
425 1.1 mrg #define ALLOCNO_NUM(A) ((A)->num)
426 1.1 mrg #define ALLOCNO_REGNO(A) ((A)->regno)
427 1.1 mrg #define ALLOCNO_REG(A) ((A)->reg)
428 1.1 mrg #define ALLOCNO_NEXT_REGNO_ALLOCNO(A) ((A)->next_regno_allocno)
429 1.1 mrg #define ALLOCNO_LOOP_TREE_NODE(A) ((A)->loop_tree_node)
430 1.1 mrg #define ALLOCNO_CAP(A) ((A)->cap)
431 1.1 mrg #define ALLOCNO_CAP_MEMBER(A) ((A)->cap_member)
432 1.1 mrg #define ALLOCNO_NREFS(A) ((A)->nrefs)
433 1.13 mrg #define ALLOCNO_FREQ(A) ((A)->freq)
434 1.13 mrg #define ALLOCNO_MIGHT_CONFLICT_WITH_PARENT_P(A) \
435 1.1 mrg ((A)->might_conflict_with_parent_p)
436 1.1 mrg #define ALLOCNO_HARD_REGNO(A) ((A)->hard_regno)
437 1.1 mrg #define ALLOCNO_CALL_FREQ(A) ((A)->call_freq)
438 1.3 mrg #define ALLOCNO_CALLS_CROSSED_NUM(A) ((A)->calls_crossed_num)
439 1.12 mrg #define ALLOCNO_CHEAP_CALLS_CROSSED_NUM(A) ((A)->cheap_calls_crossed_num)
440 1.5 mrg #define ALLOCNO_CROSSED_CALLS_ABIS(A) ((A)->crossed_calls_abis)
441 1.5 mrg #define ALLOCNO_CROSSED_CALLS_CLOBBERED_REGS(A) \
442 1.1 mrg ((A)->crossed_calls_clobbered_regs)
443 1.1 mrg #define ALLOCNO_MEM_OPTIMIZED_DEST(A) ((A)->mem_optimized_dest)
444 1.1 mrg #define ALLOCNO_MEM_OPTIMIZED_DEST_P(A) ((A)->mem_optimized_dest_p)
445 1.1 mrg #define ALLOCNO_SOMEWHERE_RENAMED_P(A) ((A)->somewhere_renamed_p)
446 1.1 mrg #define ALLOCNO_CHILD_RENAMED_P(A) ((A)->child_renamed_p)
447 1.1 mrg #define ALLOCNO_DONT_REASSIGN_P(A) ((A)->dont_reassign_p)
448 1.1 mrg #ifdef STACK_REGS
449 1.1 mrg #define ALLOCNO_NO_STACK_REG_P(A) ((A)->no_stack_reg_p)
450 1.1 mrg #define ALLOCNO_TOTAL_NO_STACK_REG_P(A) ((A)->total_no_stack_reg_p)
451 1.1 mrg #endif
452 1.1 mrg #define ALLOCNO_BAD_SPILL_P(A) ((A)->bad_spill_p)
453 1.1 mrg #define ALLOCNO_ASSIGNED_P(A) ((A)->assigned_p)
454 1.5 mrg #define ALLOCNO_MODE(A) ((A)->mode)
455 1.5 mrg #define ALLOCNO_WMODE(A) ((A)->wmode)
456 1.1 mrg #define ALLOCNO_PREFS(A) ((A)->allocno_prefs)
457 1.1 mrg #define ALLOCNO_COPIES(A) ((A)->allocno_copies)
458 1.1 mrg #define ALLOCNO_HARD_REG_COSTS(A) ((A)->hard_reg_costs)
459 1.1 mrg #define ALLOCNO_UPDATED_HARD_REG_COSTS(A) ((A)->updated_hard_reg_costs)
460 1.1 mrg #define ALLOCNO_CONFLICT_HARD_REG_COSTS(A) \
461 1.1 mrg ((A)->conflict_hard_reg_costs)
462 1.1 mrg #define ALLOCNO_UPDATED_CONFLICT_HARD_REG_COSTS(A) \
463 1.3 mrg ((A)->updated_conflict_hard_reg_costs)
464 1.3 mrg #define ALLOCNO_CLASS(A) ((A)->aclass)
465 1.3 mrg #define ALLOCNO_CLASS_COST(A) ((A)->class_cost)
466 1.1 mrg #define ALLOCNO_UPDATED_CLASS_COST(A) ((A)->updated_class_cost)
467 1.1 mrg #define ALLOCNO_MEMORY_COST(A) ((A)->memory_cost)
468 1.3 mrg #define ALLOCNO_UPDATED_MEMORY_COST(A) ((A)->updated_memory_cost)
469 1.3 mrg #define ALLOCNO_EXCESS_PRESSURE_POINTS_NUM(A) \
470 1.3 mrg ((A)->excess_pressure_points_num)
471 1.3 mrg #define ALLOCNO_OBJECT(A,N) ((A)->objects[N])
472 1.3 mrg #define ALLOCNO_NUM_OBJECTS(A) ((A)->num_objects)
473 1.3 mrg #define ALLOCNO_ADD_DATA(A) ((A)->add_data)
474 1.3 mrg
475 1.3 mrg /* Typedef for pointer to the subsequent structure. */
476 1.3 mrg typedef struct ira_emit_data *ira_emit_data_t;
477 1.3 mrg
478 1.3 mrg /* Allocno bound data used for emit pseudo live range split insns and
479 1.3 mrg to flattening IR. */
480 1.3 mrg struct ira_emit_data
481 1.3 mrg {
482 1.13 mrg /* TRUE if the allocno assigned to memory was a destination of
483 1.3 mrg removed move (see ira-emit.cc) at loop exit because the value of
484 1.3 mrg the corresponding pseudo-register is not changed inside the
485 1.3 mrg loop. */
486 1.3 mrg unsigned int mem_optimized_dest_p : 1;
487 1.3 mrg /* TRUE if the corresponding pseudo-register has disjoint live
488 1.3 mrg ranges and the other allocnos of the pseudo-register except this
489 1.3 mrg one changed REG. */
490 1.3 mrg unsigned int somewhere_renamed_p : 1;
491 1.3 mrg /* TRUE if allocno with the same REGNO in a subregion has been
492 1.3 mrg renamed, in other words, got a new pseudo-register. */
493 1.3 mrg unsigned int child_renamed_p : 1;
494 1.3 mrg /* Final rtx representation of the allocno. */
495 1.3 mrg rtx reg;
496 1.13 mrg /* Non NULL if we remove restoring value from given allocno to
497 1.3 mrg MEM_OPTIMIZED_DEST at loop exit (see ira-emit.cc) because the
498 1.3 mrg allocno value is not changed inside the loop. */
499 1.3 mrg ira_allocno_t mem_optimized_dest;
500 1.3 mrg };
501 1.3 mrg
502 1.3 mrg #define ALLOCNO_EMIT_DATA(a) ((ira_emit_data_t) ALLOCNO_ADD_DATA (a))
503 1.3 mrg
504 1.3 mrg /* Data used to emit live range split insns and to flattening IR. */
505 1.3 mrg extern ira_emit_data_t ira_allocno_emit_data;
506 1.3 mrg
507 1.3 mrg /* Abbreviation for frequent emit data access. */
508 1.3 mrg static inline rtx
509 1.3 mrg allocno_emit_reg (ira_allocno_t a)
510 1.3 mrg {
511 1.3 mrg return ALLOCNO_EMIT_DATA (a)->reg;
512 1.3 mrg }
513 1.3 mrg
514 1.3 mrg #define OBJECT_ALLOCNO(O) ((O)->allocno)
515 1.3 mrg #define OBJECT_SUBWORD(O) ((O)->subword)
516 1.3 mrg #define OBJECT_CONFLICT_ARRAY(O) ((O)->conflicts_array)
517 1.3 mrg #define OBJECT_CONFLICT_VEC(O) ((ira_object_t *)(O)->conflicts_array)
518 1.3 mrg #define OBJECT_CONFLICT_BITVEC(O) ((IRA_INT_TYPE *)(O)->conflicts_array)
519 1.3 mrg #define OBJECT_CONFLICT_ARRAY_SIZE(O) ((O)->conflicts_array_size)
520 1.3 mrg #define OBJECT_CONFLICT_VEC_P(O) ((O)->conflict_vec_p)
521 1.3 mrg #define OBJECT_NUM_CONFLICTS(O) ((O)->num_accumulated_conflicts)
522 1.3 mrg #define OBJECT_CONFLICT_HARD_REGS(O) ((O)->conflict_hard_regs)
523 1.3 mrg #define OBJECT_TOTAL_CONFLICT_HARD_REGS(O) ((O)->total_conflict_hard_regs)
524 1.3 mrg #define OBJECT_MIN(O) ((O)->min)
525 1.3 mrg #define OBJECT_MAX(O) ((O)->max)
526 1.3 mrg #define OBJECT_CONFLICT_ID(O) ((O)->id)
527 1.1 mrg #define OBJECT_LIVE_RANGES(O) ((O)->live_ranges)
528 1.1 mrg
529 1.1 mrg /* Map regno -> allocnos with given regno (see comments for
530 1.1 mrg allocno member `next_regno_allocno'). */
531 1.1 mrg extern ira_allocno_t *ira_regno_allocno_map;
532 1.1 mrg
533 1.1 mrg /* Array of references to all allocnos. The order number of the
534 1.1 mrg allocno corresponds to the index in the array. Removed allocnos
535 1.1 mrg have NULL element value. */
536 1.1 mrg extern ira_allocno_t *ira_allocnos;
537 1.3 mrg
538 1.1 mrg /* The size of the previous array. */
539 1.1 mrg extern int ira_allocnos_num;
540 1.3 mrg
541 1.3 mrg /* Map a conflict id to its corresponding ira_object structure. */
542 1.3 mrg extern ira_object_t *ira_object_id_map;
543 1.3 mrg
544 1.3 mrg /* The size of the previous array. */
545 1.1 mrg extern int ira_objects_num;
546 1.5 mrg
547 1.5 mrg /* The following structure represents a hard register preference of
548 1.5 mrg allocno. The preference represent move insns or potential move
549 1.5 mrg insns usually because of two operand insn constraints. One move
550 1.5 mrg operand is a hard register. */
551 1.5 mrg struct ira_allocno_pref
552 1.5 mrg {
553 1.5 mrg /* The unique order number of the preference node starting with 0. */
554 1.5 mrg int num;
555 1.5 mrg /* Preferred hard register. */
556 1.5 mrg int hard_regno;
557 1.5 mrg /* Accumulated execution frequency of insns from which the
558 1.5 mrg preference created. */
559 1.5 mrg int freq;
560 1.5 mrg /* Given allocno. */
561 1.5 mrg ira_allocno_t allocno;
562 1.5 mrg /* All preferences with the same allocno are linked by the following
563 1.5 mrg member. */
564 1.5 mrg ira_pref_t next_pref;
565 1.5 mrg };
566 1.5 mrg
567 1.5 mrg /* Array of references to all allocno preferences. The order number
568 1.5 mrg of the preference corresponds to the index in the array. */
569 1.5 mrg extern ira_pref_t *ira_prefs;
570 1.5 mrg
571 1.5 mrg /* Size of the previous array. */
572 1.5 mrg extern int ira_prefs_num;
573 1.1 mrg
574 1.1 mrg /* The following structure represents a copy of two allocnos. The
575 1.1 mrg copies represent move insns or potential move insns usually because
576 1.1 mrg of two operand insn constraints. To remove register shuffle, we
577 1.1 mrg also create copies between allocno which is output of an insn and
578 1.1 mrg allocno becoming dead in the insn. */
579 1.1 mrg struct ira_allocno_copy
580 1.1 mrg {
581 1.1 mrg /* The unique order number of the copy node starting with 0. */
582 1.1 mrg int num;
583 1.1 mrg /* Allocnos connected by the copy. The first allocno should have
584 1.1 mrg smaller order number than the second one. */
585 1.1 mrg ira_allocno_t first, second;
586 1.1 mrg /* Execution frequency of the copy. */
587 1.1 mrg int freq;
588 1.1 mrg bool constraint_p;
589 1.1 mrg /* It is a move insn which is an origin of the copy. The member
590 1.1 mrg value for the copy representing two operand insn constraints or
591 1.1 mrg for the copy created to remove register shuffle is NULL. In last
592 1.1 mrg case the copy frequency is smaller than the corresponding insn
593 1.5 mrg execution frequency. */
594 1.1 mrg rtx_insn *insn;
595 1.1 mrg /* All copies with the same allocno as FIRST are linked by the two
596 1.1 mrg following members. */
597 1.1 mrg ira_copy_t prev_first_allocno_copy, next_first_allocno_copy;
598 1.1 mrg /* All copies with the same allocno as SECOND are linked by the two
599 1.1 mrg following members. */
600 1.1 mrg ira_copy_t prev_second_allocno_copy, next_second_allocno_copy;
601 1.1 mrg /* Region from which given copy is originated. */
602 1.1 mrg ira_loop_tree_node_t loop_tree_node;
603 1.1 mrg };
604 1.1 mrg
605 1.1 mrg /* Array of references to all copies. The order number of the copy
606 1.1 mrg corresponds to the index in the array. Removed copies have NULL
607 1.1 mrg element value. */
608 1.1 mrg extern ira_copy_t *ira_copies;
609 1.1 mrg
610 1.1 mrg /* Size of the previous array. */
611 1.1 mrg extern int ira_copies_num;
612 1.1 mrg
613 1.1 mrg /* The following structure describes a stack slot used for spilled
614 1.12 mrg pseudo-registers. */
615 1.1 mrg class ira_spilled_reg_stack_slot
616 1.12 mrg {
617 1.1 mrg public:
618 1.3 mrg /* pseudo-registers assigned to the stack slot. */
619 1.1 mrg bitmap_head spilled_regs;
620 1.1 mrg /* RTL representation of the stack slot. */
621 1.1 mrg rtx mem;
622 1.10 mrg /* Size of the stack slot. */
623 1.1 mrg poly_uint64_pod width;
624 1.1 mrg };
625 1.1 mrg
626 1.1 mrg /* The number of elements in the following array. */
627 1.1 mrg extern int ira_spilled_reg_stack_slots_num;
628 1.1 mrg
629 1.1 mrg /* The following array contains info about spilled pseudo-registers
630 1.12 mrg stack slots used in current function so far. */
631 1.1 mrg extern class ira_spilled_reg_stack_slot *ira_spilled_reg_stack_slots;
632 1.1 mrg
633 1.1 mrg /* Correspondingly overall cost of the allocation, cost of the
634 1.1 mrg allocnos assigned to hard-registers, cost of the allocnos assigned
635 1.13 mrg to memory, cost of loads, stores and register move insns generated
636 1.5 mrg for pseudo-register live range splitting (see ira-emit.cc). */
637 1.5 mrg extern int64_t ira_overall_cost;
638 1.5 mrg extern int64_t ira_reg_cost, ira_mem_cost;
639 1.1 mrg extern int64_t ira_load_cost, ira_store_cost, ira_shuffle_cost;
640 1.1 mrg extern int ira_move_loops_num, ira_additional_jumps_num;
641 1.3 mrg
642 1.3 mrg
643 1.3 mrg /* This page contains a bitset implementation called 'min/max sets' used to
645 1.3 mrg record conflicts in IRA.
646 1.3 mrg They are named min/maxs set since we keep track of a minimum and a maximum
647 1.3 mrg bit number for each set representing the bounds of valid elements. Otherwise,
648 1.3 mrg the implementation resembles sbitmaps in that we store an array of integers
649 1.3 mrg whose bits directly represent the members of the set. */
650 1.3 mrg
651 1.1 mrg /* The type used as elements in the array, and the number of bits in
652 1.1 mrg this type. */
653 1.1 mrg
654 1.1 mrg #define IRA_INT_BITS HOST_BITS_PER_WIDE_INT
655 1.1 mrg #define IRA_INT_TYPE HOST_WIDE_INT
656 1.1 mrg
657 1.1 mrg /* Set, clear or test bit number I in R, a bit vector of elements with
658 1.1 mrg minimal index and maximal index equal correspondingly to MIN and
659 1.1 mrg MAX. */
660 1.3 mrg #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
661 1.1 mrg
662 1.1 mrg #define SET_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
663 1.1 mrg (({ int _min = (MIN), _max = (MAX), _i = (I); \
664 1.1 mrg if (_i < _min || _i > _max) \
665 1.1 mrg { \
666 1.1 mrg fprintf (stderr, \
667 1.1 mrg "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
668 1.1 mrg __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
669 1.1 mrg gcc_unreachable (); \
670 1.1 mrg } \
671 1.1 mrg ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
672 1.1 mrg |= ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
673 1.3 mrg
674 1.1 mrg
675 1.1 mrg #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
676 1.1 mrg (({ int _min = (MIN), _max = (MAX), _i = (I); \
677 1.1 mrg if (_i < _min || _i > _max) \
678 1.1 mrg { \
679 1.1 mrg fprintf (stderr, \
680 1.1 mrg "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
681 1.1 mrg __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
682 1.1 mrg gcc_unreachable (); \
683 1.1 mrg } \
684 1.1 mrg ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
685 1.3 mrg &= ~((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
686 1.1 mrg
687 1.1 mrg #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
688 1.1 mrg (({ int _min = (MIN), _max = (MAX), _i = (I); \
689 1.1 mrg if (_i < _min || _i > _max) \
690 1.1 mrg { \
691 1.1 mrg fprintf (stderr, \
692 1.1 mrg "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
693 1.1 mrg __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
694 1.1 mrg gcc_unreachable (); \
695 1.1 mrg } \
696 1.1 mrg ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
697 1.1 mrg & ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
698 1.1 mrg
699 1.3 mrg #else
700 1.1 mrg
701 1.1 mrg #define SET_MINMAX_SET_BIT(R, I, MIN, MAX) \
702 1.1 mrg ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
703 1.3 mrg |= ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
704 1.1 mrg
705 1.1 mrg #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX) \
706 1.1 mrg ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
707 1.3 mrg &= ~((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
708 1.1 mrg
709 1.1 mrg #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX) \
710 1.1 mrg ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
711 1.1 mrg & ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
712 1.1 mrg
713 1.3 mrg #endif
714 1.5 mrg
715 1.1 mrg /* The iterator for min/max sets. */
716 1.3 mrg struct minmax_set_iterator {
717 1.1 mrg
718 1.1 mrg /* Array containing the bit vector. */
719 1.1 mrg IRA_INT_TYPE *vec;
720 1.1 mrg
721 1.1 mrg /* The number of the current element in the vector. */
722 1.1 mrg unsigned int word_num;
723 1.1 mrg
724 1.1 mrg /* The number of bits in the bit vector. */
725 1.1 mrg unsigned int nel;
726 1.1 mrg
727 1.1 mrg /* The current bit index of the bit vector. */
728 1.1 mrg unsigned int bit_num;
729 1.1 mrg
730 1.1 mrg /* Index corresponding to the 1st bit of the bit vector. */
731 1.1 mrg int start_val;
732 1.1 mrg
733 1.5 mrg /* The word of the bit vector currently visited. */
734 1.1 mrg unsigned IRA_INT_TYPE word;
735 1.3 mrg };
736 1.3 mrg
737 1.1 mrg /* Initialize the iterator I for bit vector VEC containing minimal and
738 1.3 mrg maximal values MIN and MAX. */
739 1.3 mrg static inline void
740 1.1 mrg minmax_set_iter_init (minmax_set_iterator *i, IRA_INT_TYPE *vec, int min,
741 1.1 mrg int max)
742 1.1 mrg {
743 1.1 mrg i->vec = vec;
744 1.1 mrg i->word_num = 0;
745 1.1 mrg i->nel = max < min ? 0 : max - min + 1;
746 1.1 mrg i->start_val = min;
747 1.1 mrg i->bit_num = 0;
748 1.1 mrg i->word = i->nel == 0 ? 0 : vec[0];
749 1.1 mrg }
750 1.3 mrg
751 1.1 mrg /* Return TRUE if we have more allocnos to visit, in which case *N is
752 1.1 mrg set to the number of the element to be visited. Otherwise, return
753 1.3 mrg FALSE. */
754 1.1 mrg static inline bool
755 1.1 mrg minmax_set_iter_cond (minmax_set_iterator *i, int *n)
756 1.1 mrg {
757 1.1 mrg /* Skip words that are zeros. */
758 1.1 mrg for (; i->word == 0; i->word = i->vec[i->word_num])
759 1.1 mrg {
760 1.1 mrg i->word_num++;
761 1.1 mrg i->bit_num = i->word_num * IRA_INT_BITS;
762 1.1 mrg
763 1.1 mrg /* If we have reached the end, break. */
764 1.1 mrg if (i->bit_num >= i->nel)
765 1.1 mrg return false;
766 1.1 mrg }
767 1.13 mrg
768 1.13 mrg /* Skip bits that are zero. */
769 1.13 mrg int off = ctz_hwi (i->word);
770 1.1 mrg i->bit_num += off;
771 1.1 mrg i->word >>= off;
772 1.1 mrg
773 1.1 mrg *n = (int) i->bit_num + i->start_val;
774 1.1 mrg
775 1.1 mrg return true;
776 1.3 mrg }
777 1.1 mrg
778 1.3 mrg /* Advance to the next element in the set. */
779 1.1 mrg static inline void
780 1.1 mrg minmax_set_iter_next (minmax_set_iterator *i)
781 1.1 mrg {
782 1.1 mrg i->word >>= 1;
783 1.1 mrg i->bit_num++;
784 1.3 mrg }
785 1.1 mrg
786 1.1 mrg /* Loop over all elements of a min/max set given by bit vector VEC and
787 1.3 mrg their minimal and maximal values MIN and MAX. In each iteration, N
788 1.3 mrg is set to the number of next allocno. ITER is an instance of
789 1.3 mrg minmax_set_iterator used to iterate over the set. */
790 1.3 mrg #define FOR_EACH_BIT_IN_MINMAX_SET(VEC, MIN, MAX, N, ITER) \
791 1.3 mrg for (minmax_set_iter_init (&(ITER), (VEC), (MIN), (MAX)); \
792 1.3 mrg minmax_set_iter_cond (&(ITER), &(N)); \
793 1.12 mrg minmax_set_iter_next (&(ITER)))
794 1.12 mrg
795 1.5 mrg class target_ira_int {
797 1.5 mrg public:
798 1.5 mrg ~target_ira_int ();
799 1.5 mrg
800 1.3 mrg void free_ira_costs ();
801 1.3 mrg void free_register_move_costs ();
802 1.6 mrg
803 1.3 mrg /* Initialized once. It is a maximal possible size of the allocated
804 1.3 mrg struct costs. */
805 1.3 mrg size_t x_max_struct_costs_size;
806 1.3 mrg
807 1.3 mrg /* Allocated and initialized once, and used to initialize cost values
808 1.3 mrg for each insn. */
809 1.3 mrg struct costs *x_init_cost;
810 1.3 mrg
811 1.3 mrg /* Allocated once, and used for temporary purposes. */
812 1.3 mrg struct costs *x_temp_costs;
813 1.3 mrg
814 1.3 mrg /* Allocated once, and used for the cost calculation. */
815 1.11 mrg struct costs *x_op_costs[MAX_RECOG_OPERANDS];
816 1.3 mrg struct costs *x_this_op_costs[MAX_RECOG_OPERANDS];
817 1.3 mrg
818 1.3 mrg /* Hard registers that cannot be used for the register allocator for
819 1.3 mrg all functions of the current compilation unit. */
820 1.3 mrg HARD_REG_SET x_no_unit_alloc_regs;
821 1.3 mrg
822 1.3 mrg /* Map: hard regs X modes -> set of hard registers for storing value
823 1.3 mrg of given mode starting with given hard register. */
824 1.3 mrg HARD_REG_SET (x_ira_reg_mode_hard_regset
825 1.3 mrg [FIRST_PSEUDO_REGISTER][NUM_MACHINE_MODES]);
826 1.3 mrg
827 1.3 mrg /* Maximum cost of moving from a register in one class to a register
828 1.3 mrg in another class. Based on TARGET_REGISTER_MOVE_COST. */
829 1.3 mrg move_table *x_ira_register_move_cost[MAX_MACHINE_MODE];
830 1.3 mrg
831 1.3 mrg /* Similar, but here we don't have to move if the first index is a
832 1.3 mrg subset of the second so in that case the cost is zero. */
833 1.3 mrg move_table *x_ira_may_move_in_cost[MAX_MACHINE_MODE];
834 1.3 mrg
835 1.3 mrg /* Similar, but here we don't have to move if the first index is a
836 1.3 mrg superset of the second so in that case the cost is zero. */
837 1.3 mrg move_table *x_ira_may_move_out_cost[MAX_MACHINE_MODE];
838 1.3 mrg
839 1.3 mrg /* Keep track of the last mode we initialized move costs for. */
840 1.3 mrg int x_last_mode_for_init_move_cost;
841 1.3 mrg
842 1.3 mrg /* Array analog of the macro MEMORY_MOVE_COST but they contain maximal
843 1.3 mrg cost not minimal. */
844 1.3 mrg short int x_ira_max_memory_move_cost[MAX_MACHINE_MODE][N_REG_CLASSES][2];
845 1.3 mrg
846 1.3 mrg /* Map class->true if class is a possible allocno class, false
847 1.3 mrg otherwise. */
848 1.3 mrg bool x_ira_reg_allocno_class_p[N_REG_CLASSES];
849 1.3 mrg
850 1.3 mrg /* Map class->true if class is a pressure class, false otherwise. */
851 1.3 mrg bool x_ira_reg_pressure_class_p[N_REG_CLASSES];
852 1.3 mrg
853 1.3 mrg /* Array of the number of hard registers of given class which are
854 1.3 mrg available for allocation. The order is defined by the hard
855 1.3 mrg register numbers. */
856 1.3 mrg short x_ira_non_ordered_class_hard_regs[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
857 1.3 mrg
858 1.3 mrg /* Index (in ira_class_hard_regs; for given register class and hard
859 1.3 mrg register (in general case a hard register can belong to several
860 1.3 mrg register classes;. The index is negative for hard registers
861 1.3 mrg unavailable for the allocation. */
862 1.3 mrg short x_ira_class_hard_reg_index[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
863 1.3 mrg
864 1.3 mrg /* Index [CL][M] contains R if R appears somewhere in a register of the form:
865 1.3 mrg
866 1.3 mrg (reg:M R'), R' not in x_ira_prohibited_class_mode_regs[CL][M]
867 1.3 mrg
868 1.3 mrg For example, if:
869 1.3 mrg
870 1.3 mrg - (reg:M 2) is valid and occupies two registers;
871 1.3 mrg - register 2 belongs to CL; and
872 1.3 mrg - register 3 belongs to the same pressure class as CL
873 1.3 mrg
874 1.3 mrg then (reg:M 2) contributes to [CL][M] and registers 2 and 3 will be
875 1.3 mrg in the set. */
876 1.3 mrg HARD_REG_SET x_ira_useful_class_mode_regs[N_REG_CLASSES][NUM_MACHINE_MODES];
877 1.3 mrg
878 1.3 mrg /* The value is number of elements in the subsequent array. */
879 1.3 mrg int x_ira_important_classes_num;
880 1.3 mrg
881 1.3 mrg /* The array containing all non-empty classes. Such classes is
882 1.3 mrg important for calculation of the hard register usage costs. */
883 1.3 mrg enum reg_class x_ira_important_classes[N_REG_CLASSES];
884 1.3 mrg
885 1.3 mrg /* The array containing indexes of important classes in the previous
886 1.3 mrg array. The array elements are defined only for important
887 1.3 mrg classes. */
888 1.3 mrg int x_ira_important_class_nums[N_REG_CLASSES];
889 1.3 mrg
890 1.3 mrg /* Map class->true if class is an uniform class, false otherwise. */
891 1.3 mrg bool x_ira_uniform_class_p[N_REG_CLASSES];
892 1.3 mrg
893 1.3 mrg /* The biggest important class inside of intersection of the two
894 1.3 mrg classes (that is calculated taking only hard registers available
895 1.3 mrg for allocation into account;. If the both classes contain no hard
896 1.3 mrg registers available for allocation, the value is calculated with
897 1.3 mrg taking all hard-registers including fixed ones into account. */
898 1.3 mrg enum reg_class x_ira_reg_class_intersect[N_REG_CLASSES][N_REG_CLASSES];
899 1.3 mrg
900 1.3 mrg /* Classes with end marker LIM_REG_CLASSES which are intersected with
901 1.3 mrg given class (the first index). That includes given class itself.
902 1.3 mrg This is calculated taking only hard registers available for
903 1.3 mrg allocation into account. */
904 1.3 mrg enum reg_class x_ira_reg_class_super_classes[N_REG_CLASSES][N_REG_CLASSES];
905 1.3 mrg
906 1.3 mrg /* The biggest (smallest) important class inside of (covering) union
907 1.3 mrg of the two classes (that is calculated taking only hard registers
908 1.3 mrg available for allocation into account). If the both classes
909 1.3 mrg contain no hard registers available for allocation, the value is
910 1.3 mrg calculated with taking all hard-registers including fixed ones
911 1.3 mrg into account. In other words, the value is the corresponding
912 1.3 mrg reg_class_subunion (reg_class_superunion) value. */
913 1.3 mrg enum reg_class x_ira_reg_class_subunion[N_REG_CLASSES][N_REG_CLASSES];
914 1.3 mrg enum reg_class x_ira_reg_class_superunion[N_REG_CLASSES][N_REG_CLASSES];
915 1.3 mrg
916 1.3 mrg /* For each reg class, table listing all the classes contained in it
917 1.3 mrg (excluding the class itself. Non-allocatable registers are
918 1.3 mrg excluded from the consideration). */
919 1.3 mrg enum reg_class x_alloc_reg_class_subclasses[N_REG_CLASSES][N_REG_CLASSES];
920 1.3 mrg
921 1.3 mrg /* Array whose values are hard regset of hard registers for which
922 1.3 mrg move of the hard register in given mode into itself is
923 1.3 mrg prohibited. */
924 1.3 mrg HARD_REG_SET x_ira_prohibited_mode_move_regs[NUM_MACHINE_MODES];
925 1.3 mrg
926 1.3 mrg /* Flag of that the above array has been initialized. */
927 1.12 mrg bool x_ira_prohibited_mode_move_regs_initialized_p;
928 1.3 mrg };
929 1.12 mrg
930 1.3 mrg extern class target_ira_int default_target_ira_int;
931 1.3 mrg #if SWITCHABLE_TARGET
932 1.3 mrg extern class target_ira_int *this_target_ira_int;
933 1.1 mrg #else
934 1.3 mrg #define this_target_ira_int (&default_target_ira_int)
935 1.3 mrg #endif
936 1.3 mrg
937 1.3 mrg #define ira_reg_mode_hard_regset \
938 1.3 mrg (this_target_ira_int->x_ira_reg_mode_hard_regset)
939 1.3 mrg #define ira_register_move_cost \
940 1.3 mrg (this_target_ira_int->x_ira_register_move_cost)
941 1.3 mrg #define ira_max_memory_move_cost \
942 1.3 mrg (this_target_ira_int->x_ira_max_memory_move_cost)
943 1.3 mrg #define ira_may_move_in_cost \
944 1.3 mrg (this_target_ira_int->x_ira_may_move_in_cost)
945 1.3 mrg #define ira_may_move_out_cost \
946 1.3 mrg (this_target_ira_int->x_ira_may_move_out_cost)
947 1.3 mrg #define ira_reg_allocno_class_p \
948 1.3 mrg (this_target_ira_int->x_ira_reg_allocno_class_p)
949 1.3 mrg #define ira_reg_pressure_class_p \
950 1.3 mrg (this_target_ira_int->x_ira_reg_pressure_class_p)
951 1.3 mrg #define ira_non_ordered_class_hard_regs \
952 1.3 mrg (this_target_ira_int->x_ira_non_ordered_class_hard_regs)
953 1.3 mrg #define ira_class_hard_reg_index \
954 1.3 mrg (this_target_ira_int->x_ira_class_hard_reg_index)
955 1.3 mrg #define ira_useful_class_mode_regs \
956 1.3 mrg (this_target_ira_int->x_ira_useful_class_mode_regs)
957 1.3 mrg #define ira_important_classes_num \
958 1.3 mrg (this_target_ira_int->x_ira_important_classes_num)
959 1.3 mrg #define ira_important_classes \
960 1.3 mrg (this_target_ira_int->x_ira_important_classes)
961 1.3 mrg #define ira_important_class_nums \
962 1.3 mrg (this_target_ira_int->x_ira_important_class_nums)
963 1.3 mrg #define ira_uniform_class_p \
964 1.3 mrg (this_target_ira_int->x_ira_uniform_class_p)
965 1.3 mrg #define ira_reg_class_intersect \
966 1.3 mrg (this_target_ira_int->x_ira_reg_class_intersect)
967 1.3 mrg #define ira_reg_class_super_classes \
968 1.3 mrg (this_target_ira_int->x_ira_reg_class_super_classes)
969 1.3 mrg #define ira_reg_class_subunion \
970 1.3 mrg (this_target_ira_int->x_ira_reg_class_subunion)
971 1.3 mrg #define ira_reg_class_superunion \
972 1.3 mrg (this_target_ira_int->x_ira_reg_class_superunion)
973 1.13 mrg #define ira_prohibited_mode_move_regs \
974 1.1 mrg (this_target_ira_int->x_ira_prohibited_mode_move_regs)
975 1.1 mrg
976 1.1 mrg /* ira.cc: */
978 1.1 mrg
979 1.1 mrg extern void *ira_allocate (size_t);
980 1.1 mrg extern void ira_free (void *addr);
981 1.3 mrg extern bitmap ira_allocate_bitmap (void);
982 1.5 mrg extern void ira_free_bitmap (bitmap);
983 1.12 mrg extern void ira_print_disposition (FILE *);
984 1.13 mrg extern void ira_debug_disposition (void);
985 1.1 mrg extern void ira_debug_allocno_classes (void);
986 1.13 mrg extern void ira_init_register_move_cost (machine_mode);
987 1.1 mrg extern alternative_mask ira_setup_alts (rtx_insn *);
988 1.1 mrg extern int ira_get_dup_out_num (int, alternative_mask, bool &);
989 1.1 mrg
990 1.1 mrg /* ira-build.cc */
991 1.1 mrg
992 1.5 mrg /* The current loop tree node and its regno allocno map. */
993 1.5 mrg extern ira_loop_tree_node_t ira_curr_loop_tree_node;
994 1.5 mrg extern ira_allocno_t *ira_curr_regno_allocno_map;
995 1.5 mrg
996 1.1 mrg extern void ira_debug_pref (ira_pref_t);
997 1.5 mrg extern void ira_debug_prefs (void);
998 1.5 mrg extern void ira_debug_allocno_prefs (ira_allocno_t);
999 1.5 mrg
1000 1.1 mrg extern void ira_debug_copy (ira_copy_t);
1001 1.1 mrg extern void debug (ira_allocno_copy &ref);
1002 1.5 mrg extern void debug (ira_allocno_copy *ptr);
1003 1.5 mrg
1004 1.1 mrg extern void ira_debug_copies (void);
1005 1.1 mrg extern void ira_debug_allocno_copies (ira_allocno_t);
1006 1.1 mrg extern void debug (ira_allocno &ref);
1007 1.1 mrg extern void debug (ira_allocno *ptr);
1008 1.3 mrg
1009 1.3 mrg extern void ira_traverse_loop_tree (bool, ira_loop_tree_node_t,
1010 1.1 mrg void (*) (ira_loop_tree_node_t),
1011 1.3 mrg void (*) (ira_loop_tree_node_t));
1012 1.3 mrg extern ira_allocno_t ira_parent_allocno (ira_allocno_t);
1013 1.3 mrg extern ira_allocno_t ira_parent_or_cap_allocno (ira_allocno_t);
1014 1.3 mrg extern ira_allocno_t ira_create_allocno (int, bool, ira_loop_tree_node_t);
1015 1.3 mrg extern void ira_create_allocno_objects (ira_allocno_t);
1016 1.12 mrg extern void ira_set_allocno_class (ira_allocno_t, enum reg_class);
1017 1.1 mrg extern bool ira_conflict_vector_profitable_p (ira_object_t, int);
1018 1.3 mrg extern void ira_allocate_conflict_vec (ira_object_t, int);
1019 1.3 mrg extern void ira_allocate_object_conflicts (ira_object_t, int);
1020 1.3 mrg extern void ior_hard_reg_conflicts (ira_allocno_t, const_hard_reg_set);
1021 1.3 mrg extern void ira_print_expanded_allocno (ira_allocno_t);
1022 1.3 mrg extern void ira_add_live_range_to_object (ira_object_t, int, int);
1023 1.3 mrg extern live_range_t ira_create_live_range (ira_object_t, int, int,
1024 1.3 mrg live_range_t);
1025 1.3 mrg extern live_range_t ira_copy_live_range_list (live_range_t);
1026 1.1 mrg extern live_range_t ira_merge_live_ranges (live_range_t, live_range_t);
1027 1.5 mrg extern bool ira_live_ranges_intersect_p (live_range_t, live_range_t);
1028 1.5 mrg extern void ira_finish_live_range (live_range_t);
1029 1.5 mrg extern void ira_finish_live_range_list (live_range_t);
1030 1.5 mrg extern void ira_free_allocno_updated_costs (ira_allocno_t);
1031 1.1 mrg extern ira_pref_t ira_create_pref (ira_allocno_t, int, int);
1032 1.5 mrg extern void ira_add_allocno_pref (ira_allocno_t, int, int);
1033 1.5 mrg extern void ira_remove_pref (ira_pref_t);
1034 1.1 mrg extern void ira_remove_allocno_prefs (ira_allocno_t);
1035 1.5 mrg extern ira_copy_t ira_create_copy (ira_allocno_t, ira_allocno_t,
1036 1.5 mrg int, bool, rtx_insn *,
1037 1.1 mrg ira_loop_tree_node_t);
1038 1.3 mrg extern ira_copy_t ira_add_allocno_copy (ira_allocno_t, ira_allocno_t, int,
1039 1.3 mrg bool, rtx_insn *,
1040 1.1 mrg ira_loop_tree_node_t);
1041 1.1 mrg
1042 1.3 mrg extern int *ira_allocate_cost_vector (reg_class_t);
1043 1.1 mrg extern void ira_free_cost_vector (int *, reg_class_t);
1044 1.1 mrg
1045 1.13 mrg extern void ira_flattening (int, int);
1046 1.1 mrg extern bool ira_build (void);
1047 1.1 mrg extern void ira_destroy (void);
1048 1.1 mrg
1049 1.3 mrg /* ira-costs.cc */
1050 1.1 mrg extern void ira_init_costs_once (void);
1051 1.13 mrg extern void ira_init_costs (void);
1052 1.1 mrg extern void ira_costs (void);
1053 1.1 mrg extern void ira_tune_allocno_costs (void);
1054 1.3 mrg
1055 1.5 mrg /* ira-lives.cc */
1056 1.5 mrg
1057 1.3 mrg extern void ira_rebuild_start_finish_chains (void);
1058 1.1 mrg extern void ira_print_live_range_list (FILE *, live_range_t);
1059 1.1 mrg extern void debug (live_range &ref);
1060 1.1 mrg extern void debug (live_range *ptr);
1061 1.1 mrg extern void ira_debug_live_range_list (live_range_t);
1062 1.1 mrg extern void ira_debug_allocno_live_ranges (ira_allocno_t);
1063 1.5 mrg extern void ira_debug_live_ranges (void);
1064 1.5 mrg extern void ira_create_allocno_live_ranges (void);
1065 1.1 mrg extern void ira_compress_allocno_live_ranges (void);
1066 1.13 mrg extern void ira_finish_allocno_live_ranges (void);
1067 1.1 mrg extern void ira_implicitly_set_insn_hard_regs (HARD_REG_SET *,
1068 1.1 mrg alternative_mask);
1069 1.1 mrg
1070 1.13 mrg /* ira-conflicts.cc */
1071 1.13 mrg extern void ira_debug_conflicts (bool);
1072 1.3 mrg extern void ira_build_conflicts (void);
1073 1.1 mrg
1074 1.1 mrg /* ira-color.cc */
1075 1.1 mrg extern ira_allocno_t ira_soft_conflict (ira_allocno_t, ira_allocno_t);
1076 1.1 mrg extern void ira_debug_hard_regs_forest (void);
1077 1.1 mrg extern int ira_loop_edge_freq (ira_loop_tree_node_t, int, bool);
1078 1.1 mrg extern void ira_reassign_conflict_allocnos (int);
1079 1.13 mrg extern void ira_initiate_assign (void);
1080 1.3 mrg extern void ira_finish_assign (void);
1081 1.3 mrg extern void ira_color (void);
1082 1.1 mrg
1083 1.1 mrg /* ira-emit.cc */
1084 1.1 mrg extern void ira_initiate_emit_data (void);
1085 1.1 mrg extern void ira_finish_emit_data (void);
1086 1.3 mrg extern void ira_emit (bool);
1087 1.3 mrg
1088 1.3 mrg
1089 1.1 mrg
1091 1.3 mrg /* Return true if equivalence of pseudo REGNO is not a lvalue. */
1092 1.3 mrg static inline bool
1093 1.3 mrg ira_equiv_no_lvalue_p (int regno)
1094 1.3 mrg {
1095 1.3 mrg if (regno >= ira_reg_equiv_len)
1096 1.1 mrg return false;
1097 1.1 mrg return (ira_reg_equiv[regno].constant != NULL_RTX
1098 1.3 mrg || ira_reg_equiv[regno].invariant != NULL_RTX
1099 1.3 mrg || (ira_reg_equiv[regno].memory != NULL_RTX
1100 1.3 mrg && MEM_READONLY_P (ira_reg_equiv[regno].memory)));
1101 1.3 mrg }
1102 1.5 mrg
1103 1.1 mrg
1104 1.1 mrg
1106 1.1 mrg /* Initialize register costs for MODE if necessary. */
1107 1.1 mrg static inline void
1108 1.1 mrg ira_init_register_move_cost_if_necessary (machine_mode mode)
1109 1.1 mrg {
1110 1.1 mrg if (ira_register_move_cost[mode] == NULL)
1111 1.5 mrg ira_init_register_move_cost (mode);
1112 1.1 mrg }
1113 1.1 mrg
1114 1.5 mrg
1115 1.1 mrg
1117 1.1 mrg /* The iterator for all allocnos. */
1118 1.1 mrg struct ira_allocno_iterator {
1119 1.1 mrg /* The number of the current element in IRA_ALLOCNOS. */
1120 1.1 mrg int n;
1121 1.1 mrg };
1122 1.1 mrg
1123 1.1 mrg /* Initialize the iterator I. */
1124 1.1 mrg static inline void
1125 1.1 mrg ira_allocno_iter_init (ira_allocno_iterator *i)
1126 1.1 mrg {
1127 1.1 mrg i->n = 0;
1128 1.1 mrg }
1129 1.1 mrg
1130 1.1 mrg /* Return TRUE if we have more allocnos to visit, in which case *A is
1131 1.1 mrg set to the allocno to be visited. Otherwise, return FALSE. */
1132 1.1 mrg static inline bool
1133 1.1 mrg ira_allocno_iter_cond (ira_allocno_iterator *i, ira_allocno_t *a)
1134 1.1 mrg {
1135 1.1 mrg int n;
1136 1.1 mrg
1137 1.1 mrg for (n = i->n; n < ira_allocnos_num; n++)
1138 1.1 mrg if (ira_allocnos[n] != NULL)
1139 1.1 mrg {
1140 1.1 mrg *a = ira_allocnos[n];
1141 1.1 mrg i->n = n + 1;
1142 1.1 mrg return true;
1143 1.1 mrg }
1144 1.1 mrg return false;
1145 1.1 mrg }
1146 1.3 mrg
1147 1.3 mrg /* Loop over all allocnos. In each iteration, A is set to the next
1148 1.5 mrg allocno. ITER is an instance of ira_allocno_iterator used to iterate
1149 1.3 mrg the allocnos. */
1150 1.3 mrg #define FOR_EACH_ALLOCNO(A, ITER) \
1151 1.5 mrg for (ira_allocno_iter_init (&(ITER)); \
1152 1.3 mrg ira_allocno_iter_cond (&(ITER), &(A));)
1153 1.3 mrg
1154 1.3 mrg /* The iterator for all objects. */
1156 1.3 mrg struct ira_object_iterator {
1157 1.3 mrg /* The number of the current element in ira_object_id_map. */
1158 1.3 mrg int n;
1159 1.3 mrg };
1160 1.3 mrg
1161 1.3 mrg /* Initialize the iterator I. */
1162 1.3 mrg static inline void
1163 1.3 mrg ira_object_iter_init (ira_object_iterator *i)
1164 1.3 mrg {
1165 1.3 mrg i->n = 0;
1166 1.3 mrg }
1167 1.3 mrg
1168 1.3 mrg /* Return TRUE if we have more objects to visit, in which case *OBJ is
1169 1.3 mrg set to the object to be visited. Otherwise, return FALSE. */
1170 1.3 mrg static inline bool
1171 1.3 mrg ira_object_iter_cond (ira_object_iterator *i, ira_object_t *obj)
1172 1.3 mrg {
1173 1.3 mrg int n;
1174 1.3 mrg
1175 1.3 mrg for (n = i->n; n < ira_objects_num; n++)
1176 1.1 mrg if (ira_object_id_map[n] != NULL)
1177 1.3 mrg {
1178 1.3 mrg *obj = ira_object_id_map[n];
1179 1.3 mrg i->n = n + 1;
1180 1.3 mrg return true;
1181 1.3 mrg }
1182 1.3 mrg return false;
1183 1.3 mrg }
1184 1.3 mrg
1185 1.5 mrg /* Loop over all objects. In each iteration, OBJ is set to the next
1186 1.3 mrg object. ITER is an instance of ira_object_iterator used to iterate
1187 1.3 mrg the objects. */
1188 1.5 mrg #define FOR_EACH_OBJECT(OBJ, ITER) \
1189 1.1 mrg for (ira_object_iter_init (&(ITER)); \
1190 1.3 mrg ira_object_iter_cond (&(ITER), &(OBJ));)
1191 1.3 mrg
1192 1.3 mrg /* The iterator for objects associated with an allocno. */
1194 1.3 mrg struct ira_allocno_object_iterator {
1195 1.3 mrg /* The number of the element the allocno's object array. */
1196 1.3 mrg int n;
1197 1.3 mrg };
1198 1.3 mrg
1199 1.3 mrg /* Initialize the iterator I. */
1200 1.3 mrg static inline void
1201 1.3 mrg ira_allocno_object_iter_init (ira_allocno_object_iterator *i)
1202 1.3 mrg {
1203 1.3 mrg i->n = 0;
1204 1.3 mrg }
1205 1.3 mrg
1206 1.3 mrg /* Return TRUE if we have more objects to visit in allocno A, in which
1207 1.3 mrg case *O is set to the object to be visited. Otherwise, return
1208 1.3 mrg FALSE. */
1209 1.3 mrg static inline bool
1210 1.3 mrg ira_allocno_object_iter_cond (ira_allocno_object_iterator *i, ira_allocno_t a,
1211 1.3 mrg ira_object_t *o)
1212 1.3 mrg {
1213 1.3 mrg int n = i->n++;
1214 1.3 mrg if (n < ALLOCNO_NUM_OBJECTS (a))
1215 1.3 mrg {
1216 1.3 mrg *o = ALLOCNO_OBJECT (a, n);
1217 1.3 mrg return true;
1218 1.3 mrg }
1219 1.1 mrg return false;
1220 1.1 mrg }
1221 1.5 mrg
1222 1.5 mrg /* Loop over all objects associated with allocno A. In each
1223 1.5 mrg iteration, O is set to the next object. ITER is an instance of
1224 1.5 mrg ira_allocno_object_iterator used to iterate the conflicts. */
1225 1.5 mrg #define FOR_EACH_ALLOCNO_OBJECT(A, O, ITER) \
1226 1.5 mrg for (ira_allocno_object_iter_init (&(ITER)); \
1227 1.5 mrg ira_allocno_object_iter_cond (&(ITER), (A), &(O));)
1228 1.5 mrg
1229 1.5 mrg
1231 1.5 mrg /* The iterator for prefs. */
1232 1.5 mrg struct ira_pref_iterator {
1233 1.5 mrg /* The number of the current element in IRA_PREFS. */
1234 1.5 mrg int n;
1235 1.5 mrg };
1236 1.5 mrg
1237 1.5 mrg /* Initialize the iterator I. */
1238 1.5 mrg static inline void
1239 1.5 mrg ira_pref_iter_init (ira_pref_iterator *i)
1240 1.5 mrg {
1241 1.5 mrg i->n = 0;
1242 1.5 mrg }
1243 1.5 mrg
1244 1.5 mrg /* Return TRUE if we have more prefs to visit, in which case *PREF is
1245 1.5 mrg set to the pref to be visited. Otherwise, return FALSE. */
1246 1.5 mrg static inline bool
1247 1.5 mrg ira_pref_iter_cond (ira_pref_iterator *i, ira_pref_t *pref)
1248 1.5 mrg {
1249 1.5 mrg int n;
1250 1.5 mrg
1251 1.5 mrg for (n = i->n; n < ira_prefs_num; n++)
1252 1.5 mrg if (ira_prefs[n] != NULL)
1253 1.5 mrg {
1254 1.5 mrg *pref = ira_prefs[n];
1255 1.5 mrg i->n = n + 1;
1256 1.5 mrg return true;
1257 1.5 mrg }
1258 1.5 mrg return false;
1259 1.1 mrg }
1260 1.5 mrg
1261 1.1 mrg /* Loop over all prefs. In each iteration, P is set to the next
1262 1.1 mrg pref. ITER is an instance of ira_pref_iterator used to iterate
1263 1.5 mrg the prefs. */
1264 1.1 mrg #define FOR_EACH_PREF(P, ITER) \
1265 1.1 mrg for (ira_pref_iter_init (&(ITER)); \
1266 1.1 mrg ira_pref_iter_cond (&(ITER), &(P));)
1267 1.1 mrg
1268 1.1 mrg
1270 1.1 mrg /* The iterator for copies. */
1271 1.1 mrg struct ira_copy_iterator {
1272 1.1 mrg /* The number of the current element in IRA_COPIES. */
1273 1.1 mrg int n;
1274 1.1 mrg };
1275 1.1 mrg
1276 1.1 mrg /* Initialize the iterator I. */
1277 1.1 mrg static inline void
1278 1.1 mrg ira_copy_iter_init (ira_copy_iterator *i)
1279 1.1 mrg {
1280 1.1 mrg i->n = 0;
1281 1.1 mrg }
1282 1.1 mrg
1283 1.1 mrg /* Return TRUE if we have more copies to visit, in which case *CP is
1284 1.1 mrg set to the copy to be visited. Otherwise, return FALSE. */
1285 1.1 mrg static inline bool
1286 1.1 mrg ira_copy_iter_cond (ira_copy_iterator *i, ira_copy_t *cp)
1287 1.1 mrg {
1288 1.1 mrg int n;
1289 1.1 mrg
1290 1.1 mrg for (n = i->n; n < ira_copies_num; n++)
1291 1.1 mrg if (ira_copies[n] != NULL)
1292 1.1 mrg {
1293 1.1 mrg *cp = ira_copies[n];
1294 1.1 mrg i->n = n + 1;
1295 1.1 mrg return true;
1296 1.3 mrg }
1297 1.5 mrg return false;
1298 1.1 mrg }
1299 1.1 mrg
1300 1.3 mrg /* Loop over all copies. In each iteration, C is set to the next
1301 1.1 mrg copy. ITER is an instance of ira_copy_iterator used to iterate
1302 1.1 mrg the copies. */
1303 1.1 mrg #define FOR_EACH_COPY(C, ITER) \
1304 1.1 mrg for (ira_copy_iter_init (&(ITER)); \
1305 1.1 mrg ira_copy_iter_cond (&(ITER), &(C));)
1306 1.3 mrg
1307 1.1 mrg /* The iterator for object conflicts. */
1309 1.1 mrg struct ira_object_conflict_iterator {
1310 1.3 mrg
1311 1.1 mrg /* TRUE if the conflicts are represented by vector of allocnos. */
1312 1.1 mrg bool conflict_vec_p;
1313 1.1 mrg
1314 1.3 mrg /* The conflict vector or conflict bit vector. */
1315 1.1 mrg void *vec;
1316 1.1 mrg
1317 1.3 mrg /* The number of the current element in the vector (of type
1318 1.3 mrg ira_object_t or IRA_INT_TYPE). */
1319 1.1 mrg unsigned int word_num;
1320 1.1 mrg
1321 1.1 mrg /* The bit vector size. It is defined only if
1322 1.3 mrg OBJECT_CONFLICT_VEC_P is FALSE. */
1323 1.1 mrg unsigned int size;
1324 1.5 mrg
1325 1.1 mrg /* The current bit index of bit vector. It is defined only if
1326 1.1 mrg OBJECT_CONFLICT_VEC_P is FALSE. */
1327 1.1 mrg unsigned int bit_num;
1328 1.3 mrg
1329 1.3 mrg /* The object id corresponding to the 1st bit of the bit vector. It
1330 1.1 mrg is defined only if OBJECT_CONFLICT_VEC_P is FALSE. */
1331 1.3 mrg int base_conflict_id;
1332 1.3 mrg
1333 1.1 mrg /* The word of bit vector currently visited. It is defined only if
1334 1.3 mrg OBJECT_CONFLICT_VEC_P is FALSE. */
1335 1.1 mrg unsigned IRA_INT_TYPE word;
1336 1.1 mrg };
1337 1.1 mrg
1338 1.3 mrg /* Initialize the iterator I with ALLOCNO conflicts. */
1339 1.1 mrg static inline void
1340 1.1 mrg ira_object_conflict_iter_init (ira_object_conflict_iterator *i,
1341 1.3 mrg ira_object_t obj)
1342 1.1 mrg {
1343 1.1 mrg i->conflict_vec_p = OBJECT_CONFLICT_VEC_P (obj);
1344 1.1 mrg i->vec = OBJECT_CONFLICT_ARRAY (obj);
1345 1.3 mrg i->word_num = 0;
1346 1.1 mrg if (i->conflict_vec_p)
1347 1.1 mrg i->size = i->bit_num = i->base_conflict_id = i->word = 0;
1348 1.1 mrg else
1349 1.1 mrg {
1350 1.1 mrg if (OBJECT_MIN (obj) > OBJECT_MAX (obj))
1351 1.1 mrg i->size = 0;
1352 1.1 mrg else
1353 1.1 mrg i->size = ((OBJECT_MAX (obj) - OBJECT_MIN (obj)
1354 1.3 mrg + IRA_INT_BITS)
1355 1.3 mrg / IRA_INT_BITS) * sizeof (IRA_INT_TYPE);
1356 1.1 mrg i->bit_num = 0;
1357 1.3 mrg i->base_conflict_id = OBJECT_MIN (obj);
1358 1.1 mrg i->word = (i->size == 0 ? 0 : ((IRA_INT_TYPE *) i->vec)[0]);
1359 1.3 mrg }
1360 1.1 mrg }
1361 1.3 mrg
1362 1.3 mrg /* Return TRUE if we have more conflicting allocnos to visit, in which
1363 1.1 mrg case *A is set to the allocno to be visited. Otherwise, return
1364 1.1 mrg FALSE. */
1365 1.1 mrg static inline bool
1366 1.1 mrg ira_object_conflict_iter_cond (ira_object_conflict_iterator *i,
1367 1.3 mrg ira_object_t *pobj)
1368 1.3 mrg {
1369 1.3 mrg ira_object_t obj;
1370 1.1 mrg
1371 1.3 mrg if (i->conflict_vec_p)
1372 1.1 mrg {
1373 1.1 mrg obj = ((ira_object_t *) i->vec)[i->word_num++];
1374 1.1 mrg if (obj == NULL)
1375 1.1 mrg return false;
1376 1.1 mrg }
1377 1.1 mrg else
1378 1.1 mrg {
1379 1.3 mrg unsigned IRA_INT_TYPE word = i->word;
1380 1.1 mrg unsigned int bit_num = i->bit_num;
1381 1.1 mrg
1382 1.1 mrg /* Skip words that are zeros. */
1383 1.13 mrg for (; word == 0; word = ((IRA_INT_TYPE *) i->vec)[i->word_num])
1384 1.13 mrg {
1385 1.13 mrg i->word_num++;
1386 1.1 mrg
1387 1.3 mrg /* If we have reached the end, break. */
1388 1.3 mrg if (i->word_num * sizeof (IRA_INT_TYPE) >= i->size)
1389 1.3 mrg return false;
1390 1.3 mrg
1391 1.1 mrg bit_num = i->word_num * IRA_INT_BITS;
1392 1.3 mrg }
1393 1.3 mrg
1394 1.1 mrg /* Skip bits that are zero. */
1395 1.1 mrg int off = ctz_hwi (word);
1396 1.3 mrg bit_num += off;
1397 1.3 mrg word >>= off;
1398 1.3 mrg
1399 1.3 mrg obj = ira_object_id_map[bit_num + i->base_conflict_id];
1400 1.3 mrg i->bit_num = bit_num + 1;
1401 1.3 mrg i->word = word >> 1;
1402 1.3 mrg }
1403 1.3 mrg
1404 1.3 mrg *pobj = obj;
1405 1.3 mrg return true;
1406 1.3 mrg }
1407 1.3 mrg
1408 1.3 mrg /* Loop over all objects conflicting with OBJ. In each iteration,
1409 1.5 mrg CONF is set to the next conflicting object. ITER is an instance
1410 1.3 mrg of ira_object_conflict_iterator used to iterate the conflicts. */
1411 1.1 mrg #define FOR_EACH_OBJECT_CONFLICT(OBJ, CONF, ITER) \
1412 1.3 mrg for (ira_object_conflict_iter_init (&(ITER), (OBJ)); \
1413 1.3 mrg ira_object_conflict_iter_cond (&(ITER), &(CONF));)
1414 1.3 mrg
1415 1.10 mrg
1416 1.3 mrg
1418 1.3 mrg /* The function returns TRUE if at least one hard register from ones
1419 1.1 mrg starting with HARD_REGNO and containing value of MODE are in set
1420 1.1 mrg HARD_REGSET. */
1421 1.3 mrg static inline bool
1422 1.3 mrg ira_hard_reg_set_intersection_p (int hard_regno, machine_mode mode,
1423 1.3 mrg HARD_REG_SET hard_regset)
1424 1.3 mrg {
1425 1.3 mrg int i;
1426 1.1 mrg
1427 1.3 mrg gcc_assert (hard_regno >= 0);
1428 1.3 mrg for (i = hard_regno_nregs (hard_regno, mode) - 1; i >= 0; i--)
1429 1.3 mrg if (TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
1430 1.3 mrg return true;
1431 1.3 mrg return false;
1432 1.1 mrg }
1433 1.1 mrg
1434 1.3 mrg /* Return number of hard registers in hard register SET. */
1435 1.1 mrg static inline int
1436 1.1 mrg hard_reg_set_size (HARD_REG_SET set)
1437 1.5 mrg {
1438 1.3 mrg int i, size;
1439 1.1 mrg
1440 1.1 mrg for (size = i = 0; i < FIRST_PSEUDO_REGISTER; i++)
1441 1.1 mrg if (TEST_HARD_REG_BIT (set, i))
1442 1.1 mrg size++;
1443 1.10 mrg return size;
1444 1.3 mrg }
1445 1.1 mrg
1446 1.1 mrg /* The function returns TRUE if hard registers starting with
1447 1.1 mrg HARD_REGNO and containing value of MODE are fully in set
1448 1.1 mrg HARD_REGSET. */
1449 1.1 mrg static inline bool
1450 1.1 mrg ira_hard_reg_in_set_p (int hard_regno, machine_mode mode,
1451 1.1 mrg HARD_REG_SET hard_regset)
1452 1.1 mrg {
1453 1.1 mrg int i;
1454 1.1 mrg
1455 1.3 mrg ira_assert (hard_regno >= 0);
1456 1.1 mrg for (i = hard_regno_nregs (hard_regno, mode) - 1; i >= 0; i--)
1457 1.1 mrg if (!TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
1458 1.3 mrg return false;
1459 1.1 mrg return true;
1460 1.1 mrg }
1461 1.1 mrg
1462 1.1 mrg
1463 1.1 mrg
1465 1.3 mrg /* To save memory we use a lazy approach for allocation and
1466 1.3 mrg initialization of the cost vectors. We do this only when it is
1467 1.1 mrg really necessary. */
1468 1.1 mrg
1469 1.1 mrg /* Allocate cost vector *VEC for hard registers of ACLASS and
1470 1.1 mrg initialize the elements by VAL if it is necessary */
1471 1.3 mrg static inline void
1472 1.3 mrg ira_allocate_and_set_costs (int **vec, reg_class_t aclass, int val)
1473 1.1 mrg {
1474 1.3 mrg int i, *reg_costs;
1475 1.1 mrg int len;
1476 1.1 mrg
1477 1.1 mrg if (*vec != NULL)
1478 1.1 mrg return;
1479 1.1 mrg *vec = reg_costs = ira_allocate_cost_vector (aclass);
1480 1.3 mrg len = ira_class_hard_regs_num[(int) aclass];
1481 1.3 mrg for (i = 0; i < len; i++)
1482 1.1 mrg reg_costs[i] = val;
1483 1.1 mrg }
1484 1.1 mrg
1485 1.3 mrg /* Allocate cost vector *VEC for hard registers of ACLASS and copy
1486 1.3 mrg values of vector SRC into the vector if it is necessary */
1487 1.1 mrg static inline void
1488 1.3 mrg ira_allocate_and_copy_costs (int **vec, enum reg_class aclass, int *src)
1489 1.1 mrg {
1490 1.1 mrg int len;
1491 1.1 mrg
1492 1.1 mrg if (*vec != NULL || src == NULL)
1493 1.1 mrg return;
1494 1.3 mrg *vec = ira_allocate_cost_vector (aclass);
1495 1.1 mrg len = ira_class_hard_regs_num[aclass];
1496 1.1 mrg memcpy (*vec, src, sizeof (int) * len);
1497 1.3 mrg }
1498 1.1 mrg
1499 1.1 mrg /* Allocate cost vector *VEC for hard registers of ACLASS and add
1500 1.1 mrg values of vector SRC into the vector if it is necessary */
1501 1.1 mrg static inline void
1502 1.1 mrg ira_allocate_and_accumulate_costs (int **vec, enum reg_class aclass, int *src)
1503 1.1 mrg {
1504 1.3 mrg int i, len;
1505 1.3 mrg
1506 1.3 mrg if (src == NULL)
1507 1.1 mrg return;
1508 1.3 mrg len = ira_class_hard_regs_num[aclass];
1509 1.1 mrg if (*vec == NULL)
1510 1.1 mrg {
1511 1.1 mrg *vec = ira_allocate_cost_vector (aclass);
1512 1.1 mrg memset (*vec, 0, sizeof (int) * len);
1513 1.1 mrg }
1514 1.1 mrg for (i = 0; i < len; i++)
1515 1.1 mrg (*vec)[i] += src[i];
1516 1.3 mrg }
1517 1.3 mrg
1518 1.1 mrg /* Allocate cost vector *VEC for hard registers of ACLASS and copy
1519 1.1 mrg values of vector SRC into the vector or initialize it by VAL (if
1520 1.1 mrg SRC is null). */
1521 1.1 mrg static inline void
1522 1.1 mrg ira_allocate_and_set_or_copy_costs (int **vec, enum reg_class aclass,
1523 1.1 mrg int val, int *src)
1524 1.1 mrg {
1525 1.1 mrg int i, *reg_costs;
1526 1.3 mrg int len;
1527 1.3 mrg
1528 1.3 mrg if (*vec != NULL)
1529 1.5 mrg return;
1530 1.12 mrg *vec = reg_costs = ira_allocate_cost_vector (aclass);
1531 1.12 mrg len = ira_class_hard_regs_num[aclass];
1532 1.12 mrg if (src != NULL)
1533 1.12 mrg memcpy (reg_costs, src, sizeof (int) * len);
1534 1.12 mrg else
1535 1.12 mrg {
1536 1.12 mrg for (i = 0; i < len; i++)
1537 1.12 mrg reg_costs[i] = val;
1538 1.12 mrg }
1539 1.12 mrg }
1540 1.12 mrg
1541 1.12 mrg extern rtx ira_create_new_reg (rtx);
1542 1.12 mrg extern int first_moveable_pseudo, last_moveable_pseudo;
1543 1.12 mrg
1544 1.12 mrg /* Return the set of registers that would need a caller save if allocno A
1545 1.12 mrg overlapped them. */
1546 1.12 mrg
1547 1.12 mrg inline HARD_REG_SET
1548 1.12 mrg ira_need_caller_save_regs (ira_allocno_t a)
1549 1.12 mrg {
1550 1.12 mrg return call_clobbers_in_region (ALLOCNO_CROSSED_CALLS_ABIS (a),
1551 1.12 mrg ALLOCNO_CROSSED_CALLS_CLOBBERED_REGS (a),
1552 1.12 mrg ALLOCNO_MODE (a));
1553 1.12 mrg }
1554 1.13 mrg
1555 1.13 mrg /* Return true if we would need to save allocno A around a call if we
1556 1.13 mrg assigned hard register REGNO. */
1557 1.13 mrg
1558 1.13 mrg inline bool
1559 1.13 mrg ira_need_caller_save_p (ira_allocno_t a, unsigned int regno)
1560 1.13 mrg {
1561 1.13 mrg if (ALLOCNO_CALLS_CROSSED_NUM (a) == 0)
1562 1.13 mrg return false;
1563 1.13 mrg return call_clobbered_in_region_p (ALLOCNO_CROSSED_CALLS_ABIS (a),
1564 1.13 mrg ALLOCNO_CROSSED_CALLS_CLOBBERED_REGS (a),
1565 1.13 mrg ALLOCNO_MODE (a), regno);
1566 1.13 mrg }
1567 1.13 mrg
1568 1.13 mrg /* Represents the boundary between an allocno in one loop and its parent
1569 1.13 mrg allocno in the enclosing loop. It is usually possible to change a
1570 1.13 mrg register's allocation on this boundary; the class provides routines
1571 1.13 mrg for calculating the cost of such changes. */
1572 1.13 mrg class ira_loop_border_costs
1573 1.13 mrg {
1574 1.13 mrg public:
1575 1.13 mrg ira_loop_border_costs (ira_allocno_t);
1576 1.13 mrg
1577 1.13 mrg int move_between_loops_cost () const;
1578 1.13 mrg int spill_outside_loop_cost () const;
1579 1.13 mrg int spill_inside_loop_cost () const;
1580 1.13 mrg
1581 1.13 mrg private:
1582 1.13 mrg /* The mode and class of the child allocno. */
1583 1.13 mrg machine_mode m_mode;
1584 1.13 mrg reg_class m_class;
1585 1.13 mrg
1586 1.13 mrg /* Sums the frequencies of the entry edges and the exit edges. */
1587 1.13 mrg int m_entry_freq, m_exit_freq;
1588 1.13 mrg };
1589 1.13 mrg
1590 1.13 mrg /* Return the cost of storing the register on entry to the loop and
1591 1.13 mrg loading it back on exit from the loop. This is the cost to use if
1592 1.13 mrg the register is spilled within the loop but is successfully allocated
1593 1.13 mrg in the parent loop. */
1594 1.13 mrg inline int
1595 1.13 mrg ira_loop_border_costs::spill_inside_loop_cost () const
1596 1.13 mrg {
1597 1.13 mrg return (m_entry_freq * ira_memory_move_cost[m_mode][m_class][0]
1598 1.13 mrg + m_exit_freq * ira_memory_move_cost[m_mode][m_class][1]);
1599 1.13 mrg }
1600 1.13 mrg
1601 1.13 mrg /* Return the cost of loading the register on entry to the loop and
1602 1.13 mrg storing it back on exit from the loop. This is the cost to use if
1603 1.13 mrg the register is successfully allocated within the loop but is spilled
1604 1.13 mrg in the parent loop. */
1605 1.13 mrg inline int
1606 1.13 mrg ira_loop_border_costs::spill_outside_loop_cost () const
1607 1.13 mrg {
1608 1.13 mrg return (m_entry_freq * ira_memory_move_cost[m_mode][m_class][1]
1609 1.13 mrg + m_exit_freq * ira_memory_move_cost[m_mode][m_class][0]);
1610 1.13 mrg }
1611 1.13 mrg
1612 1.13 mrg /* Return the cost of moving the pseudo register between different hard
1613 1.13 mrg registers on entry and exit from the loop. This is the cost to use
1614 1.13 mrg if the register is successfully allocated within both this loop and
1615 1.13 mrg the parent loop, but the allocations for the loops differ. */
1616 1.13 mrg inline int
1617 1.13 mrg ira_loop_border_costs::move_between_loops_cost () const
1618 1.13 mrg {
1619 1.13 mrg ira_init_register_move_cost_if_necessary (m_mode);
1620 1.13 mrg auto move_cost = ira_register_move_cost[m_mode][m_class][m_class];
1621 1.13 mrg return move_cost * (m_entry_freq + m_exit_freq);
1622 1.13 mrg }
1623 1.13 mrg
1624 1.13 mrg /* Return true if subloops that contain allocnos for A's register can
1625 1.13 mrg use a different assignment from A. ALLOCATED_P is true for the case
1626 1.13 mrg in which allocation succeeded for A. EXCLUDE_OLD_RELOAD is true if
1627 1.13 mrg we should always return false for non-LRA targets. (This is a hack
1628 1.13 mrg and should be removed along with old reload.) */
1629 1.13 mrg inline bool
1630 1.13 mrg ira_subloop_allocnos_can_differ_p (ira_allocno_t a, bool allocated_p = true,
1631 1.13 mrg bool exclude_old_reload = true)
1632 1.13 mrg {
1633 1.13 mrg if (exclude_old_reload && !ira_use_lra_p)
1634 1.13 mrg return false;
1635 1.13 mrg
1636 1.13 mrg auto regno = ALLOCNO_REGNO (a);
1637 1.13 mrg
1638 1.13 mrg if (pic_offset_table_rtx != NULL
1639 1.13 mrg && regno == (int) REGNO (pic_offset_table_rtx))
1640 1.13 mrg return false;
1641 1.13 mrg
1642 1.13 mrg ira_assert (regno < ira_reg_equiv_len);
1643 1.13 mrg if (ira_equiv_no_lvalue_p (regno))
1644 1.13 mrg return false;
1645 1.13 mrg
1646 1.13 mrg /* Avoid overlapping multi-registers. Moves between them might result
1647 1.13 mrg in wrong code generation. */
1648 1.13 mrg if (allocated_p)
1649 1.13 mrg {
1650 1.13 mrg auto pclass = ira_pressure_class_translate[ALLOCNO_CLASS (a)];
1651 1.13 mrg if (ira_reg_class_max_nregs[pclass][ALLOCNO_MODE (a)] > 1)
1652 1.13 mrg return false;
1653 1.13 mrg }
1654 1.13 mrg
1655 1.13 mrg return true;
1656 1.13 mrg }
1657 1.13 mrg
1658 1.13 mrg /* Return true if we should treat A and SUBLOOP_A as belonging to a
1659 1.13 mrg single region. */
1660 1.13 mrg inline bool
1661 1.13 mrg ira_single_region_allocno_p (ira_allocno_t a, ira_allocno_t subloop_a)
1662 1.13 mrg {
1663 1.13 mrg if (flag_ira_region != IRA_REGION_MIXED)
1664 1.13 mrg return false;
1665 1.13 mrg
1666 1.13 mrg if (ALLOCNO_MIGHT_CONFLICT_WITH_PARENT_P (subloop_a))
1667 1.13 mrg return false;
1668 1.13 mrg
1669 1.13 mrg auto rclass = ALLOCNO_CLASS (a);
1670 1.13 mrg auto pclass = ira_pressure_class_translate[rclass];
1671 1.13 mrg auto loop_used_regs = ALLOCNO_LOOP_TREE_NODE (a)->reg_pressure[pclass];
1672 1.13 mrg return loop_used_regs <= ira_class_hard_regs_num[pclass];
1673 1.13 mrg }
1674 1.13 mrg
1675 1.13 mrg /* Return the set of all hard registers that conflict with A. */
1676 1.13 mrg inline HARD_REG_SET
1677 1.13 mrg ira_total_conflict_hard_regs (ira_allocno_t a)
1678 1.13 mrg {
1679 1.13 mrg auto obj_0 = ALLOCNO_OBJECT (a, 0);
1680 1.13 mrg HARD_REG_SET conflicts = OBJECT_TOTAL_CONFLICT_HARD_REGS (obj_0);
1681 1.13 mrg for (int i = 1; i < ALLOCNO_NUM_OBJECTS (a); i++)
1682 1.13 mrg conflicts |= OBJECT_TOTAL_CONFLICT_HARD_REGS (ALLOCNO_OBJECT (a, i));
1683 1.13 mrg return conflicts;
1684 1.13 mrg }
1685 1.13 mrg
1686 1.13 mrg /* Return the cost of saving a caller-saved register before each call
1687 1.13 mrg in A's live range and restoring the same register after each call. */
1688 1.13 mrg inline int
1689 1.13 mrg ira_caller_save_cost (ira_allocno_t a)
1690 1.13 mrg {
1691 1.13 mrg auto mode = ALLOCNO_MODE (a);
1692 1.13 mrg auto rclass = ALLOCNO_CLASS (a);
1693 1.13 mrg return (ALLOCNO_CALL_FREQ (a)
1694 1.13 mrg * (ira_memory_move_cost[mode][rclass][0]
1695 1.13 mrg + ira_memory_move_cost[mode][rclass][1]));
1696 1.13 mrg }
1697 1.13 mrg
1698 1.13 mrg /* A and SUBLOOP_A are allocnos for the same pseudo register, with A's
1699 1.13 mrg loop immediately enclosing SUBLOOP_A's loop. If we allocate to A a
1700 1.13 mrg hard register R that is clobbered by a call in SUBLOOP_A, decide
1701 1.13 mrg which of the following approaches should be used for handling the
1702 1.13 mrg conflict:
1703 1.13 mrg
1704 1.13 mrg (1) Spill R on entry to SUBLOOP_A's loop, assign memory to SUBLOOP_A,
1705 1.13 mrg and restore R on exit from SUBLOOP_A's loop.
1706 1.13 mrg
1707 1.13 mrg (2) Spill R before each necessary call in SUBLOOP_A's live range and
1708 1.13 mrg restore R after each such call.
1709 1.13 mrg
1710 1.13 mrg Return true if (1) is better than (2). SPILL_COST is the cost of
1711 1.5 mrg doing (1). */
1712 inline bool
1713 ira_caller_save_loop_spill_p (ira_allocno_t a, ira_allocno_t subloop_a,
1714 int spill_cost)
1715 {
1716 if (!ira_subloop_allocnos_can_differ_p (a))
1717 return false;
1718
1719 /* Calculate the cost of saving a call-clobbered register
1720 before each call and restoring it afterwards. */
1721 int call_cost = ira_caller_save_cost (subloop_a);
1722 return call_cost && call_cost >= spill_cost;
1723 }
1724
1725 #endif /* GCC_IRA_INT_H */
1726