ira-int.h revision 1.7 1 1.1 mrg /* Integrated Register Allocator (IRA) intercommunication header file.
2 1.7 mrg Copyright (C) 2006-2016 Free Software Foundation, Inc.
3 1.1 mrg Contributed by Vladimir Makarov <vmakarov (at) redhat.com>.
4 1.1 mrg
5 1.1 mrg This file is part of GCC.
6 1.1 mrg
7 1.1 mrg GCC is free software; you can redistribute it and/or modify it under
8 1.1 mrg the terms of the GNU General Public License as published by the Free
9 1.1 mrg Software Foundation; either version 3, or (at your option) any later
10 1.1 mrg version.
11 1.1 mrg
12 1.1 mrg GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13 1.1 mrg WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 1.1 mrg FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15 1.1 mrg for more details.
16 1.1 mrg
17 1.1 mrg You should have received a copy of the GNU General Public License
18 1.1 mrg along with GCC; see the file COPYING3. If not see
19 1.1 mrg <http://www.gnu.org/licenses/>. */
20 1.1 mrg
21 1.5 mrg #ifndef GCC_IRA_INT_H
22 1.5 mrg #define GCC_IRA_INT_H
23 1.5 mrg
24 1.7 mrg #include "recog.h"
25 1.1 mrg
26 1.1 mrg /* To provide consistency in naming, all IRA external variables,
27 1.1 mrg functions, common typedefs start with prefix ira_. */
28 1.1 mrg
29 1.7 mrg #if CHECKING_P
30 1.1 mrg #define ENABLE_IRA_CHECKING
31 1.1 mrg #endif
32 1.1 mrg
33 1.1 mrg #ifdef ENABLE_IRA_CHECKING
34 1.1 mrg #define ira_assert(c) gcc_assert (c)
35 1.1 mrg #else
36 1.1 mrg /* Always define and include C, so that warnings for empty body in an
37 1.5 mrg 'if' statement and unused variable do not occur. */
38 1.1 mrg #define ira_assert(c) ((void)(0 && (c)))
39 1.1 mrg #endif
40 1.1 mrg
41 1.1 mrg /* Compute register frequency from edge frequency FREQ. It is
42 1.1 mrg analogous to REG_FREQ_FROM_BB. When optimizing for size, or
43 1.1 mrg profile driven feedback is available and the function is never
44 1.1 mrg executed, frequency is always equivalent. Otherwise rescale the
45 1.1 mrg edge frequency. */
46 1.5 mrg #define REG_FREQ_FROM_EDGE_FREQ(freq) \
47 1.5 mrg (optimize_function_for_size_p (cfun) \
48 1.5 mrg ? REG_FREQ_MAX : (freq * REG_FREQ_MAX / BB_FREQ_MAX) \
49 1.1 mrg ? (freq * REG_FREQ_MAX / BB_FREQ_MAX) : 1)
50 1.1 mrg
51 1.1 mrg /* A modified value of flag `-fira-verbose' used internally. */
52 1.1 mrg extern int internal_flag_ira_verbose;
53 1.1 mrg
54 1.1 mrg /* Dump file of the allocator if it is not NULL. */
55 1.1 mrg extern FILE *ira_dump_file;
56 1.1 mrg
57 1.1 mrg /* Typedefs for pointers to allocno live range, allocno, and copy of
58 1.1 mrg allocnos. */
59 1.3 mrg typedef struct live_range *live_range_t;
60 1.1 mrg typedef struct ira_allocno *ira_allocno_t;
61 1.5 mrg typedef struct ira_allocno_pref *ira_pref_t;
62 1.1 mrg typedef struct ira_allocno_copy *ira_copy_t;
63 1.3 mrg typedef struct ira_object *ira_object_t;
64 1.1 mrg
65 1.1 mrg /* Definition of vector of allocnos and copies. */
66 1.1 mrg
67 1.1 mrg /* Typedef for pointer to the subsequent structure. */
68 1.1 mrg typedef struct ira_loop_tree_node *ira_loop_tree_node_t;
69 1.1 mrg
70 1.3 mrg typedef unsigned short move_table[N_REG_CLASSES];
71 1.3 mrg
72 1.1 mrg /* In general case, IRA is a regional allocator. The regions are
73 1.1 mrg nested and form a tree. Currently regions are natural loops. The
74 1.1 mrg following structure describes loop tree node (representing basic
75 1.1 mrg block or loop). We need such tree because the loop tree from
76 1.1 mrg cfgloop.h is not convenient for the optimization: basic blocks are
77 1.1 mrg not a part of the tree from cfgloop.h. We also use the nodes for
78 1.1 mrg storing additional information about basic blocks/loops for the
79 1.1 mrg register allocation purposes. */
80 1.1 mrg struct ira_loop_tree_node
81 1.1 mrg {
82 1.1 mrg /* The node represents basic block if children == NULL. */
83 1.1 mrg basic_block bb; /* NULL for loop. */
84 1.3 mrg /* NULL for BB or for loop tree root if we did not build CFG loop tree. */
85 1.3 mrg struct loop *loop;
86 1.1 mrg /* NEXT/SUBLOOP_NEXT is the next node/loop-node of the same parent.
87 1.1 mrg SUBLOOP_NEXT is always NULL for BBs. */
88 1.1 mrg ira_loop_tree_node_t subloop_next, next;
89 1.1 mrg /* CHILDREN/SUBLOOPS is the first node/loop-node immediately inside
90 1.1 mrg the node. They are NULL for BBs. */
91 1.1 mrg ira_loop_tree_node_t subloops, children;
92 1.1 mrg /* The node immediately containing given node. */
93 1.1 mrg ira_loop_tree_node_t parent;
94 1.1 mrg
95 1.1 mrg /* Loop level in range [0, ira_loop_tree_height). */
96 1.1 mrg int level;
97 1.1 mrg
98 1.1 mrg /* All the following members are defined only for nodes representing
99 1.1 mrg loops. */
100 1.1 mrg
101 1.3 mrg /* The loop number from CFG loop tree. The root number is 0. */
102 1.3 mrg int loop_num;
103 1.3 mrg
104 1.1 mrg /* True if the loop was marked for removal from the register
105 1.1 mrg allocation. */
106 1.1 mrg bool to_remove_p;
107 1.1 mrg
108 1.1 mrg /* Allocnos in the loop corresponding to their regnos. If it is
109 1.1 mrg NULL the loop does not form a separate register allocation region
110 1.1 mrg (e.g. because it has abnormal enter/exit edges and we can not put
111 1.1 mrg code for register shuffling on the edges if a different
112 1.1 mrg allocation is used for a pseudo-register on different sides of
113 1.1 mrg the edges). Caps are not in the map (remember we can have more
114 1.1 mrg one cap with the same regno in a region). */
115 1.1 mrg ira_allocno_t *regno_allocno_map;
116 1.1 mrg
117 1.1 mrg /* True if there is an entry to given loop not from its parent (or
118 1.1 mrg grandparent) basic block. For example, it is possible for two
119 1.1 mrg adjacent loops inside another loop. */
120 1.1 mrg bool entered_from_non_parent_p;
121 1.1 mrg
122 1.1 mrg /* Maximal register pressure inside loop for given register class
123 1.3 mrg (defined only for the pressure classes). */
124 1.1 mrg int reg_pressure[N_REG_CLASSES];
125 1.1 mrg
126 1.1 mrg /* Numbers of allocnos referred or living in the loop node (except
127 1.1 mrg for its subloops). */
128 1.1 mrg bitmap all_allocnos;
129 1.1 mrg
130 1.1 mrg /* Numbers of allocnos living at the loop borders. */
131 1.1 mrg bitmap border_allocnos;
132 1.1 mrg
133 1.1 mrg /* Regnos of pseudos modified in the loop node (including its
134 1.1 mrg subloops). */
135 1.1 mrg bitmap modified_regnos;
136 1.1 mrg
137 1.1 mrg /* Numbers of copies referred in the corresponding loop. */
138 1.1 mrg bitmap local_copies;
139 1.1 mrg };
140 1.1 mrg
141 1.1 mrg /* The root of the loop tree corresponding to the all function. */
142 1.1 mrg extern ira_loop_tree_node_t ira_loop_tree_root;
143 1.1 mrg
144 1.1 mrg /* Height of the loop tree. */
145 1.1 mrg extern int ira_loop_tree_height;
146 1.1 mrg
147 1.1 mrg /* All nodes representing basic blocks are referred through the
148 1.1 mrg following array. We can not use basic block member `aux' for this
149 1.1 mrg because it is used for insertion of insns on edges. */
150 1.1 mrg extern ira_loop_tree_node_t ira_bb_nodes;
151 1.1 mrg
152 1.1 mrg /* Two access macros to the nodes representing basic blocks. */
153 1.1 mrg #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
154 1.1 mrg #define IRA_BB_NODE_BY_INDEX(index) __extension__ \
155 1.3 mrg (({ ira_loop_tree_node_t _node = (&ira_bb_nodes[index]); \
156 1.1 mrg if (_node->children != NULL || _node->loop != NULL || _node->bb == NULL)\
157 1.1 mrg { \
158 1.1 mrg fprintf (stderr, \
159 1.1 mrg "\n%s: %d: error in %s: it is not a block node\n", \
160 1.1 mrg __FILE__, __LINE__, __FUNCTION__); \
161 1.1 mrg gcc_unreachable (); \
162 1.1 mrg } \
163 1.1 mrg _node; }))
164 1.1 mrg #else
165 1.1 mrg #define IRA_BB_NODE_BY_INDEX(index) (&ira_bb_nodes[index])
166 1.1 mrg #endif
167 1.1 mrg
168 1.1 mrg #define IRA_BB_NODE(bb) IRA_BB_NODE_BY_INDEX ((bb)->index)
169 1.1 mrg
170 1.1 mrg /* All nodes representing loops are referred through the following
171 1.1 mrg array. */
172 1.1 mrg extern ira_loop_tree_node_t ira_loop_nodes;
173 1.1 mrg
174 1.1 mrg /* Two access macros to the nodes representing loops. */
175 1.1 mrg #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
176 1.1 mrg #define IRA_LOOP_NODE_BY_INDEX(index) __extension__ \
177 1.3 mrg (({ ira_loop_tree_node_t const _node = (&ira_loop_nodes[index]); \
178 1.3 mrg if (_node->children == NULL || _node->bb != NULL \
179 1.3 mrg || (_node->loop == NULL && current_loops != NULL)) \
180 1.1 mrg { \
181 1.1 mrg fprintf (stderr, \
182 1.1 mrg "\n%s: %d: error in %s: it is not a loop node\n", \
183 1.1 mrg __FILE__, __LINE__, __FUNCTION__); \
184 1.1 mrg gcc_unreachable (); \
185 1.1 mrg } \
186 1.1 mrg _node; }))
187 1.1 mrg #else
188 1.1 mrg #define IRA_LOOP_NODE_BY_INDEX(index) (&ira_loop_nodes[index])
189 1.1 mrg #endif
190 1.1 mrg
191 1.1 mrg #define IRA_LOOP_NODE(loop) IRA_LOOP_NODE_BY_INDEX ((loop)->num)
192 1.1 mrg
193 1.1 mrg
194 1.1 mrg /* The structure describes program points where a given allocno lives.
196 1.3 mrg If the live ranges of two allocnos are intersected, the allocnos
197 1.3 mrg are in conflict. */
198 1.1 mrg struct live_range
199 1.3 mrg {
200 1.3 mrg /* Object whose live range is described by given structure. */
201 1.1 mrg ira_object_t object;
202 1.1 mrg /* Program point range. */
203 1.1 mrg int start, finish;
204 1.1 mrg /* Next structure describing program points where the allocno
205 1.3 mrg lives. */
206 1.1 mrg live_range_t next;
207 1.3 mrg /* Pointer to structures with the same start/finish. */
208 1.1 mrg live_range_t start_next, finish_next;
209 1.1 mrg };
210 1.1 mrg
211 1.1 mrg /* Program points are enumerated by numbers from range
212 1.1 mrg 0..IRA_MAX_POINT-1. There are approximately two times more program
213 1.1 mrg points than insns. Program points are places in the program where
214 1.1 mrg liveness info can be changed. In most general case (there are more
215 1.1 mrg complicated cases too) some program points correspond to places
216 1.1 mrg where input operand dies and other ones correspond to places where
217 1.1 mrg output operands are born. */
218 1.1 mrg extern int ira_max_point;
219 1.1 mrg
220 1.1 mrg /* Arrays of size IRA_MAX_POINT mapping a program point to the allocno
221 1.3 mrg live ranges with given start/finish point. */
222 1.3 mrg extern live_range_t *ira_start_point_ranges, *ira_finish_point_ranges;
223 1.3 mrg
224 1.3 mrg /* A structure representing conflict information for an allocno
225 1.3 mrg (or one of its subwords). */
226 1.3 mrg struct ira_object
227 1.3 mrg {
228 1.3 mrg /* The allocno associated with this record. */
229 1.3 mrg ira_allocno_t allocno;
230 1.3 mrg /* Vector of accumulated conflicting conflict_redords with NULL end
231 1.3 mrg marker (if OBJECT_CONFLICT_VEC_P is true) or conflict bit vector
232 1.3 mrg otherwise. */
233 1.3 mrg void *conflicts_array;
234 1.3 mrg /* Pointer to structures describing at what program point the
235 1.3 mrg object lives. We always maintain the list in such way that *the
236 1.3 mrg ranges in the list are not intersected and ordered by decreasing
237 1.3 mrg their program points*. */
238 1.3 mrg live_range_t live_ranges;
239 1.3 mrg /* The subword within ALLOCNO which is represented by this object.
240 1.3 mrg Zero means the lowest-order subword (or the entire allocno in case
241 1.3 mrg it is not being tracked in subwords). */
242 1.3 mrg int subword;
243 1.3 mrg /* Allocated size of the conflicts array. */
244 1.3 mrg unsigned int conflicts_array_size;
245 1.3 mrg /* A unique number for every instance of this structure, which is used
246 1.3 mrg to represent it in conflict bit vectors. */
247 1.3 mrg int id;
248 1.3 mrg /* Before building conflicts, MIN and MAX are initialized to
249 1.3 mrg correspondingly minimal and maximal points of the accumulated
250 1.3 mrg live ranges. Afterwards, they hold the minimal and maximal ids
251 1.3 mrg of other ira_objects that this one can conflict with. */
252 1.3 mrg int min, max;
253 1.3 mrg /* Initial and accumulated hard registers conflicting with this
254 1.3 mrg object and as a consequences can not be assigned to the allocno.
255 1.3 mrg All non-allocatable hard regs and hard regs of register classes
256 1.3 mrg different from given allocno one are included in the sets. */
257 1.3 mrg HARD_REG_SET conflict_hard_regs, total_conflict_hard_regs;
258 1.3 mrg /* Number of accumulated conflicts in the vector of conflicting
259 1.3 mrg objects. */
260 1.3 mrg int num_accumulated_conflicts;
261 1.3 mrg /* TRUE if conflicts are represented by a vector of pointers to
262 1.3 mrg ira_object structures. Otherwise, we use a bit vector indexed
263 1.3 mrg by conflict ID numbers. */
264 1.3 mrg unsigned int conflict_vec_p : 1;
265 1.1 mrg };
266 1.1 mrg
267 1.1 mrg /* A structure representing an allocno (allocation entity). Allocno
268 1.1 mrg represents a pseudo-register in an allocation region. If
269 1.1 mrg pseudo-register does not live in a region but it lives in the
270 1.1 mrg nested regions, it is represented in the region by special allocno
271 1.1 mrg called *cap*. There may be more one cap representing the same
272 1.1 mrg pseudo-register in region. It means that the corresponding
273 1.1 mrg pseudo-register lives in more one non-intersected subregion. */
274 1.1 mrg struct ira_allocno
275 1.1 mrg {
276 1.1 mrg /* The allocno order number starting with 0. Each allocno has an
277 1.1 mrg unique number and the number is never changed for the
278 1.1 mrg allocno. */
279 1.1 mrg int num;
280 1.1 mrg /* Regno for allocno or cap. */
281 1.1 mrg int regno;
282 1.1 mrg /* Mode of the allocno which is the mode of the corresponding
283 1.3 mrg pseudo-register. */
284 1.5 mrg ENUM_BITFIELD (machine_mode) mode : 8;
285 1.5 mrg /* Widest mode of the allocno which in at least one case could be
286 1.5 mrg for paradoxical subregs where wmode > mode. */
287 1.3 mrg ENUM_BITFIELD (machine_mode) wmode : 8;
288 1.3 mrg /* Register class which should be used for allocation for given
289 1.3 mrg allocno. NO_REGS means that we should use memory. */
290 1.3 mrg ENUM_BITFIELD (reg_class) aclass : 16;
291 1.3 mrg /* During the reload, value TRUE means that we should not reassign a
292 1.3 mrg hard register to the allocno got memory earlier. It is set up
293 1.3 mrg when we removed memory-memory move insn before each iteration of
294 1.3 mrg the reload. */
295 1.3 mrg unsigned int dont_reassign_p : 1;
296 1.3 mrg #ifdef STACK_REGS
297 1.3 mrg /* Set to TRUE if allocno can't be assigned to the stack hard
298 1.3 mrg register correspondingly in this region and area including the
299 1.3 mrg region and all its subregions recursively. */
300 1.3 mrg unsigned int no_stack_reg_p : 1, total_no_stack_reg_p : 1;
301 1.3 mrg #endif
302 1.3 mrg /* TRUE value means that there is no sense to spill the allocno
303 1.3 mrg during coloring because the spill will result in additional
304 1.3 mrg reloads in reload pass. */
305 1.3 mrg unsigned int bad_spill_p : 1;
306 1.3 mrg /* TRUE if a hard register or memory has been assigned to the
307 1.3 mrg allocno. */
308 1.3 mrg unsigned int assigned_p : 1;
309 1.3 mrg /* TRUE if conflicts for given allocno are represented by vector of
310 1.3 mrg pointers to the conflicting allocnos. Otherwise, we use a bit
311 1.3 mrg vector where a bit with given index represents allocno with the
312 1.3 mrg same number. */
313 1.1 mrg unsigned int conflict_vec_p : 1;
314 1.1 mrg /* Hard register assigned to given allocno. Negative value means
315 1.1 mrg that memory was allocated to the allocno. During the reload,
316 1.1 mrg spilled allocno has value equal to the corresponding stack slot
317 1.1 mrg number (0, ...) - 2. Value -1 is used for allocnos spilled by the
318 1.1 mrg reload (at this point pseudo-register has only one allocno) which
319 1.5 mrg did not get stack slot yet. */
320 1.1 mrg signed int hard_regno : 16;
321 1.1 mrg /* Allocnos with the same regno are linked by the following member.
322 1.1 mrg Allocnos corresponding to inner loops are first in the list (it
323 1.1 mrg corresponds to depth-first traverse of the loops). */
324 1.1 mrg ira_allocno_t next_regno_allocno;
325 1.1 mrg /* There may be different allocnos with the same regno in different
326 1.1 mrg regions. Allocnos are bound to the corresponding loop tree node.
327 1.1 mrg Pseudo-register may have only one regular allocno with given loop
328 1.1 mrg tree node but more than one cap (see comments above). */
329 1.1 mrg ira_loop_tree_node_t loop_tree_node;
330 1.1 mrg /* Accumulated usage references of the allocno. Here and below,
331 1.1 mrg word 'accumulated' means info for given region and all nested
332 1.1 mrg subregions. In this case, 'accumulated' means sum of references
333 1.1 mrg of the corresponding pseudo-register in this region and in all
334 1.1 mrg nested subregions recursively. */
335 1.1 mrg int nrefs;
336 1.1 mrg /* Accumulated frequency of usage of the allocno. */
337 1.1 mrg int freq;
338 1.3 mrg /* Minimal accumulated and updated costs of usage register of the
339 1.3 mrg allocno class. */
340 1.1 mrg int class_cost, updated_class_cost;
341 1.1 mrg /* Minimal accumulated, and updated costs of memory for the allocno.
342 1.1 mrg At the allocation start, the original and updated costs are
343 1.1 mrg equal. The updated cost may be changed after finishing
344 1.1 mrg allocation in a region and starting allocation in a subregion.
345 1.1 mrg The change reflects the cost of spill/restore code on the
346 1.1 mrg subregion border if we assign memory to the pseudo in the
347 1.1 mrg subregion. */
348 1.1 mrg int memory_cost, updated_memory_cost;
349 1.1 mrg /* Accumulated number of points where the allocno lives and there is
350 1.1 mrg excess pressure for its class. Excess pressure for a register
351 1.1 mrg class at some point means that there are more allocnos of given
352 1.1 mrg register class living at the point than number of hard-registers
353 1.1 mrg of the class available for the allocation. */
354 1.5 mrg int excess_pressure_points_num;
355 1.5 mrg /* Allocno hard reg preferences. */
356 1.1 mrg ira_pref_t allocno_prefs;
357 1.1 mrg /* Copies to other non-conflicting allocnos. The copies can
358 1.1 mrg represent move insn or potential move insn usually because of two
359 1.1 mrg operand insn constraints. */
360 1.1 mrg ira_copy_t allocno_copies;
361 1.1 mrg /* It is a allocno (cap) representing given allocno on upper loop tree
362 1.1 mrg level. */
363 1.1 mrg ira_allocno_t cap;
364 1.1 mrg /* It is a link to allocno (cap) on lower loop level represented by
365 1.1 mrg given cap. Null if given allocno is not a cap. */
366 1.3 mrg ira_allocno_t cap_member;
367 1.3 mrg /* The number of objects tracked in the following array. */
368 1.3 mrg int num_objects;
369 1.3 mrg /* An array of structures describing conflict information and live
370 1.3 mrg ranges for each object associated with the allocno. There may be
371 1.3 mrg more than one such object in cases where the allocno represents a
372 1.3 mrg multi-word register. */
373 1.1 mrg ira_object_t objects[2];
374 1.1 mrg /* Accumulated frequency of calls which given allocno
375 1.1 mrg intersects. */
376 1.1 mrg int call_freq;
377 1.1 mrg /* Accumulated number of the intersected calls. */
378 1.3 mrg int calls_crossed_num;
379 1.3 mrg /* The number of calls across which it is live, but which should not
380 1.3 mrg affect register preferences. */
381 1.5 mrg int cheap_calls_crossed_num;
382 1.5 mrg /* Registers clobbered by intersected calls. */
383 1.1 mrg HARD_REG_SET crossed_calls_clobbered_regs;
384 1.3 mrg /* Array of usage costs (accumulated and the one updated during
385 1.1 mrg coloring) for each hard register of the allocno class. The
386 1.3 mrg member value can be NULL if all costs are the same and equal to
387 1.1 mrg CLASS_COST. For example, the costs of two different hard
388 1.1 mrg registers can be different if one hard register is callee-saved
389 1.1 mrg and another one is callee-used and the allocno lives through
390 1.1 mrg calls. Another example can be case when for some insn the
391 1.1 mrg corresponding pseudo-register value should be put in specific
392 1.3 mrg register class (e.g. AREG for x86) which is a strict subset of
393 1.3 mrg the allocno class (GENERAL_REGS for x86). We have updated costs
394 1.3 mrg to reflect the situation when the usage cost of a hard register
395 1.3 mrg is decreased because the allocno is connected to another allocno
396 1.3 mrg by a copy and the another allocno has been assigned to the hard
397 1.1 mrg register. */
398 1.1 mrg int *hard_reg_costs, *updated_hard_reg_costs;
399 1.1 mrg /* Array of decreasing costs (accumulated and the one updated during
400 1.3 mrg coloring) for allocnos conflicting with given allocno for hard
401 1.3 mrg regno of the allocno class. The member value can be NULL if all
402 1.3 mrg costs are the same. These costs are used to reflect preferences
403 1.3 mrg of other allocnos not assigned yet during assigning to given
404 1.1 mrg allocno. */
405 1.3 mrg int *conflict_hard_reg_costs, *updated_conflict_hard_reg_costs;
406 1.3 mrg /* Different additional data. It is used to decrease size of
407 1.3 mrg allocno data footprint. */
408 1.1 mrg void *add_data;
409 1.1 mrg };
410 1.3 mrg
411 1.1 mrg
412 1.1 mrg /* All members of the allocno structures should be accessed only
413 1.1 mrg through the following macros. */
414 1.1 mrg #define ALLOCNO_NUM(A) ((A)->num)
415 1.1 mrg #define ALLOCNO_REGNO(A) ((A)->regno)
416 1.1 mrg #define ALLOCNO_REG(A) ((A)->reg)
417 1.1 mrg #define ALLOCNO_NEXT_REGNO_ALLOCNO(A) ((A)->next_regno_allocno)
418 1.1 mrg #define ALLOCNO_LOOP_TREE_NODE(A) ((A)->loop_tree_node)
419 1.1 mrg #define ALLOCNO_CAP(A) ((A)->cap)
420 1.1 mrg #define ALLOCNO_CAP_MEMBER(A) ((A)->cap_member)
421 1.1 mrg #define ALLOCNO_NREFS(A) ((A)->nrefs)
422 1.1 mrg #define ALLOCNO_FREQ(A) ((A)->freq)
423 1.1 mrg #define ALLOCNO_HARD_REGNO(A) ((A)->hard_regno)
424 1.1 mrg #define ALLOCNO_CALL_FREQ(A) ((A)->call_freq)
425 1.3 mrg #define ALLOCNO_CALLS_CROSSED_NUM(A) ((A)->calls_crossed_num)
426 1.5 mrg #define ALLOCNO_CHEAP_CALLS_CROSSED_NUM(A) ((A)->cheap_calls_crossed_num)
427 1.5 mrg #define ALLOCNO_CROSSED_CALLS_CLOBBERED_REGS(A) \
428 1.1 mrg ((A)->crossed_calls_clobbered_regs)
429 1.1 mrg #define ALLOCNO_MEM_OPTIMIZED_DEST(A) ((A)->mem_optimized_dest)
430 1.1 mrg #define ALLOCNO_MEM_OPTIMIZED_DEST_P(A) ((A)->mem_optimized_dest_p)
431 1.1 mrg #define ALLOCNO_SOMEWHERE_RENAMED_P(A) ((A)->somewhere_renamed_p)
432 1.1 mrg #define ALLOCNO_CHILD_RENAMED_P(A) ((A)->child_renamed_p)
433 1.1 mrg #define ALLOCNO_DONT_REASSIGN_P(A) ((A)->dont_reassign_p)
434 1.1 mrg #ifdef STACK_REGS
435 1.1 mrg #define ALLOCNO_NO_STACK_REG_P(A) ((A)->no_stack_reg_p)
436 1.1 mrg #define ALLOCNO_TOTAL_NO_STACK_REG_P(A) ((A)->total_no_stack_reg_p)
437 1.1 mrg #endif
438 1.1 mrg #define ALLOCNO_BAD_SPILL_P(A) ((A)->bad_spill_p)
439 1.1 mrg #define ALLOCNO_ASSIGNED_P(A) ((A)->assigned_p)
440 1.5 mrg #define ALLOCNO_MODE(A) ((A)->mode)
441 1.5 mrg #define ALLOCNO_WMODE(A) ((A)->wmode)
442 1.1 mrg #define ALLOCNO_PREFS(A) ((A)->allocno_prefs)
443 1.1 mrg #define ALLOCNO_COPIES(A) ((A)->allocno_copies)
444 1.1 mrg #define ALLOCNO_HARD_REG_COSTS(A) ((A)->hard_reg_costs)
445 1.1 mrg #define ALLOCNO_UPDATED_HARD_REG_COSTS(A) ((A)->updated_hard_reg_costs)
446 1.1 mrg #define ALLOCNO_CONFLICT_HARD_REG_COSTS(A) \
447 1.1 mrg ((A)->conflict_hard_reg_costs)
448 1.1 mrg #define ALLOCNO_UPDATED_CONFLICT_HARD_REG_COSTS(A) \
449 1.3 mrg ((A)->updated_conflict_hard_reg_costs)
450 1.3 mrg #define ALLOCNO_CLASS(A) ((A)->aclass)
451 1.3 mrg #define ALLOCNO_CLASS_COST(A) ((A)->class_cost)
452 1.1 mrg #define ALLOCNO_UPDATED_CLASS_COST(A) ((A)->updated_class_cost)
453 1.1 mrg #define ALLOCNO_MEMORY_COST(A) ((A)->memory_cost)
454 1.3 mrg #define ALLOCNO_UPDATED_MEMORY_COST(A) ((A)->updated_memory_cost)
455 1.3 mrg #define ALLOCNO_EXCESS_PRESSURE_POINTS_NUM(A) \
456 1.3 mrg ((A)->excess_pressure_points_num)
457 1.3 mrg #define ALLOCNO_OBJECT(A,N) ((A)->objects[N])
458 1.3 mrg #define ALLOCNO_NUM_OBJECTS(A) ((A)->num_objects)
459 1.3 mrg #define ALLOCNO_ADD_DATA(A) ((A)->add_data)
460 1.3 mrg
461 1.3 mrg /* Typedef for pointer to the subsequent structure. */
462 1.3 mrg typedef struct ira_emit_data *ira_emit_data_t;
463 1.3 mrg
464 1.3 mrg /* Allocno bound data used for emit pseudo live range split insns and
465 1.3 mrg to flattening IR. */
466 1.3 mrg struct ira_emit_data
467 1.3 mrg {
468 1.3 mrg /* TRUE if the allocno assigned to memory was a destination of
469 1.3 mrg removed move (see ira-emit.c) at loop exit because the value of
470 1.3 mrg the corresponding pseudo-register is not changed inside the
471 1.3 mrg loop. */
472 1.3 mrg unsigned int mem_optimized_dest_p : 1;
473 1.3 mrg /* TRUE if the corresponding pseudo-register has disjoint live
474 1.3 mrg ranges and the other allocnos of the pseudo-register except this
475 1.3 mrg one changed REG. */
476 1.3 mrg unsigned int somewhere_renamed_p : 1;
477 1.3 mrg /* TRUE if allocno with the same REGNO in a subregion has been
478 1.3 mrg renamed, in other words, got a new pseudo-register. */
479 1.3 mrg unsigned int child_renamed_p : 1;
480 1.3 mrg /* Final rtx representation of the allocno. */
481 1.3 mrg rtx reg;
482 1.3 mrg /* Non NULL if we remove restoring value from given allocno to
483 1.3 mrg MEM_OPTIMIZED_DEST at loop exit (see ira-emit.c) because the
484 1.3 mrg allocno value is not changed inside the loop. */
485 1.3 mrg ira_allocno_t mem_optimized_dest;
486 1.3 mrg };
487 1.3 mrg
488 1.3 mrg #define ALLOCNO_EMIT_DATA(a) ((ira_emit_data_t) ALLOCNO_ADD_DATA (a))
489 1.3 mrg
490 1.3 mrg /* Data used to emit live range split insns and to flattening IR. */
491 1.3 mrg extern ira_emit_data_t ira_allocno_emit_data;
492 1.3 mrg
493 1.3 mrg /* Abbreviation for frequent emit data access. */
494 1.3 mrg static inline rtx
495 1.3 mrg allocno_emit_reg (ira_allocno_t a)
496 1.3 mrg {
497 1.3 mrg return ALLOCNO_EMIT_DATA (a)->reg;
498 1.3 mrg }
499 1.3 mrg
500 1.3 mrg #define OBJECT_ALLOCNO(O) ((O)->allocno)
501 1.3 mrg #define OBJECT_SUBWORD(O) ((O)->subword)
502 1.3 mrg #define OBJECT_CONFLICT_ARRAY(O) ((O)->conflicts_array)
503 1.3 mrg #define OBJECT_CONFLICT_VEC(O) ((ira_object_t *)(O)->conflicts_array)
504 1.3 mrg #define OBJECT_CONFLICT_BITVEC(O) ((IRA_INT_TYPE *)(O)->conflicts_array)
505 1.3 mrg #define OBJECT_CONFLICT_ARRAY_SIZE(O) ((O)->conflicts_array_size)
506 1.3 mrg #define OBJECT_CONFLICT_VEC_P(O) ((O)->conflict_vec_p)
507 1.3 mrg #define OBJECT_NUM_CONFLICTS(O) ((O)->num_accumulated_conflicts)
508 1.3 mrg #define OBJECT_CONFLICT_HARD_REGS(O) ((O)->conflict_hard_regs)
509 1.3 mrg #define OBJECT_TOTAL_CONFLICT_HARD_REGS(O) ((O)->total_conflict_hard_regs)
510 1.3 mrg #define OBJECT_MIN(O) ((O)->min)
511 1.3 mrg #define OBJECT_MAX(O) ((O)->max)
512 1.3 mrg #define OBJECT_CONFLICT_ID(O) ((O)->id)
513 1.1 mrg #define OBJECT_LIVE_RANGES(O) ((O)->live_ranges)
514 1.1 mrg
515 1.1 mrg /* Map regno -> allocnos with given regno (see comments for
516 1.1 mrg allocno member `next_regno_allocno'). */
517 1.1 mrg extern ira_allocno_t *ira_regno_allocno_map;
518 1.1 mrg
519 1.1 mrg /* Array of references to all allocnos. The order number of the
520 1.1 mrg allocno corresponds to the index in the array. Removed allocnos
521 1.1 mrg have NULL element value. */
522 1.1 mrg extern ira_allocno_t *ira_allocnos;
523 1.3 mrg
524 1.1 mrg /* The size of the previous array. */
525 1.1 mrg extern int ira_allocnos_num;
526 1.3 mrg
527 1.3 mrg /* Map a conflict id to its corresponding ira_object structure. */
528 1.3 mrg extern ira_object_t *ira_object_id_map;
529 1.3 mrg
530 1.3 mrg /* The size of the previous array. */
531 1.1 mrg extern int ira_objects_num;
532 1.5 mrg
533 1.5 mrg /* The following structure represents a hard register preference of
534 1.5 mrg allocno. The preference represent move insns or potential move
535 1.5 mrg insns usually because of two operand insn constraints. One move
536 1.5 mrg operand is a hard register. */
537 1.5 mrg struct ira_allocno_pref
538 1.5 mrg {
539 1.5 mrg /* The unique order number of the preference node starting with 0. */
540 1.5 mrg int num;
541 1.5 mrg /* Preferred hard register. */
542 1.5 mrg int hard_regno;
543 1.5 mrg /* Accumulated execution frequency of insns from which the
544 1.5 mrg preference created. */
545 1.5 mrg int freq;
546 1.5 mrg /* Given allocno. */
547 1.5 mrg ira_allocno_t allocno;
548 1.5 mrg /* All preferences with the same allocno are linked by the following
549 1.5 mrg member. */
550 1.5 mrg ira_pref_t next_pref;
551 1.5 mrg };
552 1.5 mrg
553 1.5 mrg /* Array of references to all allocno preferences. The order number
554 1.5 mrg of the preference corresponds to the index in the array. */
555 1.5 mrg extern ira_pref_t *ira_prefs;
556 1.5 mrg
557 1.5 mrg /* Size of the previous array. */
558 1.5 mrg extern int ira_prefs_num;
559 1.1 mrg
560 1.1 mrg /* The following structure represents a copy of two allocnos. The
561 1.1 mrg copies represent move insns or potential move insns usually because
562 1.1 mrg of two operand insn constraints. To remove register shuffle, we
563 1.1 mrg also create copies between allocno which is output of an insn and
564 1.1 mrg allocno becoming dead in the insn. */
565 1.1 mrg struct ira_allocno_copy
566 1.1 mrg {
567 1.1 mrg /* The unique order number of the copy node starting with 0. */
568 1.1 mrg int num;
569 1.1 mrg /* Allocnos connected by the copy. The first allocno should have
570 1.1 mrg smaller order number than the second one. */
571 1.1 mrg ira_allocno_t first, second;
572 1.1 mrg /* Execution frequency of the copy. */
573 1.1 mrg int freq;
574 1.1 mrg bool constraint_p;
575 1.1 mrg /* It is a move insn which is an origin of the copy. The member
576 1.1 mrg value for the copy representing two operand insn constraints or
577 1.1 mrg for the copy created to remove register shuffle is NULL. In last
578 1.1 mrg case the copy frequency is smaller than the corresponding insn
579 1.5 mrg execution frequency. */
580 1.1 mrg rtx_insn *insn;
581 1.1 mrg /* All copies with the same allocno as FIRST are linked by the two
582 1.1 mrg following members. */
583 1.1 mrg ira_copy_t prev_first_allocno_copy, next_first_allocno_copy;
584 1.1 mrg /* All copies with the same allocno as SECOND are linked by the two
585 1.1 mrg following members. */
586 1.1 mrg ira_copy_t prev_second_allocno_copy, next_second_allocno_copy;
587 1.1 mrg /* Region from which given copy is originated. */
588 1.1 mrg ira_loop_tree_node_t loop_tree_node;
589 1.1 mrg };
590 1.1 mrg
591 1.1 mrg /* Array of references to all copies. The order number of the copy
592 1.1 mrg corresponds to the index in the array. Removed copies have NULL
593 1.1 mrg element value. */
594 1.1 mrg extern ira_copy_t *ira_copies;
595 1.1 mrg
596 1.1 mrg /* Size of the previous array. */
597 1.1 mrg extern int ira_copies_num;
598 1.1 mrg
599 1.1 mrg /* The following structure describes a stack slot used for spilled
600 1.1 mrg pseudo-registers. */
601 1.1 mrg struct ira_spilled_reg_stack_slot
602 1.1 mrg {
603 1.3 mrg /* pseudo-registers assigned to the stack slot. */
604 1.1 mrg bitmap_head spilled_regs;
605 1.1 mrg /* RTL representation of the stack slot. */
606 1.1 mrg rtx mem;
607 1.1 mrg /* Size of the stack slot. */
608 1.1 mrg unsigned int width;
609 1.1 mrg };
610 1.1 mrg
611 1.1 mrg /* The number of elements in the following array. */
612 1.1 mrg extern int ira_spilled_reg_stack_slots_num;
613 1.1 mrg
614 1.1 mrg /* The following array contains info about spilled pseudo-registers
615 1.1 mrg stack slots used in current function so far. */
616 1.1 mrg extern struct ira_spilled_reg_stack_slot *ira_spilled_reg_stack_slots;
617 1.1 mrg
618 1.1 mrg /* Correspondingly overall cost of the allocation, cost of the
619 1.1 mrg allocnos assigned to hard-registers, cost of the allocnos assigned
620 1.1 mrg to memory, cost of loads, stores and register move insns generated
621 1.5 mrg for pseudo-register live range splitting (see ira-emit.c). */
622 1.5 mrg extern int64_t ira_overall_cost;
623 1.5 mrg extern int64_t ira_reg_cost, ira_mem_cost;
624 1.1 mrg extern int64_t ira_load_cost, ira_store_cost, ira_shuffle_cost;
625 1.1 mrg extern int ira_move_loops_num, ira_additional_jumps_num;
626 1.3 mrg
627 1.3 mrg
628 1.3 mrg /* This page contains a bitset implementation called 'min/max sets' used to
630 1.3 mrg record conflicts in IRA.
631 1.3 mrg They are named min/maxs set since we keep track of a minimum and a maximum
632 1.3 mrg bit number for each set representing the bounds of valid elements. Otherwise,
633 1.3 mrg the implementation resembles sbitmaps in that we store an array of integers
634 1.3 mrg whose bits directly represent the members of the set. */
635 1.3 mrg
636 1.1 mrg /* The type used as elements in the array, and the number of bits in
637 1.1 mrg this type. */
638 1.1 mrg
639 1.1 mrg #define IRA_INT_BITS HOST_BITS_PER_WIDE_INT
640 1.1 mrg #define IRA_INT_TYPE HOST_WIDE_INT
641 1.1 mrg
642 1.1 mrg /* Set, clear or test bit number I in R, a bit vector of elements with
643 1.1 mrg minimal index and maximal index equal correspondingly to MIN and
644 1.1 mrg MAX. */
645 1.3 mrg #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
646 1.1 mrg
647 1.1 mrg #define SET_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
648 1.1 mrg (({ int _min = (MIN), _max = (MAX), _i = (I); \
649 1.1 mrg if (_i < _min || _i > _max) \
650 1.1 mrg { \
651 1.1 mrg fprintf (stderr, \
652 1.1 mrg "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
653 1.1 mrg __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
654 1.1 mrg gcc_unreachable (); \
655 1.1 mrg } \
656 1.1 mrg ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
657 1.1 mrg |= ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
658 1.3 mrg
659 1.1 mrg
660 1.1 mrg #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
661 1.1 mrg (({ int _min = (MIN), _max = (MAX), _i = (I); \
662 1.1 mrg if (_i < _min || _i > _max) \
663 1.1 mrg { \
664 1.1 mrg fprintf (stderr, \
665 1.1 mrg "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
666 1.1 mrg __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
667 1.1 mrg gcc_unreachable (); \
668 1.1 mrg } \
669 1.1 mrg ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
670 1.3 mrg &= ~((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
671 1.1 mrg
672 1.1 mrg #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
673 1.1 mrg (({ int _min = (MIN), _max = (MAX), _i = (I); \
674 1.1 mrg if (_i < _min || _i > _max) \
675 1.1 mrg { \
676 1.1 mrg fprintf (stderr, \
677 1.1 mrg "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
678 1.1 mrg __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
679 1.1 mrg gcc_unreachable (); \
680 1.1 mrg } \
681 1.1 mrg ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
682 1.1 mrg & ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
683 1.1 mrg
684 1.3 mrg #else
685 1.1 mrg
686 1.1 mrg #define SET_MINMAX_SET_BIT(R, I, MIN, MAX) \
687 1.1 mrg ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
688 1.3 mrg |= ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
689 1.1 mrg
690 1.1 mrg #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX) \
691 1.1 mrg ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
692 1.3 mrg &= ~((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
693 1.1 mrg
694 1.1 mrg #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX) \
695 1.1 mrg ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
696 1.1 mrg & ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
697 1.1 mrg
698 1.3 mrg #endif
699 1.5 mrg
700 1.1 mrg /* The iterator for min/max sets. */
701 1.3 mrg struct minmax_set_iterator {
702 1.1 mrg
703 1.1 mrg /* Array containing the bit vector. */
704 1.1 mrg IRA_INT_TYPE *vec;
705 1.1 mrg
706 1.1 mrg /* The number of the current element in the vector. */
707 1.1 mrg unsigned int word_num;
708 1.1 mrg
709 1.1 mrg /* The number of bits in the bit vector. */
710 1.1 mrg unsigned int nel;
711 1.1 mrg
712 1.1 mrg /* The current bit index of the bit vector. */
713 1.1 mrg unsigned int bit_num;
714 1.1 mrg
715 1.1 mrg /* Index corresponding to the 1st bit of the bit vector. */
716 1.1 mrg int start_val;
717 1.1 mrg
718 1.5 mrg /* The word of the bit vector currently visited. */
719 1.1 mrg unsigned IRA_INT_TYPE word;
720 1.3 mrg };
721 1.3 mrg
722 1.1 mrg /* Initialize the iterator I for bit vector VEC containing minimal and
723 1.3 mrg maximal values MIN and MAX. */
724 1.3 mrg static inline void
725 1.1 mrg minmax_set_iter_init (minmax_set_iterator *i, IRA_INT_TYPE *vec, int min,
726 1.1 mrg int max)
727 1.1 mrg {
728 1.1 mrg i->vec = vec;
729 1.1 mrg i->word_num = 0;
730 1.1 mrg i->nel = max < min ? 0 : max - min + 1;
731 1.1 mrg i->start_val = min;
732 1.1 mrg i->bit_num = 0;
733 1.1 mrg i->word = i->nel == 0 ? 0 : vec[0];
734 1.1 mrg }
735 1.3 mrg
736 1.1 mrg /* Return TRUE if we have more allocnos to visit, in which case *N is
737 1.1 mrg set to the number of the element to be visited. Otherwise, return
738 1.3 mrg FALSE. */
739 1.1 mrg static inline bool
740 1.1 mrg minmax_set_iter_cond (minmax_set_iterator *i, int *n)
741 1.1 mrg {
742 1.1 mrg /* Skip words that are zeros. */
743 1.1 mrg for (; i->word == 0; i->word = i->vec[i->word_num])
744 1.1 mrg {
745 1.1 mrg i->word_num++;
746 1.1 mrg i->bit_num = i->word_num * IRA_INT_BITS;
747 1.1 mrg
748 1.1 mrg /* If we have reached the end, break. */
749 1.1 mrg if (i->bit_num >= i->nel)
750 1.1 mrg return false;
751 1.1 mrg }
752 1.1 mrg
753 1.1 mrg /* Skip bits that are zero. */
754 1.1 mrg for (; (i->word & 1) == 0; i->word >>= 1)
755 1.1 mrg i->bit_num++;
756 1.1 mrg
757 1.1 mrg *n = (int) i->bit_num + i->start_val;
758 1.1 mrg
759 1.1 mrg return true;
760 1.3 mrg }
761 1.1 mrg
762 1.3 mrg /* Advance to the next element in the set. */
763 1.1 mrg static inline void
764 1.1 mrg minmax_set_iter_next (minmax_set_iterator *i)
765 1.1 mrg {
766 1.1 mrg i->word >>= 1;
767 1.1 mrg i->bit_num++;
768 1.3 mrg }
769 1.1 mrg
770 1.1 mrg /* Loop over all elements of a min/max set given by bit vector VEC and
771 1.3 mrg their minimal and maximal values MIN and MAX. In each iteration, N
772 1.3 mrg is set to the number of next allocno. ITER is an instance of
773 1.3 mrg minmax_set_iterator used to iterate over the set. */
774 1.3 mrg #define FOR_EACH_BIT_IN_MINMAX_SET(VEC, MIN, MAX, N, ITER) \
775 1.3 mrg for (minmax_set_iter_init (&(ITER), (VEC), (MIN), (MAX)); \
776 1.3 mrg minmax_set_iter_cond (&(ITER), &(N)); \
777 1.3 mrg minmax_set_iter_next (&(ITER)))
778 1.5 mrg
779 1.5 mrg struct target_ira_int {
781 1.5 mrg ~target_ira_int ();
782 1.5 mrg
783 1.3 mrg void free_ira_costs ();
784 1.3 mrg void free_register_move_costs ();
785 1.6 mrg
786 1.3 mrg /* Initialized once. It is a maximal possible size of the allocated
787 1.3 mrg struct costs. */
788 1.3 mrg size_t x_max_struct_costs_size;
789 1.3 mrg
790 1.3 mrg /* Allocated and initialized once, and used to initialize cost values
791 1.3 mrg for each insn. */
792 1.3 mrg struct costs *x_init_cost;
793 1.3 mrg
794 1.3 mrg /* Allocated once, and used for temporary purposes. */
795 1.3 mrg struct costs *x_temp_costs;
796 1.3 mrg
797 1.3 mrg /* Allocated once, and used for the cost calculation. */
798 1.3 mrg struct costs *x_op_costs[MAX_RECOG_OPERANDS];
799 1.3 mrg struct costs *x_this_op_costs[MAX_RECOG_OPERANDS];
800 1.3 mrg
801 1.3 mrg /* Hard registers that can not be used for the register allocator for
802 1.3 mrg all functions of the current compilation unit. */
803 1.3 mrg HARD_REG_SET x_no_unit_alloc_regs;
804 1.3 mrg
805 1.3 mrg /* Map: hard regs X modes -> set of hard registers for storing value
806 1.3 mrg of given mode starting with given hard register. */
807 1.3 mrg HARD_REG_SET (x_ira_reg_mode_hard_regset
808 1.3 mrg [FIRST_PSEUDO_REGISTER][NUM_MACHINE_MODES]);
809 1.3 mrg
810 1.3 mrg /* Maximum cost of moving from a register in one class to a register
811 1.3 mrg in another class. Based on TARGET_REGISTER_MOVE_COST. */
812 1.3 mrg move_table *x_ira_register_move_cost[MAX_MACHINE_MODE];
813 1.3 mrg
814 1.3 mrg /* Similar, but here we don't have to move if the first index is a
815 1.3 mrg subset of the second so in that case the cost is zero. */
816 1.3 mrg move_table *x_ira_may_move_in_cost[MAX_MACHINE_MODE];
817 1.3 mrg
818 1.3 mrg /* Similar, but here we don't have to move if the first index is a
819 1.3 mrg superset of the second so in that case the cost is zero. */
820 1.3 mrg move_table *x_ira_may_move_out_cost[MAX_MACHINE_MODE];
821 1.3 mrg
822 1.3 mrg /* Keep track of the last mode we initialized move costs for. */
823 1.3 mrg int x_last_mode_for_init_move_cost;
824 1.3 mrg
825 1.3 mrg /* Array analog of the macro MEMORY_MOVE_COST but they contain maximal
826 1.3 mrg cost not minimal. */
827 1.3 mrg short int x_ira_max_memory_move_cost[MAX_MACHINE_MODE][N_REG_CLASSES][2];
828 1.3 mrg
829 1.3 mrg /* Map class->true if class is a possible allocno class, false
830 1.3 mrg otherwise. */
831 1.3 mrg bool x_ira_reg_allocno_class_p[N_REG_CLASSES];
832 1.3 mrg
833 1.3 mrg /* Map class->true if class is a pressure class, false otherwise. */
834 1.3 mrg bool x_ira_reg_pressure_class_p[N_REG_CLASSES];
835 1.3 mrg
836 1.3 mrg /* Array of the number of hard registers of given class which are
837 1.3 mrg available for allocation. The order is defined by the hard
838 1.3 mrg register numbers. */
839 1.3 mrg short x_ira_non_ordered_class_hard_regs[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
840 1.3 mrg
841 1.3 mrg /* Index (in ira_class_hard_regs; for given register class and hard
842 1.3 mrg register (in general case a hard register can belong to several
843 1.3 mrg register classes;. The index is negative for hard registers
844 1.3 mrg unavailable for the allocation. */
845 1.3 mrg short x_ira_class_hard_reg_index[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
846 1.3 mrg
847 1.3 mrg /* Index [CL][M] contains R if R appears somewhere in a register of the form:
848 1.3 mrg
849 1.3 mrg (reg:M R'), R' not in x_ira_prohibited_class_mode_regs[CL][M]
850 1.3 mrg
851 1.3 mrg For example, if:
852 1.3 mrg
853 1.3 mrg - (reg:M 2) is valid and occupies two registers;
854 1.3 mrg - register 2 belongs to CL; and
855 1.3 mrg - register 3 belongs to the same pressure class as CL
856 1.3 mrg
857 1.3 mrg then (reg:M 2) contributes to [CL][M] and registers 2 and 3 will be
858 1.3 mrg in the set. */
859 1.3 mrg HARD_REG_SET x_ira_useful_class_mode_regs[N_REG_CLASSES][NUM_MACHINE_MODES];
860 1.3 mrg
861 1.3 mrg /* The value is number of elements in the subsequent array. */
862 1.3 mrg int x_ira_important_classes_num;
863 1.3 mrg
864 1.3 mrg /* The array containing all non-empty classes. Such classes is
865 1.3 mrg important for calculation of the hard register usage costs. */
866 1.3 mrg enum reg_class x_ira_important_classes[N_REG_CLASSES];
867 1.3 mrg
868 1.3 mrg /* The array containing indexes of important classes in the previous
869 1.3 mrg array. The array elements are defined only for important
870 1.3 mrg classes. */
871 1.3 mrg int x_ira_important_class_nums[N_REG_CLASSES];
872 1.3 mrg
873 1.3 mrg /* Map class->true if class is an uniform class, false otherwise. */
874 1.3 mrg bool x_ira_uniform_class_p[N_REG_CLASSES];
875 1.3 mrg
876 1.3 mrg /* The biggest important class inside of intersection of the two
877 1.3 mrg classes (that is calculated taking only hard registers available
878 1.3 mrg for allocation into account;. If the both classes contain no hard
879 1.3 mrg registers available for allocation, the value is calculated with
880 1.3 mrg taking all hard-registers including fixed ones into account. */
881 1.3 mrg enum reg_class x_ira_reg_class_intersect[N_REG_CLASSES][N_REG_CLASSES];
882 1.3 mrg
883 1.3 mrg /* Classes with end marker LIM_REG_CLASSES which are intersected with
884 1.3 mrg given class (the first index). That includes given class itself.
885 1.3 mrg This is calculated taking only hard registers available for
886 1.3 mrg allocation into account. */
887 1.3 mrg enum reg_class x_ira_reg_class_super_classes[N_REG_CLASSES][N_REG_CLASSES];
888 1.3 mrg
889 1.3 mrg /* The biggest (smallest) important class inside of (covering) union
890 1.3 mrg of the two classes (that is calculated taking only hard registers
891 1.3 mrg available for allocation into account). If the both classes
892 1.3 mrg contain no hard registers available for allocation, the value is
893 1.3 mrg calculated with taking all hard-registers including fixed ones
894 1.3 mrg into account. In other words, the value is the corresponding
895 1.3 mrg reg_class_subunion (reg_class_superunion) value. */
896 1.3 mrg enum reg_class x_ira_reg_class_subunion[N_REG_CLASSES][N_REG_CLASSES];
897 1.3 mrg enum reg_class x_ira_reg_class_superunion[N_REG_CLASSES][N_REG_CLASSES];
898 1.3 mrg
899 1.3 mrg /* For each reg class, table listing all the classes contained in it
900 1.3 mrg (excluding the class itself. Non-allocatable registers are
901 1.3 mrg excluded from the consideration). */
902 1.3 mrg enum reg_class x_alloc_reg_class_subclasses[N_REG_CLASSES][N_REG_CLASSES];
903 1.3 mrg
904 1.3 mrg /* Array whose values are hard regset of hard registers for which
905 1.3 mrg move of the hard register in given mode into itself is
906 1.3 mrg prohibited. */
907 1.3 mrg HARD_REG_SET x_ira_prohibited_mode_move_regs[NUM_MACHINE_MODES];
908 1.3 mrg
909 1.3 mrg /* Flag of that the above array has been initialized. */
910 1.3 mrg bool x_ira_prohibited_mode_move_regs_initialized_p;
911 1.3 mrg };
912 1.3 mrg
913 1.3 mrg extern struct target_ira_int default_target_ira_int;
914 1.3 mrg #if SWITCHABLE_TARGET
915 1.3 mrg extern struct target_ira_int *this_target_ira_int;
916 1.1 mrg #else
917 1.3 mrg #define this_target_ira_int (&default_target_ira_int)
918 1.3 mrg #endif
919 1.3 mrg
920 1.3 mrg #define ira_reg_mode_hard_regset \
921 1.3 mrg (this_target_ira_int->x_ira_reg_mode_hard_regset)
922 1.3 mrg #define ira_register_move_cost \
923 1.3 mrg (this_target_ira_int->x_ira_register_move_cost)
924 1.3 mrg #define ira_max_memory_move_cost \
925 1.3 mrg (this_target_ira_int->x_ira_max_memory_move_cost)
926 1.3 mrg #define ira_may_move_in_cost \
927 1.3 mrg (this_target_ira_int->x_ira_may_move_in_cost)
928 1.3 mrg #define ira_may_move_out_cost \
929 1.3 mrg (this_target_ira_int->x_ira_may_move_out_cost)
930 1.3 mrg #define ira_reg_allocno_class_p \
931 1.3 mrg (this_target_ira_int->x_ira_reg_allocno_class_p)
932 1.3 mrg #define ira_reg_pressure_class_p \
933 1.3 mrg (this_target_ira_int->x_ira_reg_pressure_class_p)
934 1.3 mrg #define ira_non_ordered_class_hard_regs \
935 1.3 mrg (this_target_ira_int->x_ira_non_ordered_class_hard_regs)
936 1.3 mrg #define ira_class_hard_reg_index \
937 1.3 mrg (this_target_ira_int->x_ira_class_hard_reg_index)
938 1.3 mrg #define ira_useful_class_mode_regs \
939 1.3 mrg (this_target_ira_int->x_ira_useful_class_mode_regs)
940 1.3 mrg #define ira_important_classes_num \
941 1.3 mrg (this_target_ira_int->x_ira_important_classes_num)
942 1.3 mrg #define ira_important_classes \
943 1.3 mrg (this_target_ira_int->x_ira_important_classes)
944 1.3 mrg #define ira_important_class_nums \
945 1.3 mrg (this_target_ira_int->x_ira_important_class_nums)
946 1.3 mrg #define ira_uniform_class_p \
947 1.3 mrg (this_target_ira_int->x_ira_uniform_class_p)
948 1.3 mrg #define ira_reg_class_intersect \
949 1.3 mrg (this_target_ira_int->x_ira_reg_class_intersect)
950 1.3 mrg #define ira_reg_class_super_classes \
951 1.3 mrg (this_target_ira_int->x_ira_reg_class_super_classes)
952 1.3 mrg #define ira_reg_class_subunion \
953 1.3 mrg (this_target_ira_int->x_ira_reg_class_subunion)
954 1.3 mrg #define ira_reg_class_superunion \
955 1.3 mrg (this_target_ira_int->x_ira_reg_class_superunion)
956 1.1 mrg #define ira_prohibited_mode_move_regs \
957 1.1 mrg (this_target_ira_int->x_ira_prohibited_mode_move_regs)
958 1.1 mrg
959 1.1 mrg /* ira.c: */
961 1.1 mrg
962 1.1 mrg extern void *ira_allocate (size_t);
963 1.1 mrg extern void ira_free (void *addr);
964 1.3 mrg extern bitmap ira_allocate_bitmap (void);
965 1.5 mrg extern void ira_free_bitmap (bitmap);
966 1.5 mrg extern void ira_print_disposition (FILE *);
967 1.5 mrg extern void ira_debug_disposition (void);
968 1.1 mrg extern void ira_debug_allocno_classes (void);
969 1.1 mrg extern void ira_init_register_move_cost (machine_mode);
970 1.1 mrg extern void ira_setup_alts (rtx_insn *insn, HARD_REG_SET &alts);
971 1.1 mrg extern int ira_get_dup_out_num (int op_num, HARD_REG_SET &alts);
972 1.1 mrg
973 1.1 mrg /* ira-build.c */
974 1.1 mrg
975 1.5 mrg /* The current loop tree node and its regno allocno map. */
976 1.5 mrg extern ira_loop_tree_node_t ira_curr_loop_tree_node;
977 1.5 mrg extern ira_allocno_t *ira_curr_regno_allocno_map;
978 1.5 mrg
979 1.1 mrg extern void ira_debug_pref (ira_pref_t);
980 1.5 mrg extern void ira_debug_prefs (void);
981 1.5 mrg extern void ira_debug_allocno_prefs (ira_allocno_t);
982 1.5 mrg
983 1.1 mrg extern void ira_debug_copy (ira_copy_t);
984 1.1 mrg extern void debug (ira_allocno_copy &ref);
985 1.5 mrg extern void debug (ira_allocno_copy *ptr);
986 1.5 mrg
987 1.1 mrg extern void ira_debug_copies (void);
988 1.1 mrg extern void ira_debug_allocno_copies (ira_allocno_t);
989 1.1 mrg extern void debug (ira_allocno &ref);
990 1.1 mrg extern void debug (ira_allocno *ptr);
991 1.3 mrg
992 1.3 mrg extern void ira_traverse_loop_tree (bool, ira_loop_tree_node_t,
993 1.1 mrg void (*) (ira_loop_tree_node_t),
994 1.3 mrg void (*) (ira_loop_tree_node_t));
995 1.3 mrg extern ira_allocno_t ira_parent_allocno (ira_allocno_t);
996 1.3 mrg extern ira_allocno_t ira_parent_or_cap_allocno (ira_allocno_t);
997 1.3 mrg extern ira_allocno_t ira_create_allocno (int, bool, ira_loop_tree_node_t);
998 1.3 mrg extern void ira_create_allocno_objects (ira_allocno_t);
999 1.3 mrg extern void ira_set_allocno_class (ira_allocno_t, enum reg_class);
1000 1.1 mrg extern bool ira_conflict_vector_profitable_p (ira_object_t, int);
1001 1.3 mrg extern void ira_allocate_conflict_vec (ira_object_t, int);
1002 1.3 mrg extern void ira_allocate_object_conflicts (ira_object_t, int);
1003 1.3 mrg extern void ior_hard_reg_conflicts (ira_allocno_t, HARD_REG_SET *);
1004 1.3 mrg extern void ira_print_expanded_allocno (ira_allocno_t);
1005 1.3 mrg extern void ira_add_live_range_to_object (ira_object_t, int, int);
1006 1.3 mrg extern live_range_t ira_create_live_range (ira_object_t, int, int,
1007 1.3 mrg live_range_t);
1008 1.3 mrg extern live_range_t ira_copy_live_range_list (live_range_t);
1009 1.1 mrg extern live_range_t ira_merge_live_ranges (live_range_t, live_range_t);
1010 1.5 mrg extern bool ira_live_ranges_intersect_p (live_range_t, live_range_t);
1011 1.5 mrg extern void ira_finish_live_range (live_range_t);
1012 1.5 mrg extern void ira_finish_live_range_list (live_range_t);
1013 1.5 mrg extern void ira_free_allocno_updated_costs (ira_allocno_t);
1014 1.1 mrg extern ira_pref_t ira_create_pref (ira_allocno_t, int, int);
1015 1.5 mrg extern void ira_add_allocno_pref (ira_allocno_t, int, int);
1016 1.5 mrg extern void ira_remove_pref (ira_pref_t);
1017 1.1 mrg extern void ira_remove_allocno_prefs (ira_allocno_t);
1018 1.5 mrg extern ira_copy_t ira_create_copy (ira_allocno_t, ira_allocno_t,
1019 1.5 mrg int, bool, rtx_insn *,
1020 1.1 mrg ira_loop_tree_node_t);
1021 1.3 mrg extern ira_copy_t ira_add_allocno_copy (ira_allocno_t, ira_allocno_t, int,
1022 1.3 mrg bool, rtx_insn *,
1023 1.1 mrg ira_loop_tree_node_t);
1024 1.1 mrg
1025 1.3 mrg extern int *ira_allocate_cost_vector (reg_class_t);
1026 1.1 mrg extern void ira_free_cost_vector (int *, reg_class_t);
1027 1.1 mrg
1028 1.1 mrg extern void ira_flattening (int, int);
1029 1.1 mrg extern bool ira_build (void);
1030 1.1 mrg extern void ira_destroy (void);
1031 1.1 mrg
1032 1.3 mrg /* ira-costs.c */
1033 1.1 mrg extern void ira_init_costs_once (void);
1034 1.1 mrg extern void ira_init_costs (void);
1035 1.1 mrg extern void ira_costs (void);
1036 1.1 mrg extern void ira_tune_allocno_costs (void);
1037 1.3 mrg
1038 1.5 mrg /* ira-lives.c */
1039 1.5 mrg
1040 1.3 mrg extern void ira_rebuild_start_finish_chains (void);
1041 1.1 mrg extern void ira_print_live_range_list (FILE *, live_range_t);
1042 1.1 mrg extern void debug (live_range &ref);
1043 1.1 mrg extern void debug (live_range *ptr);
1044 1.1 mrg extern void ira_debug_live_range_list (live_range_t);
1045 1.1 mrg extern void ira_debug_allocno_live_ranges (ira_allocno_t);
1046 1.5 mrg extern void ira_debug_live_ranges (void);
1047 1.5 mrg extern void ira_create_allocno_live_ranges (void);
1048 1.1 mrg extern void ira_compress_allocno_live_ranges (void);
1049 1.1 mrg extern void ira_finish_allocno_live_ranges (void);
1050 1.1 mrg extern void ira_implicitly_set_insn_hard_regs (HARD_REG_SET *,
1051 1.1 mrg alternative_mask);
1052 1.1 mrg
1053 1.1 mrg /* ira-conflicts.c */
1054 1.3 mrg extern void ira_debug_conflicts (bool);
1055 1.1 mrg extern void ira_build_conflicts (void);
1056 1.1 mrg
1057 1.1 mrg /* ira-color.c */
1058 1.1 mrg extern void ira_debug_hard_regs_forest (void);
1059 1.1 mrg extern int ira_loop_edge_freq (ira_loop_tree_node_t, int, bool);
1060 1.1 mrg extern void ira_reassign_conflict_allocnos (int);
1061 1.1 mrg extern void ira_initiate_assign (void);
1062 1.3 mrg extern void ira_finish_assign (void);
1063 1.3 mrg extern void ira_color (void);
1064 1.1 mrg
1065 1.1 mrg /* ira-emit.c */
1066 1.1 mrg extern void ira_initiate_emit_data (void);
1067 1.1 mrg extern void ira_finish_emit_data (void);
1068 1.3 mrg extern void ira_emit (bool);
1069 1.3 mrg
1070 1.3 mrg
1071 1.1 mrg
1073 1.3 mrg /* Return true if equivalence of pseudo REGNO is not a lvalue. */
1074 1.3 mrg static inline bool
1075 1.3 mrg ira_equiv_no_lvalue_p (int regno)
1076 1.3 mrg {
1077 1.3 mrg if (regno >= ira_reg_equiv_len)
1078 1.1 mrg return false;
1079 1.1 mrg return (ira_reg_equiv[regno].constant != NULL_RTX
1080 1.3 mrg || ira_reg_equiv[regno].invariant != NULL_RTX
1081 1.3 mrg || (ira_reg_equiv[regno].memory != NULL_RTX
1082 1.3 mrg && MEM_READONLY_P (ira_reg_equiv[regno].memory)));
1083 1.3 mrg }
1084 1.5 mrg
1085 1.1 mrg
1086 1.1 mrg
1088 1.1 mrg /* Initialize register costs for MODE if necessary. */
1089 1.1 mrg static inline void
1090 1.1 mrg ira_init_register_move_cost_if_necessary (machine_mode mode)
1091 1.1 mrg {
1092 1.1 mrg if (ira_register_move_cost[mode] == NULL)
1093 1.5 mrg ira_init_register_move_cost (mode);
1094 1.1 mrg }
1095 1.1 mrg
1096 1.5 mrg
1097 1.1 mrg
1099 1.1 mrg /* The iterator for all allocnos. */
1100 1.1 mrg struct ira_allocno_iterator {
1101 1.1 mrg /* The number of the current element in IRA_ALLOCNOS. */
1102 1.1 mrg int n;
1103 1.1 mrg };
1104 1.1 mrg
1105 1.1 mrg /* Initialize the iterator I. */
1106 1.1 mrg static inline void
1107 1.1 mrg ira_allocno_iter_init (ira_allocno_iterator *i)
1108 1.1 mrg {
1109 1.1 mrg i->n = 0;
1110 1.1 mrg }
1111 1.1 mrg
1112 1.1 mrg /* Return TRUE if we have more allocnos to visit, in which case *A is
1113 1.1 mrg set to the allocno to be visited. Otherwise, return FALSE. */
1114 1.1 mrg static inline bool
1115 1.1 mrg ira_allocno_iter_cond (ira_allocno_iterator *i, ira_allocno_t *a)
1116 1.1 mrg {
1117 1.1 mrg int n;
1118 1.1 mrg
1119 1.1 mrg for (n = i->n; n < ira_allocnos_num; n++)
1120 1.1 mrg if (ira_allocnos[n] != NULL)
1121 1.1 mrg {
1122 1.1 mrg *a = ira_allocnos[n];
1123 1.1 mrg i->n = n + 1;
1124 1.1 mrg return true;
1125 1.1 mrg }
1126 1.1 mrg return false;
1127 1.1 mrg }
1128 1.3 mrg
1129 1.3 mrg /* Loop over all allocnos. In each iteration, A is set to the next
1130 1.5 mrg allocno. ITER is an instance of ira_allocno_iterator used to iterate
1131 1.3 mrg the allocnos. */
1132 1.3 mrg #define FOR_EACH_ALLOCNO(A, ITER) \
1133 1.5 mrg for (ira_allocno_iter_init (&(ITER)); \
1134 1.3 mrg ira_allocno_iter_cond (&(ITER), &(A));)
1135 1.3 mrg
1136 1.3 mrg /* The iterator for all objects. */
1138 1.3 mrg struct ira_object_iterator {
1139 1.3 mrg /* The number of the current element in ira_object_id_map. */
1140 1.3 mrg int n;
1141 1.3 mrg };
1142 1.3 mrg
1143 1.3 mrg /* Initialize the iterator I. */
1144 1.3 mrg static inline void
1145 1.3 mrg ira_object_iter_init (ira_object_iterator *i)
1146 1.3 mrg {
1147 1.3 mrg i->n = 0;
1148 1.3 mrg }
1149 1.3 mrg
1150 1.3 mrg /* Return TRUE if we have more objects to visit, in which case *OBJ is
1151 1.3 mrg set to the object to be visited. Otherwise, return FALSE. */
1152 1.3 mrg static inline bool
1153 1.3 mrg ira_object_iter_cond (ira_object_iterator *i, ira_object_t *obj)
1154 1.3 mrg {
1155 1.3 mrg int n;
1156 1.3 mrg
1157 1.3 mrg for (n = i->n; n < ira_objects_num; n++)
1158 1.1 mrg if (ira_object_id_map[n] != NULL)
1159 1.3 mrg {
1160 1.3 mrg *obj = ira_object_id_map[n];
1161 1.3 mrg i->n = n + 1;
1162 1.3 mrg return true;
1163 1.3 mrg }
1164 1.3 mrg return false;
1165 1.3 mrg }
1166 1.3 mrg
1167 1.5 mrg /* Loop over all objects. In each iteration, OBJ is set to the next
1168 1.3 mrg object. ITER is an instance of ira_object_iterator used to iterate
1169 1.3 mrg the objects. */
1170 1.5 mrg #define FOR_EACH_OBJECT(OBJ, ITER) \
1171 1.1 mrg for (ira_object_iter_init (&(ITER)); \
1172 1.3 mrg ira_object_iter_cond (&(ITER), &(OBJ));)
1173 1.3 mrg
1174 1.3 mrg /* The iterator for objects associated with an allocno. */
1176 1.3 mrg struct ira_allocno_object_iterator {
1177 1.3 mrg /* The number of the element the allocno's object array. */
1178 1.3 mrg int n;
1179 1.3 mrg };
1180 1.3 mrg
1181 1.3 mrg /* Initialize the iterator I. */
1182 1.3 mrg static inline void
1183 1.3 mrg ira_allocno_object_iter_init (ira_allocno_object_iterator *i)
1184 1.3 mrg {
1185 1.3 mrg i->n = 0;
1186 1.3 mrg }
1187 1.3 mrg
1188 1.3 mrg /* Return TRUE if we have more objects to visit in allocno A, in which
1189 1.3 mrg case *O is set to the object to be visited. Otherwise, return
1190 1.3 mrg FALSE. */
1191 1.3 mrg static inline bool
1192 1.3 mrg ira_allocno_object_iter_cond (ira_allocno_object_iterator *i, ira_allocno_t a,
1193 1.3 mrg ira_object_t *o)
1194 1.3 mrg {
1195 1.3 mrg int n = i->n++;
1196 1.3 mrg if (n < ALLOCNO_NUM_OBJECTS (a))
1197 1.3 mrg {
1198 1.3 mrg *o = ALLOCNO_OBJECT (a, n);
1199 1.3 mrg return true;
1200 1.3 mrg }
1201 1.1 mrg return false;
1202 1.1 mrg }
1203 1.5 mrg
1204 1.5 mrg /* Loop over all objects associated with allocno A. In each
1205 1.5 mrg iteration, O is set to the next object. ITER is an instance of
1206 1.5 mrg ira_allocno_object_iterator used to iterate the conflicts. */
1207 1.5 mrg #define FOR_EACH_ALLOCNO_OBJECT(A, O, ITER) \
1208 1.5 mrg for (ira_allocno_object_iter_init (&(ITER)); \
1209 1.5 mrg ira_allocno_object_iter_cond (&(ITER), (A), &(O));)
1210 1.5 mrg
1211 1.5 mrg
1213 1.5 mrg /* The iterator for prefs. */
1214 1.5 mrg struct ira_pref_iterator {
1215 1.5 mrg /* The number of the current element in IRA_PREFS. */
1216 1.5 mrg int n;
1217 1.5 mrg };
1218 1.5 mrg
1219 1.5 mrg /* Initialize the iterator I. */
1220 1.5 mrg static inline void
1221 1.5 mrg ira_pref_iter_init (ira_pref_iterator *i)
1222 1.5 mrg {
1223 1.5 mrg i->n = 0;
1224 1.5 mrg }
1225 1.5 mrg
1226 1.5 mrg /* Return TRUE if we have more prefs to visit, in which case *PREF is
1227 1.5 mrg set to the pref to be visited. Otherwise, return FALSE. */
1228 1.5 mrg static inline bool
1229 1.5 mrg ira_pref_iter_cond (ira_pref_iterator *i, ira_pref_t *pref)
1230 1.5 mrg {
1231 1.5 mrg int n;
1232 1.5 mrg
1233 1.5 mrg for (n = i->n; n < ira_prefs_num; n++)
1234 1.5 mrg if (ira_prefs[n] != NULL)
1235 1.5 mrg {
1236 1.5 mrg *pref = ira_prefs[n];
1237 1.5 mrg i->n = n + 1;
1238 1.5 mrg return true;
1239 1.5 mrg }
1240 1.5 mrg return false;
1241 1.1 mrg }
1242 1.5 mrg
1243 1.1 mrg /* Loop over all prefs. In each iteration, P is set to the next
1244 1.1 mrg pref. ITER is an instance of ira_pref_iterator used to iterate
1245 1.5 mrg the prefs. */
1246 1.1 mrg #define FOR_EACH_PREF(P, ITER) \
1247 1.1 mrg for (ira_pref_iter_init (&(ITER)); \
1248 1.1 mrg ira_pref_iter_cond (&(ITER), &(P));)
1249 1.1 mrg
1250 1.1 mrg
1252 1.1 mrg /* The iterator for copies. */
1253 1.1 mrg struct ira_copy_iterator {
1254 1.1 mrg /* The number of the current element in IRA_COPIES. */
1255 1.1 mrg int n;
1256 1.1 mrg };
1257 1.1 mrg
1258 1.1 mrg /* Initialize the iterator I. */
1259 1.1 mrg static inline void
1260 1.1 mrg ira_copy_iter_init (ira_copy_iterator *i)
1261 1.1 mrg {
1262 1.1 mrg i->n = 0;
1263 1.1 mrg }
1264 1.1 mrg
1265 1.1 mrg /* Return TRUE if we have more copies to visit, in which case *CP is
1266 1.1 mrg set to the copy to be visited. Otherwise, return FALSE. */
1267 1.1 mrg static inline bool
1268 1.1 mrg ira_copy_iter_cond (ira_copy_iterator *i, ira_copy_t *cp)
1269 1.1 mrg {
1270 1.1 mrg int n;
1271 1.1 mrg
1272 1.1 mrg for (n = i->n; n < ira_copies_num; n++)
1273 1.1 mrg if (ira_copies[n] != NULL)
1274 1.1 mrg {
1275 1.1 mrg *cp = ira_copies[n];
1276 1.1 mrg i->n = n + 1;
1277 1.1 mrg return true;
1278 1.3 mrg }
1279 1.5 mrg return false;
1280 1.1 mrg }
1281 1.1 mrg
1282 1.3 mrg /* Loop over all copies. In each iteration, C is set to the next
1283 1.1 mrg copy. ITER is an instance of ira_copy_iterator used to iterate
1284 1.1 mrg the copies. */
1285 1.1 mrg #define FOR_EACH_COPY(C, ITER) \
1286 1.1 mrg for (ira_copy_iter_init (&(ITER)); \
1287 1.1 mrg ira_copy_iter_cond (&(ITER), &(C));)
1288 1.3 mrg
1289 1.1 mrg /* The iterator for object conflicts. */
1291 1.1 mrg struct ira_object_conflict_iterator {
1292 1.3 mrg
1293 1.1 mrg /* TRUE if the conflicts are represented by vector of allocnos. */
1294 1.1 mrg bool conflict_vec_p;
1295 1.1 mrg
1296 1.3 mrg /* The conflict vector or conflict bit vector. */
1297 1.1 mrg void *vec;
1298 1.1 mrg
1299 1.3 mrg /* The number of the current element in the vector (of type
1300 1.3 mrg ira_object_t or IRA_INT_TYPE). */
1301 1.1 mrg unsigned int word_num;
1302 1.1 mrg
1303 1.1 mrg /* The bit vector size. It is defined only if
1304 1.3 mrg OBJECT_CONFLICT_VEC_P is FALSE. */
1305 1.1 mrg unsigned int size;
1306 1.5 mrg
1307 1.1 mrg /* The current bit index of bit vector. It is defined only if
1308 1.1 mrg OBJECT_CONFLICT_VEC_P is FALSE. */
1309 1.1 mrg unsigned int bit_num;
1310 1.3 mrg
1311 1.3 mrg /* The object id corresponding to the 1st bit of the bit vector. It
1312 1.1 mrg is defined only if OBJECT_CONFLICT_VEC_P is FALSE. */
1313 1.3 mrg int base_conflict_id;
1314 1.3 mrg
1315 1.1 mrg /* The word of bit vector currently visited. It is defined only if
1316 1.3 mrg OBJECT_CONFLICT_VEC_P is FALSE. */
1317 1.1 mrg unsigned IRA_INT_TYPE word;
1318 1.1 mrg };
1319 1.1 mrg
1320 1.3 mrg /* Initialize the iterator I with ALLOCNO conflicts. */
1321 1.1 mrg static inline void
1322 1.1 mrg ira_object_conflict_iter_init (ira_object_conflict_iterator *i,
1323 1.3 mrg ira_object_t obj)
1324 1.1 mrg {
1325 1.1 mrg i->conflict_vec_p = OBJECT_CONFLICT_VEC_P (obj);
1326 1.1 mrg i->vec = OBJECT_CONFLICT_ARRAY (obj);
1327 1.3 mrg i->word_num = 0;
1328 1.1 mrg if (i->conflict_vec_p)
1329 1.1 mrg i->size = i->bit_num = i->base_conflict_id = i->word = 0;
1330 1.1 mrg else
1331 1.1 mrg {
1332 1.1 mrg if (OBJECT_MIN (obj) > OBJECT_MAX (obj))
1333 1.1 mrg i->size = 0;
1334 1.1 mrg else
1335 1.1 mrg i->size = ((OBJECT_MAX (obj) - OBJECT_MIN (obj)
1336 1.3 mrg + IRA_INT_BITS)
1337 1.3 mrg / IRA_INT_BITS) * sizeof (IRA_INT_TYPE);
1338 1.1 mrg i->bit_num = 0;
1339 1.3 mrg i->base_conflict_id = OBJECT_MIN (obj);
1340 1.1 mrg i->word = (i->size == 0 ? 0 : ((IRA_INT_TYPE *) i->vec)[0]);
1341 1.3 mrg }
1342 1.1 mrg }
1343 1.3 mrg
1344 1.3 mrg /* Return TRUE if we have more conflicting allocnos to visit, in which
1345 1.1 mrg case *A is set to the allocno to be visited. Otherwise, return
1346 1.1 mrg FALSE. */
1347 1.1 mrg static inline bool
1348 1.1 mrg ira_object_conflict_iter_cond (ira_object_conflict_iterator *i,
1349 1.3 mrg ira_object_t *pobj)
1350 1.3 mrg {
1351 1.3 mrg ira_object_t obj;
1352 1.1 mrg
1353 1.3 mrg if (i->conflict_vec_p)
1354 1.1 mrg {
1355 1.1 mrg obj = ((ira_object_t *) i->vec)[i->word_num++];
1356 1.1 mrg if (obj == NULL)
1357 1.1 mrg return false;
1358 1.1 mrg }
1359 1.1 mrg else
1360 1.1 mrg {
1361 1.3 mrg unsigned IRA_INT_TYPE word = i->word;
1362 1.1 mrg unsigned int bit_num = i->bit_num;
1363 1.1 mrg
1364 1.1 mrg /* Skip words that are zeros. */
1365 1.3 mrg for (; word == 0; word = ((IRA_INT_TYPE *) i->vec)[i->word_num])
1366 1.3 mrg {
1367 1.1 mrg i->word_num++;
1368 1.3 mrg
1369 1.3 mrg /* If we have reached the end, break. */
1370 1.3 mrg if (i->word_num * sizeof (IRA_INT_TYPE) >= i->size)
1371 1.3 mrg return false;
1372 1.1 mrg
1373 1.3 mrg bit_num = i->word_num * IRA_INT_BITS;
1374 1.3 mrg }
1375 1.1 mrg
1376 1.1 mrg /* Skip bits that are zero. */
1377 1.3 mrg for (; (word & 1) == 0; word >>= 1)
1378 1.3 mrg bit_num++;
1379 1.3 mrg
1380 1.3 mrg obj = ira_object_id_map[bit_num + i->base_conflict_id];
1381 1.3 mrg i->bit_num = bit_num + 1;
1382 1.3 mrg i->word = word >> 1;
1383 1.3 mrg }
1384 1.3 mrg
1385 1.3 mrg *pobj = obj;
1386 1.3 mrg return true;
1387 1.3 mrg }
1388 1.3 mrg
1389 1.3 mrg /* Loop over all objects conflicting with OBJ. In each iteration,
1390 1.5 mrg CONF is set to the next conflicting object. ITER is an instance
1391 1.3 mrg of ira_object_conflict_iterator used to iterate the conflicts. */
1392 1.1 mrg #define FOR_EACH_OBJECT_CONFLICT(OBJ, CONF, ITER) \
1393 1.3 mrg for (ira_object_conflict_iter_init (&(ITER), (OBJ)); \
1394 1.3 mrg ira_object_conflict_iter_cond (&(ITER), &(CONF));)
1395 1.3 mrg
1396 1.3 mrg
1397 1.3 mrg
1399 1.3 mrg /* The function returns TRUE if at least one hard register from ones
1400 1.1 mrg starting with HARD_REGNO and containing value of MODE are in set
1401 1.1 mrg HARD_REGSET. */
1402 1.3 mrg static inline bool
1403 1.3 mrg ira_hard_reg_set_intersection_p (int hard_regno, machine_mode mode,
1404 1.3 mrg HARD_REG_SET hard_regset)
1405 1.3 mrg {
1406 1.3 mrg int i;
1407 1.1 mrg
1408 1.3 mrg gcc_assert (hard_regno >= 0);
1409 1.3 mrg for (i = hard_regno_nregs[hard_regno][mode] - 1; i >= 0; i--)
1410 1.3 mrg if (TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
1411 1.3 mrg return true;
1412 1.3 mrg return false;
1413 1.1 mrg }
1414 1.1 mrg
1415 1.3 mrg /* Return number of hard registers in hard register SET. */
1416 1.1 mrg static inline int
1417 1.1 mrg hard_reg_set_size (HARD_REG_SET set)
1418 1.5 mrg {
1419 1.3 mrg int i, size;
1420 1.1 mrg
1421 1.1 mrg for (size = i = 0; i < FIRST_PSEUDO_REGISTER; i++)
1422 1.1 mrg if (TEST_HARD_REG_BIT (set, i))
1423 1.1 mrg size++;
1424 1.1 mrg return size;
1425 1.3 mrg }
1426 1.1 mrg
1427 1.1 mrg /* The function returns TRUE if hard registers starting with
1428 1.1 mrg HARD_REGNO and containing value of MODE are fully in set
1429 1.1 mrg HARD_REGSET. */
1430 1.1 mrg static inline bool
1431 1.1 mrg ira_hard_reg_in_set_p (int hard_regno, machine_mode mode,
1432 1.1 mrg HARD_REG_SET hard_regset)
1433 1.1 mrg {
1434 1.1 mrg int i;
1435 1.1 mrg
1436 1.3 mrg ira_assert (hard_regno >= 0);
1437 1.1 mrg for (i = hard_regno_nregs[hard_regno][mode] - 1; i >= 0; i--)
1438 1.1 mrg if (!TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
1439 1.3 mrg return false;
1440 1.1 mrg return true;
1441 1.1 mrg }
1442 1.1 mrg
1443 1.1 mrg
1444 1.1 mrg
1446 1.3 mrg /* To save memory we use a lazy approach for allocation and
1447 1.3 mrg initialization of the cost vectors. We do this only when it is
1448 1.1 mrg really necessary. */
1449 1.1 mrg
1450 1.1 mrg /* Allocate cost vector *VEC for hard registers of ACLASS and
1451 1.1 mrg initialize the elements by VAL if it is necessary */
1452 1.3 mrg static inline void
1453 1.3 mrg ira_allocate_and_set_costs (int **vec, reg_class_t aclass, int val)
1454 1.1 mrg {
1455 1.3 mrg int i, *reg_costs;
1456 1.1 mrg int len;
1457 1.1 mrg
1458 1.1 mrg if (*vec != NULL)
1459 1.1 mrg return;
1460 1.1 mrg *vec = reg_costs = ira_allocate_cost_vector (aclass);
1461 1.3 mrg len = ira_class_hard_regs_num[(int) aclass];
1462 1.3 mrg for (i = 0; i < len; i++)
1463 1.1 mrg reg_costs[i] = val;
1464 1.1 mrg }
1465 1.1 mrg
1466 1.3 mrg /* Allocate cost vector *VEC for hard registers of ACLASS and copy
1467 1.3 mrg values of vector SRC into the vector if it is necessary */
1468 1.1 mrg static inline void
1469 1.3 mrg ira_allocate_and_copy_costs (int **vec, enum reg_class aclass, int *src)
1470 1.1 mrg {
1471 1.1 mrg int len;
1472 1.1 mrg
1473 1.1 mrg if (*vec != NULL || src == NULL)
1474 1.1 mrg return;
1475 1.3 mrg *vec = ira_allocate_cost_vector (aclass);
1476 1.1 mrg len = ira_class_hard_regs_num[aclass];
1477 1.1 mrg memcpy (*vec, src, sizeof (int) * len);
1478 1.3 mrg }
1479 1.1 mrg
1480 1.1 mrg /* Allocate cost vector *VEC for hard registers of ACLASS and add
1481 1.1 mrg values of vector SRC into the vector if it is necessary */
1482 1.1 mrg static inline void
1483 1.1 mrg ira_allocate_and_accumulate_costs (int **vec, enum reg_class aclass, int *src)
1484 1.1 mrg {
1485 1.3 mrg int i, len;
1486 1.3 mrg
1487 1.3 mrg if (src == NULL)
1488 1.1 mrg return;
1489 1.3 mrg len = ira_class_hard_regs_num[aclass];
1490 1.1 mrg if (*vec == NULL)
1491 1.1 mrg {
1492 1.1 mrg *vec = ira_allocate_cost_vector (aclass);
1493 1.1 mrg memset (*vec, 0, sizeof (int) * len);
1494 1.1 mrg }
1495 1.1 mrg for (i = 0; i < len; i++)
1496 1.1 mrg (*vec)[i] += src[i];
1497 1.3 mrg }
1498 1.3 mrg
1499 1.1 mrg /* Allocate cost vector *VEC for hard registers of ACLASS and copy
1500 1.1 mrg values of vector SRC into the vector or initialize it by VAL (if
1501 1.1 mrg SRC is null). */
1502 1.1 mrg static inline void
1503 1.1 mrg ira_allocate_and_set_or_copy_costs (int **vec, enum reg_class aclass,
1504 1.1 mrg int val, int *src)
1505 1.1 mrg {
1506 1.1 mrg int i, *reg_costs;
1507 1.3 mrg int len;
1508 1.3 mrg
1509 1.3 mrg if (*vec != NULL)
1510 1.5 mrg return;
1511 1.5 mrg *vec = reg_costs = ira_allocate_cost_vector (aclass);
1512 len = ira_class_hard_regs_num[aclass];
1513 if (src != NULL)
1514 memcpy (reg_costs, src, sizeof (int) * len);
1515 else
1516 {
1517 for (i = 0; i < len; i++)
1518 reg_costs[i] = val;
1519 }
1520 }
1521
1522 extern rtx ira_create_new_reg (rtx);
1523 extern int first_moveable_pseudo, last_moveable_pseudo;
1524
1525 #endif /* GCC_IRA_INT_H */
1526