ira-int.h revision 1.1.1.4 1 /* Integrated Register Allocator (IRA) intercommunication header file.
2 Copyright (C) 2006-2015 Free Software Foundation, Inc.
3 Contributed by Vladimir Makarov <vmakarov (at) redhat.com>.
4
5 This file is part of GCC.
6
7 GCC is free software; you can redistribute it and/or modify it under
8 the terms of the GNU General Public License as published by the Free
9 Software Foundation; either version 3, or (at your option) any later
10 version.
11
12 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13 WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15 for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING3. If not see
19 <http://www.gnu.org/licenses/>. */
20
21 #ifndef GCC_IRA_INT_H
22 #define GCC_IRA_INT_H
23
24 #include "cfgloop.h"
25 #include "ira.h"
26 #include "alloc-pool.h"
27
28 /* To provide consistency in naming, all IRA external variables,
29 functions, common typedefs start with prefix ira_. */
30
31 #ifdef ENABLE_CHECKING
32 #define ENABLE_IRA_CHECKING
33 #endif
34
35 #ifdef ENABLE_IRA_CHECKING
36 #define ira_assert(c) gcc_assert (c)
37 #else
38 /* Always define and include C, so that warnings for empty body in an
39 'if' statement and unused variable do not occur. */
40 #define ira_assert(c) ((void)(0 && (c)))
41 #endif
42
43 /* Compute register frequency from edge frequency FREQ. It is
44 analogous to REG_FREQ_FROM_BB. When optimizing for size, or
45 profile driven feedback is available and the function is never
46 executed, frequency is always equivalent. Otherwise rescale the
47 edge frequency. */
48 #define REG_FREQ_FROM_EDGE_FREQ(freq) \
49 (optimize_function_for_size_p (cfun) \
50 ? REG_FREQ_MAX : (freq * REG_FREQ_MAX / BB_FREQ_MAX) \
51 ? (freq * REG_FREQ_MAX / BB_FREQ_MAX) : 1)
52
53 /* A modified value of flag `-fira-verbose' used internally. */
54 extern int internal_flag_ira_verbose;
55
56 /* Dump file of the allocator if it is not NULL. */
57 extern FILE *ira_dump_file;
58
59 /* Typedefs for pointers to allocno live range, allocno, and copy of
60 allocnos. */
61 typedef struct live_range *live_range_t;
62 typedef struct ira_allocno *ira_allocno_t;
63 typedef struct ira_allocno_pref *ira_pref_t;
64 typedef struct ira_allocno_copy *ira_copy_t;
65 typedef struct ira_object *ira_object_t;
66
67 /* Definition of vector of allocnos and copies. */
68
69 /* Typedef for pointer to the subsequent structure. */
70 typedef struct ira_loop_tree_node *ira_loop_tree_node_t;
71
72 typedef unsigned short move_table[N_REG_CLASSES];
73
74 /* In general case, IRA is a regional allocator. The regions are
75 nested and form a tree. Currently regions are natural loops. The
76 following structure describes loop tree node (representing basic
77 block or loop). We need such tree because the loop tree from
78 cfgloop.h is not convenient for the optimization: basic blocks are
79 not a part of the tree from cfgloop.h. We also use the nodes for
80 storing additional information about basic blocks/loops for the
81 register allocation purposes. */
82 struct ira_loop_tree_node
83 {
84 /* The node represents basic block if children == NULL. */
85 basic_block bb; /* NULL for loop. */
86 /* NULL for BB or for loop tree root if we did not build CFG loop tree. */
87 struct loop *loop;
88 /* NEXT/SUBLOOP_NEXT is the next node/loop-node of the same parent.
89 SUBLOOP_NEXT is always NULL for BBs. */
90 ira_loop_tree_node_t subloop_next, next;
91 /* CHILDREN/SUBLOOPS is the first node/loop-node immediately inside
92 the node. They are NULL for BBs. */
93 ira_loop_tree_node_t subloops, children;
94 /* The node immediately containing given node. */
95 ira_loop_tree_node_t parent;
96
97 /* Loop level in range [0, ira_loop_tree_height). */
98 int level;
99
100 /* All the following members are defined only for nodes representing
101 loops. */
102
103 /* The loop number from CFG loop tree. The root number is 0. */
104 int loop_num;
105
106 /* True if the loop was marked for removal from the register
107 allocation. */
108 bool to_remove_p;
109
110 /* Allocnos in the loop corresponding to their regnos. If it is
111 NULL the loop does not form a separate register allocation region
112 (e.g. because it has abnormal enter/exit edges and we can not put
113 code for register shuffling on the edges if a different
114 allocation is used for a pseudo-register on different sides of
115 the edges). Caps are not in the map (remember we can have more
116 one cap with the same regno in a region). */
117 ira_allocno_t *regno_allocno_map;
118
119 /* True if there is an entry to given loop not from its parent (or
120 grandparent) basic block. For example, it is possible for two
121 adjacent loops inside another loop. */
122 bool entered_from_non_parent_p;
123
124 /* Maximal register pressure inside loop for given register class
125 (defined only for the pressure classes). */
126 int reg_pressure[N_REG_CLASSES];
127
128 /* Numbers of allocnos referred or living in the loop node (except
129 for its subloops). */
130 bitmap all_allocnos;
131
132 /* Numbers of allocnos living at the loop borders. */
133 bitmap border_allocnos;
134
135 /* Regnos of pseudos modified in the loop node (including its
136 subloops). */
137 bitmap modified_regnos;
138
139 /* Numbers of copies referred in the corresponding loop. */
140 bitmap local_copies;
141 };
142
143 /* The root of the loop tree corresponding to the all function. */
144 extern ira_loop_tree_node_t ira_loop_tree_root;
145
146 /* Height of the loop tree. */
147 extern int ira_loop_tree_height;
148
149 /* All nodes representing basic blocks are referred through the
150 following array. We can not use basic block member `aux' for this
151 because it is used for insertion of insns on edges. */
152 extern ira_loop_tree_node_t ira_bb_nodes;
153
154 /* Two access macros to the nodes representing basic blocks. */
155 #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
156 #define IRA_BB_NODE_BY_INDEX(index) __extension__ \
157 (({ ira_loop_tree_node_t _node = (&ira_bb_nodes[index]); \
158 if (_node->children != NULL || _node->loop != NULL || _node->bb == NULL)\
159 { \
160 fprintf (stderr, \
161 "\n%s: %d: error in %s: it is not a block node\n", \
162 __FILE__, __LINE__, __FUNCTION__); \
163 gcc_unreachable (); \
164 } \
165 _node; }))
166 #else
167 #define IRA_BB_NODE_BY_INDEX(index) (&ira_bb_nodes[index])
168 #endif
169
170 #define IRA_BB_NODE(bb) IRA_BB_NODE_BY_INDEX ((bb)->index)
171
172 /* All nodes representing loops are referred through the following
173 array. */
174 extern ira_loop_tree_node_t ira_loop_nodes;
175
176 /* Two access macros to the nodes representing loops. */
177 #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
178 #define IRA_LOOP_NODE_BY_INDEX(index) __extension__ \
179 (({ ira_loop_tree_node_t const _node = (&ira_loop_nodes[index]); \
180 if (_node->children == NULL || _node->bb != NULL \
181 || (_node->loop == NULL && current_loops != NULL)) \
182 { \
183 fprintf (stderr, \
184 "\n%s: %d: error in %s: it is not a loop node\n", \
185 __FILE__, __LINE__, __FUNCTION__); \
186 gcc_unreachable (); \
187 } \
188 _node; }))
189 #else
190 #define IRA_LOOP_NODE_BY_INDEX(index) (&ira_loop_nodes[index])
191 #endif
192
193 #define IRA_LOOP_NODE(loop) IRA_LOOP_NODE_BY_INDEX ((loop)->num)
194
195
196 /* The structure describes program points where a given allocno lives.
198 If the live ranges of two allocnos are intersected, the allocnos
199 are in conflict. */
200 struct live_range
201 {
202 /* Object whose live range is described by given structure. */
203 ira_object_t object;
204 /* Program point range. */
205 int start, finish;
206 /* Next structure describing program points where the allocno
207 lives. */
208 live_range_t next;
209 /* Pointer to structures with the same start/finish. */
210 live_range_t start_next, finish_next;
211 };
212
213 /* Program points are enumerated by numbers from range
214 0..IRA_MAX_POINT-1. There are approximately two times more program
215 points than insns. Program points are places in the program where
216 liveness info can be changed. In most general case (there are more
217 complicated cases too) some program points correspond to places
218 where input operand dies and other ones correspond to places where
219 output operands are born. */
220 extern int ira_max_point;
221
222 /* Arrays of size IRA_MAX_POINT mapping a program point to the allocno
223 live ranges with given start/finish point. */
224 extern live_range_t *ira_start_point_ranges, *ira_finish_point_ranges;
225
226 /* A structure representing conflict information for an allocno
227 (or one of its subwords). */
228 struct ira_object
229 {
230 /* The allocno associated with this record. */
231 ira_allocno_t allocno;
232 /* Vector of accumulated conflicting conflict_redords with NULL end
233 marker (if OBJECT_CONFLICT_VEC_P is true) or conflict bit vector
234 otherwise. */
235 void *conflicts_array;
236 /* Pointer to structures describing at what program point the
237 object lives. We always maintain the list in such way that *the
238 ranges in the list are not intersected and ordered by decreasing
239 their program points*. */
240 live_range_t live_ranges;
241 /* The subword within ALLOCNO which is represented by this object.
242 Zero means the lowest-order subword (or the entire allocno in case
243 it is not being tracked in subwords). */
244 int subword;
245 /* Allocated size of the conflicts array. */
246 unsigned int conflicts_array_size;
247 /* A unique number for every instance of this structure, which is used
248 to represent it in conflict bit vectors. */
249 int id;
250 /* Before building conflicts, MIN and MAX are initialized to
251 correspondingly minimal and maximal points of the accumulated
252 live ranges. Afterwards, they hold the minimal and maximal ids
253 of other ira_objects that this one can conflict with. */
254 int min, max;
255 /* Initial and accumulated hard registers conflicting with this
256 object and as a consequences can not be assigned to the allocno.
257 All non-allocatable hard regs and hard regs of register classes
258 different from given allocno one are included in the sets. */
259 HARD_REG_SET conflict_hard_regs, total_conflict_hard_regs;
260 /* Number of accumulated conflicts in the vector of conflicting
261 objects. */
262 int num_accumulated_conflicts;
263 /* TRUE if conflicts are represented by a vector of pointers to
264 ira_object structures. Otherwise, we use a bit vector indexed
265 by conflict ID numbers. */
266 unsigned int conflict_vec_p : 1;
267 };
268
269 /* A structure representing an allocno (allocation entity). Allocno
270 represents a pseudo-register in an allocation region. If
271 pseudo-register does not live in a region but it lives in the
272 nested regions, it is represented in the region by special allocno
273 called *cap*. There may be more one cap representing the same
274 pseudo-register in region. It means that the corresponding
275 pseudo-register lives in more one non-intersected subregion. */
276 struct ira_allocno
277 {
278 /* The allocno order number starting with 0. Each allocno has an
279 unique number and the number is never changed for the
280 allocno. */
281 int num;
282 /* Regno for allocno or cap. */
283 int regno;
284 /* Mode of the allocno which is the mode of the corresponding
285 pseudo-register. */
286 ENUM_BITFIELD (machine_mode) mode : 8;
287 /* Widest mode of the allocno which in at least one case could be
288 for paradoxical subregs where wmode > mode. */
289 ENUM_BITFIELD (machine_mode) wmode : 8;
290 /* Register class which should be used for allocation for given
291 allocno. NO_REGS means that we should use memory. */
292 ENUM_BITFIELD (reg_class) aclass : 16;
293 /* During the reload, value TRUE means that we should not reassign a
294 hard register to the allocno got memory earlier. It is set up
295 when we removed memory-memory move insn before each iteration of
296 the reload. */
297 unsigned int dont_reassign_p : 1;
298 #ifdef STACK_REGS
299 /* Set to TRUE if allocno can't be assigned to the stack hard
300 register correspondingly in this region and area including the
301 region and all its subregions recursively. */
302 unsigned int no_stack_reg_p : 1, total_no_stack_reg_p : 1;
303 #endif
304 /* TRUE value means that there is no sense to spill the allocno
305 during coloring because the spill will result in additional
306 reloads in reload pass. */
307 unsigned int bad_spill_p : 1;
308 /* TRUE if a hard register or memory has been assigned to the
309 allocno. */
310 unsigned int assigned_p : 1;
311 /* TRUE if conflicts for given allocno are represented by vector of
312 pointers to the conflicting allocnos. Otherwise, we use a bit
313 vector where a bit with given index represents allocno with the
314 same number. */
315 unsigned int conflict_vec_p : 1;
316 /* Hard register assigned to given allocno. Negative value means
317 that memory was allocated to the allocno. During the reload,
318 spilled allocno has value equal to the corresponding stack slot
319 number (0, ...) - 2. Value -1 is used for allocnos spilled by the
320 reload (at this point pseudo-register has only one allocno) which
321 did not get stack slot yet. */
322 signed int hard_regno : 16;
323 /* Allocnos with the same regno are linked by the following member.
324 Allocnos corresponding to inner loops are first in the list (it
325 corresponds to depth-first traverse of the loops). */
326 ira_allocno_t next_regno_allocno;
327 /* There may be different allocnos with the same regno in different
328 regions. Allocnos are bound to the corresponding loop tree node.
329 Pseudo-register may have only one regular allocno with given loop
330 tree node but more than one cap (see comments above). */
331 ira_loop_tree_node_t loop_tree_node;
332 /* Accumulated usage references of the allocno. Here and below,
333 word 'accumulated' means info for given region and all nested
334 subregions. In this case, 'accumulated' means sum of references
335 of the corresponding pseudo-register in this region and in all
336 nested subregions recursively. */
337 int nrefs;
338 /* Accumulated frequency of usage of the allocno. */
339 int freq;
340 /* Minimal accumulated and updated costs of usage register of the
341 allocno class. */
342 int class_cost, updated_class_cost;
343 /* Minimal accumulated, and updated costs of memory for the allocno.
344 At the allocation start, the original and updated costs are
345 equal. The updated cost may be changed after finishing
346 allocation in a region and starting allocation in a subregion.
347 The change reflects the cost of spill/restore code on the
348 subregion border if we assign memory to the pseudo in the
349 subregion. */
350 int memory_cost, updated_memory_cost;
351 /* Accumulated number of points where the allocno lives and there is
352 excess pressure for its class. Excess pressure for a register
353 class at some point means that there are more allocnos of given
354 register class living at the point than number of hard-registers
355 of the class available for the allocation. */
356 int excess_pressure_points_num;
357 /* Allocno hard reg preferences. */
358 ira_pref_t allocno_prefs;
359 /* Copies to other non-conflicting allocnos. The copies can
360 represent move insn or potential move insn usually because of two
361 operand insn constraints. */
362 ira_copy_t allocno_copies;
363 /* It is a allocno (cap) representing given allocno on upper loop tree
364 level. */
365 ira_allocno_t cap;
366 /* It is a link to allocno (cap) on lower loop level represented by
367 given cap. Null if given allocno is not a cap. */
368 ira_allocno_t cap_member;
369 /* The number of objects tracked in the following array. */
370 int num_objects;
371 /* An array of structures describing conflict information and live
372 ranges for each object associated with the allocno. There may be
373 more than one such object in cases where the allocno represents a
374 multi-word register. */
375 ira_object_t objects[2];
376 /* Accumulated frequency of calls which given allocno
377 intersects. */
378 int call_freq;
379 /* Accumulated number of the intersected calls. */
380 int calls_crossed_num;
381 /* The number of calls across which it is live, but which should not
382 affect register preferences. */
383 int cheap_calls_crossed_num;
384 /* Registers clobbered by intersected calls. */
385 HARD_REG_SET crossed_calls_clobbered_regs;
386 /* Array of usage costs (accumulated and the one updated during
387 coloring) for each hard register of the allocno class. The
388 member value can be NULL if all costs are the same and equal to
389 CLASS_COST. For example, the costs of two different hard
390 registers can be different if one hard register is callee-saved
391 and another one is callee-used and the allocno lives through
392 calls. Another example can be case when for some insn the
393 corresponding pseudo-register value should be put in specific
394 register class (e.g. AREG for x86) which is a strict subset of
395 the allocno class (GENERAL_REGS for x86). We have updated costs
396 to reflect the situation when the usage cost of a hard register
397 is decreased because the allocno is connected to another allocno
398 by a copy and the another allocno has been assigned to the hard
399 register. */
400 int *hard_reg_costs, *updated_hard_reg_costs;
401 /* Array of decreasing costs (accumulated and the one updated during
402 coloring) for allocnos conflicting with given allocno for hard
403 regno of the allocno class. The member value can be NULL if all
404 costs are the same. These costs are used to reflect preferences
405 of other allocnos not assigned yet during assigning to given
406 allocno. */
407 int *conflict_hard_reg_costs, *updated_conflict_hard_reg_costs;
408 /* Different additional data. It is used to decrease size of
409 allocno data footprint. */
410 void *add_data;
411 };
412
413
414 /* All members of the allocno structures should be accessed only
415 through the following macros. */
416 #define ALLOCNO_NUM(A) ((A)->num)
417 #define ALLOCNO_REGNO(A) ((A)->regno)
418 #define ALLOCNO_REG(A) ((A)->reg)
419 #define ALLOCNO_NEXT_REGNO_ALLOCNO(A) ((A)->next_regno_allocno)
420 #define ALLOCNO_LOOP_TREE_NODE(A) ((A)->loop_tree_node)
421 #define ALLOCNO_CAP(A) ((A)->cap)
422 #define ALLOCNO_CAP_MEMBER(A) ((A)->cap_member)
423 #define ALLOCNO_NREFS(A) ((A)->nrefs)
424 #define ALLOCNO_FREQ(A) ((A)->freq)
425 #define ALLOCNO_HARD_REGNO(A) ((A)->hard_regno)
426 #define ALLOCNO_CALL_FREQ(A) ((A)->call_freq)
427 #define ALLOCNO_CALLS_CROSSED_NUM(A) ((A)->calls_crossed_num)
428 #define ALLOCNO_CHEAP_CALLS_CROSSED_NUM(A) ((A)->cheap_calls_crossed_num)
429 #define ALLOCNO_CROSSED_CALLS_CLOBBERED_REGS(A) \
430 ((A)->crossed_calls_clobbered_regs)
431 #define ALLOCNO_MEM_OPTIMIZED_DEST(A) ((A)->mem_optimized_dest)
432 #define ALLOCNO_MEM_OPTIMIZED_DEST_P(A) ((A)->mem_optimized_dest_p)
433 #define ALLOCNO_SOMEWHERE_RENAMED_P(A) ((A)->somewhere_renamed_p)
434 #define ALLOCNO_CHILD_RENAMED_P(A) ((A)->child_renamed_p)
435 #define ALLOCNO_DONT_REASSIGN_P(A) ((A)->dont_reassign_p)
436 #ifdef STACK_REGS
437 #define ALLOCNO_NO_STACK_REG_P(A) ((A)->no_stack_reg_p)
438 #define ALLOCNO_TOTAL_NO_STACK_REG_P(A) ((A)->total_no_stack_reg_p)
439 #endif
440 #define ALLOCNO_BAD_SPILL_P(A) ((A)->bad_spill_p)
441 #define ALLOCNO_ASSIGNED_P(A) ((A)->assigned_p)
442 #define ALLOCNO_MODE(A) ((A)->mode)
443 #define ALLOCNO_WMODE(A) ((A)->wmode)
444 #define ALLOCNO_PREFS(A) ((A)->allocno_prefs)
445 #define ALLOCNO_COPIES(A) ((A)->allocno_copies)
446 #define ALLOCNO_HARD_REG_COSTS(A) ((A)->hard_reg_costs)
447 #define ALLOCNO_UPDATED_HARD_REG_COSTS(A) ((A)->updated_hard_reg_costs)
448 #define ALLOCNO_CONFLICT_HARD_REG_COSTS(A) \
449 ((A)->conflict_hard_reg_costs)
450 #define ALLOCNO_UPDATED_CONFLICT_HARD_REG_COSTS(A) \
451 ((A)->updated_conflict_hard_reg_costs)
452 #define ALLOCNO_CLASS(A) ((A)->aclass)
453 #define ALLOCNO_CLASS_COST(A) ((A)->class_cost)
454 #define ALLOCNO_UPDATED_CLASS_COST(A) ((A)->updated_class_cost)
455 #define ALLOCNO_MEMORY_COST(A) ((A)->memory_cost)
456 #define ALLOCNO_UPDATED_MEMORY_COST(A) ((A)->updated_memory_cost)
457 #define ALLOCNO_EXCESS_PRESSURE_POINTS_NUM(A) \
458 ((A)->excess_pressure_points_num)
459 #define ALLOCNO_OBJECT(A,N) ((A)->objects[N])
460 #define ALLOCNO_NUM_OBJECTS(A) ((A)->num_objects)
461 #define ALLOCNO_ADD_DATA(A) ((A)->add_data)
462
463 /* Typedef for pointer to the subsequent structure. */
464 typedef struct ira_emit_data *ira_emit_data_t;
465
466 /* Allocno bound data used for emit pseudo live range split insns and
467 to flattening IR. */
468 struct ira_emit_data
469 {
470 /* TRUE if the allocno assigned to memory was a destination of
471 removed move (see ira-emit.c) at loop exit because the value of
472 the corresponding pseudo-register is not changed inside the
473 loop. */
474 unsigned int mem_optimized_dest_p : 1;
475 /* TRUE if the corresponding pseudo-register has disjoint live
476 ranges and the other allocnos of the pseudo-register except this
477 one changed REG. */
478 unsigned int somewhere_renamed_p : 1;
479 /* TRUE if allocno with the same REGNO in a subregion has been
480 renamed, in other words, got a new pseudo-register. */
481 unsigned int child_renamed_p : 1;
482 /* Final rtx representation of the allocno. */
483 rtx reg;
484 /* Non NULL if we remove restoring value from given allocno to
485 MEM_OPTIMIZED_DEST at loop exit (see ira-emit.c) because the
486 allocno value is not changed inside the loop. */
487 ira_allocno_t mem_optimized_dest;
488 };
489
490 #define ALLOCNO_EMIT_DATA(a) ((ira_emit_data_t) ALLOCNO_ADD_DATA (a))
491
492 /* Data used to emit live range split insns and to flattening IR. */
493 extern ira_emit_data_t ira_allocno_emit_data;
494
495 /* Abbreviation for frequent emit data access. */
496 static inline rtx
497 allocno_emit_reg (ira_allocno_t a)
498 {
499 return ALLOCNO_EMIT_DATA (a)->reg;
500 }
501
502 #define OBJECT_ALLOCNO(O) ((O)->allocno)
503 #define OBJECT_SUBWORD(O) ((O)->subword)
504 #define OBJECT_CONFLICT_ARRAY(O) ((O)->conflicts_array)
505 #define OBJECT_CONFLICT_VEC(O) ((ira_object_t *)(O)->conflicts_array)
506 #define OBJECT_CONFLICT_BITVEC(O) ((IRA_INT_TYPE *)(O)->conflicts_array)
507 #define OBJECT_CONFLICT_ARRAY_SIZE(O) ((O)->conflicts_array_size)
508 #define OBJECT_CONFLICT_VEC_P(O) ((O)->conflict_vec_p)
509 #define OBJECT_NUM_CONFLICTS(O) ((O)->num_accumulated_conflicts)
510 #define OBJECT_CONFLICT_HARD_REGS(O) ((O)->conflict_hard_regs)
511 #define OBJECT_TOTAL_CONFLICT_HARD_REGS(O) ((O)->total_conflict_hard_regs)
512 #define OBJECT_MIN(O) ((O)->min)
513 #define OBJECT_MAX(O) ((O)->max)
514 #define OBJECT_CONFLICT_ID(O) ((O)->id)
515 #define OBJECT_LIVE_RANGES(O) ((O)->live_ranges)
516
517 /* Map regno -> allocnos with given regno (see comments for
518 allocno member `next_regno_allocno'). */
519 extern ira_allocno_t *ira_regno_allocno_map;
520
521 /* Array of references to all allocnos. The order number of the
522 allocno corresponds to the index in the array. Removed allocnos
523 have NULL element value. */
524 extern ira_allocno_t *ira_allocnos;
525
526 /* The size of the previous array. */
527 extern int ira_allocnos_num;
528
529 /* Map a conflict id to its corresponding ira_object structure. */
530 extern ira_object_t *ira_object_id_map;
531
532 /* The size of the previous array. */
533 extern int ira_objects_num;
534
535 /* The following structure represents a hard register preference of
536 allocno. The preference represent move insns or potential move
537 insns usually because of two operand insn constraints. One move
538 operand is a hard register. */
539 struct ira_allocno_pref
540 {
541 /* The unique order number of the preference node starting with 0. */
542 int num;
543 /* Preferred hard register. */
544 int hard_regno;
545 /* Accumulated execution frequency of insns from which the
546 preference created. */
547 int freq;
548 /* Given allocno. */
549 ira_allocno_t allocno;
550 /* All preferences with the same allocno are linked by the following
551 member. */
552 ira_pref_t next_pref;
553 };
554
555 /* Array of references to all allocno preferences. The order number
556 of the preference corresponds to the index in the array. */
557 extern ira_pref_t *ira_prefs;
558
559 /* Size of the previous array. */
560 extern int ira_prefs_num;
561
562 /* The following structure represents a copy of two allocnos. The
563 copies represent move insns or potential move insns usually because
564 of two operand insn constraints. To remove register shuffle, we
565 also create copies between allocno which is output of an insn and
566 allocno becoming dead in the insn. */
567 struct ira_allocno_copy
568 {
569 /* The unique order number of the copy node starting with 0. */
570 int num;
571 /* Allocnos connected by the copy. The first allocno should have
572 smaller order number than the second one. */
573 ira_allocno_t first, second;
574 /* Execution frequency of the copy. */
575 int freq;
576 bool constraint_p;
577 /* It is a move insn which is an origin of the copy. The member
578 value for the copy representing two operand insn constraints or
579 for the copy created to remove register shuffle is NULL. In last
580 case the copy frequency is smaller than the corresponding insn
581 execution frequency. */
582 rtx_insn *insn;
583 /* All copies with the same allocno as FIRST are linked by the two
584 following members. */
585 ira_copy_t prev_first_allocno_copy, next_first_allocno_copy;
586 /* All copies with the same allocno as SECOND are linked by the two
587 following members. */
588 ira_copy_t prev_second_allocno_copy, next_second_allocno_copy;
589 /* Region from which given copy is originated. */
590 ira_loop_tree_node_t loop_tree_node;
591 };
592
593 /* Array of references to all copies. The order number of the copy
594 corresponds to the index in the array. Removed copies have NULL
595 element value. */
596 extern ira_copy_t *ira_copies;
597
598 /* Size of the previous array. */
599 extern int ira_copies_num;
600
601 /* The following structure describes a stack slot used for spilled
602 pseudo-registers. */
603 struct ira_spilled_reg_stack_slot
604 {
605 /* pseudo-registers assigned to the stack slot. */
606 bitmap_head spilled_regs;
607 /* RTL representation of the stack slot. */
608 rtx mem;
609 /* Size of the stack slot. */
610 unsigned int width;
611 };
612
613 /* The number of elements in the following array. */
614 extern int ira_spilled_reg_stack_slots_num;
615
616 /* The following array contains info about spilled pseudo-registers
617 stack slots used in current function so far. */
618 extern struct ira_spilled_reg_stack_slot *ira_spilled_reg_stack_slots;
619
620 /* Correspondingly overall cost of the allocation, cost of the
621 allocnos assigned to hard-registers, cost of the allocnos assigned
622 to memory, cost of loads, stores and register move insns generated
623 for pseudo-register live range splitting (see ira-emit.c). */
624 extern int64_t ira_overall_cost;
625 extern int64_t ira_reg_cost, ira_mem_cost;
626 extern int64_t ira_load_cost, ira_store_cost, ira_shuffle_cost;
627 extern int ira_move_loops_num, ira_additional_jumps_num;
628
629
630 /* This page contains a bitset implementation called 'min/max sets' used to
632 record conflicts in IRA.
633 They are named min/maxs set since we keep track of a minimum and a maximum
634 bit number for each set representing the bounds of valid elements. Otherwise,
635 the implementation resembles sbitmaps in that we store an array of integers
636 whose bits directly represent the members of the set. */
637
638 /* The type used as elements in the array, and the number of bits in
639 this type. */
640
641 #define IRA_INT_BITS HOST_BITS_PER_WIDE_INT
642 #define IRA_INT_TYPE HOST_WIDE_INT
643
644 /* Set, clear or test bit number I in R, a bit vector of elements with
645 minimal index and maximal index equal correspondingly to MIN and
646 MAX. */
647 #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
648
649 #define SET_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
650 (({ int _min = (MIN), _max = (MAX), _i = (I); \
651 if (_i < _min || _i > _max) \
652 { \
653 fprintf (stderr, \
654 "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
655 __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
656 gcc_unreachable (); \
657 } \
658 ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
659 |= ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
660
661
662 #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
663 (({ int _min = (MIN), _max = (MAX), _i = (I); \
664 if (_i < _min || _i > _max) \
665 { \
666 fprintf (stderr, \
667 "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
668 __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
669 gcc_unreachable (); \
670 } \
671 ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
672 &= ~((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
673
674 #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__ \
675 (({ int _min = (MIN), _max = (MAX), _i = (I); \
676 if (_i < _min || _i > _max) \
677 { \
678 fprintf (stderr, \
679 "\n%s: %d: error in %s: %d not in range [%d,%d]\n", \
680 __FILE__, __LINE__, __FUNCTION__, _i, _min, _max); \
681 gcc_unreachable (); \
682 } \
683 ((R)[(unsigned) (_i - _min) / IRA_INT_BITS] \
684 & ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
685
686 #else
687
688 #define SET_MINMAX_SET_BIT(R, I, MIN, MAX) \
689 ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
690 |= ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
691
692 #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX) \
693 ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
694 &= ~((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
695
696 #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX) \
697 ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS] \
698 & ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
699
700 #endif
701
702 /* The iterator for min/max sets. */
703 struct minmax_set_iterator {
704
705 /* Array containing the bit vector. */
706 IRA_INT_TYPE *vec;
707
708 /* The number of the current element in the vector. */
709 unsigned int word_num;
710
711 /* The number of bits in the bit vector. */
712 unsigned int nel;
713
714 /* The current bit index of the bit vector. */
715 unsigned int bit_num;
716
717 /* Index corresponding to the 1st bit of the bit vector. */
718 int start_val;
719
720 /* The word of the bit vector currently visited. */
721 unsigned IRA_INT_TYPE word;
722 };
723
724 /* Initialize the iterator I for bit vector VEC containing minimal and
725 maximal values MIN and MAX. */
726 static inline void
727 minmax_set_iter_init (minmax_set_iterator *i, IRA_INT_TYPE *vec, int min,
728 int max)
729 {
730 i->vec = vec;
731 i->word_num = 0;
732 i->nel = max < min ? 0 : max - min + 1;
733 i->start_val = min;
734 i->bit_num = 0;
735 i->word = i->nel == 0 ? 0 : vec[0];
736 }
737
738 /* Return TRUE if we have more allocnos to visit, in which case *N is
739 set to the number of the element to be visited. Otherwise, return
740 FALSE. */
741 static inline bool
742 minmax_set_iter_cond (minmax_set_iterator *i, int *n)
743 {
744 /* Skip words that are zeros. */
745 for (; i->word == 0; i->word = i->vec[i->word_num])
746 {
747 i->word_num++;
748 i->bit_num = i->word_num * IRA_INT_BITS;
749
750 /* If we have reached the end, break. */
751 if (i->bit_num >= i->nel)
752 return false;
753 }
754
755 /* Skip bits that are zero. */
756 for (; (i->word & 1) == 0; i->word >>= 1)
757 i->bit_num++;
758
759 *n = (int) i->bit_num + i->start_val;
760
761 return true;
762 }
763
764 /* Advance to the next element in the set. */
765 static inline void
766 minmax_set_iter_next (minmax_set_iterator *i)
767 {
768 i->word >>= 1;
769 i->bit_num++;
770 }
771
772 /* Loop over all elements of a min/max set given by bit vector VEC and
773 their minimal and maximal values MIN and MAX. In each iteration, N
774 is set to the number of next allocno. ITER is an instance of
775 minmax_set_iterator used to iterate over the set. */
776 #define FOR_EACH_BIT_IN_MINMAX_SET(VEC, MIN, MAX, N, ITER) \
777 for (minmax_set_iter_init (&(ITER), (VEC), (MIN), (MAX)); \
778 minmax_set_iter_cond (&(ITER), &(N)); \
779 minmax_set_iter_next (&(ITER)))
780
781 struct target_ira_int {
783 ~target_ira_int ();
784
785 void free_ira_costs ();
786 void free_register_move_costs ();
787
788 /* Initialized once. It is a maximal possible size of the allocated
789 struct costs. */
790 size_t x_max_struct_costs_size;
791
792 /* Allocated and initialized once, and used to initialize cost values
793 for each insn. */
794 struct costs *x_init_cost;
795
796 /* Allocated once, and used for temporary purposes. */
797 struct costs *x_temp_costs;
798
799 /* Allocated once, and used for the cost calculation. */
800 struct costs *x_op_costs[MAX_RECOG_OPERANDS];
801 struct costs *x_this_op_costs[MAX_RECOG_OPERANDS];
802
803 /* Hard registers that can not be used for the register allocator for
804 all functions of the current compilation unit. */
805 HARD_REG_SET x_no_unit_alloc_regs;
806
807 /* Map: hard regs X modes -> set of hard registers for storing value
808 of given mode starting with given hard register. */
809 HARD_REG_SET (x_ira_reg_mode_hard_regset
810 [FIRST_PSEUDO_REGISTER][NUM_MACHINE_MODES]);
811
812 /* Maximum cost of moving from a register in one class to a register
813 in another class. Based on TARGET_REGISTER_MOVE_COST. */
814 move_table *x_ira_register_move_cost[MAX_MACHINE_MODE];
815
816 /* Similar, but here we don't have to move if the first index is a
817 subset of the second so in that case the cost is zero. */
818 move_table *x_ira_may_move_in_cost[MAX_MACHINE_MODE];
819
820 /* Similar, but here we don't have to move if the first index is a
821 superset of the second so in that case the cost is zero. */
822 move_table *x_ira_may_move_out_cost[MAX_MACHINE_MODE];
823
824 /* Keep track of the last mode we initialized move costs for. */
825 int x_last_mode_for_init_move_cost;
826
827 /* Array analog of the macro MEMORY_MOVE_COST but they contain maximal
828 cost not minimal. */
829 short int x_ira_max_memory_move_cost[MAX_MACHINE_MODE][N_REG_CLASSES][2];
830
831 /* Map class->true if class is a possible allocno class, false
832 otherwise. */
833 bool x_ira_reg_allocno_class_p[N_REG_CLASSES];
834
835 /* Map class->true if class is a pressure class, false otherwise. */
836 bool x_ira_reg_pressure_class_p[N_REG_CLASSES];
837
838 /* Array of the number of hard registers of given class which are
839 available for allocation. The order is defined by the hard
840 register numbers. */
841 short x_ira_non_ordered_class_hard_regs[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
842
843 /* Index (in ira_class_hard_regs; for given register class and hard
844 register (in general case a hard register can belong to several
845 register classes;. The index is negative for hard registers
846 unavailable for the allocation. */
847 short x_ira_class_hard_reg_index[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
848
849 /* Index [CL][M] contains R if R appears somewhere in a register of the form:
850
851 (reg:M R'), R' not in x_ira_prohibited_class_mode_regs[CL][M]
852
853 For example, if:
854
855 - (reg:M 2) is valid and occupies two registers;
856 - register 2 belongs to CL; and
857 - register 3 belongs to the same pressure class as CL
858
859 then (reg:M 2) contributes to [CL][M] and registers 2 and 3 will be
860 in the set. */
861 HARD_REG_SET x_ira_useful_class_mode_regs[N_REG_CLASSES][NUM_MACHINE_MODES];
862
863 /* The value is number of elements in the subsequent array. */
864 int x_ira_important_classes_num;
865
866 /* The array containing all non-empty classes. Such classes is
867 important for calculation of the hard register usage costs. */
868 enum reg_class x_ira_important_classes[N_REG_CLASSES];
869
870 /* The array containing indexes of important classes in the previous
871 array. The array elements are defined only for important
872 classes. */
873 int x_ira_important_class_nums[N_REG_CLASSES];
874
875 /* Map class->true if class is an uniform class, false otherwise. */
876 bool x_ira_uniform_class_p[N_REG_CLASSES];
877
878 /* The biggest important class inside of intersection of the two
879 classes (that is calculated taking only hard registers available
880 for allocation into account;. If the both classes contain no hard
881 registers available for allocation, the value is calculated with
882 taking all hard-registers including fixed ones into account. */
883 enum reg_class x_ira_reg_class_intersect[N_REG_CLASSES][N_REG_CLASSES];
884
885 /* Classes with end marker LIM_REG_CLASSES which are intersected with
886 given class (the first index). That includes given class itself.
887 This is calculated taking only hard registers available for
888 allocation into account. */
889 enum reg_class x_ira_reg_class_super_classes[N_REG_CLASSES][N_REG_CLASSES];
890
891 /* The biggest (smallest) important class inside of (covering) union
892 of the two classes (that is calculated taking only hard registers
893 available for allocation into account). If the both classes
894 contain no hard registers available for allocation, the value is
895 calculated with taking all hard-registers including fixed ones
896 into account. In other words, the value is the corresponding
897 reg_class_subunion (reg_class_superunion) value. */
898 enum reg_class x_ira_reg_class_subunion[N_REG_CLASSES][N_REG_CLASSES];
899 enum reg_class x_ira_reg_class_superunion[N_REG_CLASSES][N_REG_CLASSES];
900
901 /* For each reg class, table listing all the classes contained in it
902 (excluding the class itself. Non-allocatable registers are
903 excluded from the consideration). */
904 enum reg_class x_alloc_reg_class_subclasses[N_REG_CLASSES][N_REG_CLASSES];
905
906 /* Array whose values are hard regset of hard registers for which
907 move of the hard register in given mode into itself is
908 prohibited. */
909 HARD_REG_SET x_ira_prohibited_mode_move_regs[NUM_MACHINE_MODES];
910
911 /* Flag of that the above array has been initialized. */
912 bool x_ira_prohibited_mode_move_regs_initialized_p;
913 };
914
915 extern struct target_ira_int default_target_ira_int;
916 #if SWITCHABLE_TARGET
917 extern struct target_ira_int *this_target_ira_int;
918 #else
919 #define this_target_ira_int (&default_target_ira_int)
920 #endif
921
922 #define ira_reg_mode_hard_regset \
923 (this_target_ira_int->x_ira_reg_mode_hard_regset)
924 #define ira_register_move_cost \
925 (this_target_ira_int->x_ira_register_move_cost)
926 #define ira_max_memory_move_cost \
927 (this_target_ira_int->x_ira_max_memory_move_cost)
928 #define ira_may_move_in_cost \
929 (this_target_ira_int->x_ira_may_move_in_cost)
930 #define ira_may_move_out_cost \
931 (this_target_ira_int->x_ira_may_move_out_cost)
932 #define ira_reg_allocno_class_p \
933 (this_target_ira_int->x_ira_reg_allocno_class_p)
934 #define ira_reg_pressure_class_p \
935 (this_target_ira_int->x_ira_reg_pressure_class_p)
936 #define ira_non_ordered_class_hard_regs \
937 (this_target_ira_int->x_ira_non_ordered_class_hard_regs)
938 #define ira_class_hard_reg_index \
939 (this_target_ira_int->x_ira_class_hard_reg_index)
940 #define ira_useful_class_mode_regs \
941 (this_target_ira_int->x_ira_useful_class_mode_regs)
942 #define ira_important_classes_num \
943 (this_target_ira_int->x_ira_important_classes_num)
944 #define ira_important_classes \
945 (this_target_ira_int->x_ira_important_classes)
946 #define ira_important_class_nums \
947 (this_target_ira_int->x_ira_important_class_nums)
948 #define ira_uniform_class_p \
949 (this_target_ira_int->x_ira_uniform_class_p)
950 #define ira_reg_class_intersect \
951 (this_target_ira_int->x_ira_reg_class_intersect)
952 #define ira_reg_class_super_classes \
953 (this_target_ira_int->x_ira_reg_class_super_classes)
954 #define ira_reg_class_subunion \
955 (this_target_ira_int->x_ira_reg_class_subunion)
956 #define ira_reg_class_superunion \
957 (this_target_ira_int->x_ira_reg_class_superunion)
958 #define ira_prohibited_mode_move_regs \
959 (this_target_ira_int->x_ira_prohibited_mode_move_regs)
960
961 /* ira.c: */
963
964 extern void *ira_allocate (size_t);
965 extern void ira_free (void *addr);
966 extern bitmap ira_allocate_bitmap (void);
967 extern void ira_free_bitmap (bitmap);
968 extern void ira_print_disposition (FILE *);
969 extern void ira_debug_disposition (void);
970 extern void ira_debug_allocno_classes (void);
971 extern void ira_init_register_move_cost (machine_mode);
972 extern void ira_setup_alts (rtx_insn *insn, HARD_REG_SET &alts);
973 extern int ira_get_dup_out_num (int op_num, HARD_REG_SET &alts);
974
975 /* ira-build.c */
976
977 /* The current loop tree node and its regno allocno map. */
978 extern ira_loop_tree_node_t ira_curr_loop_tree_node;
979 extern ira_allocno_t *ira_curr_regno_allocno_map;
980
981 extern void ira_debug_pref (ira_pref_t);
982 extern void ira_debug_prefs (void);
983 extern void ira_debug_allocno_prefs (ira_allocno_t);
984
985 extern void ira_debug_copy (ira_copy_t);
986 extern void debug (ira_allocno_copy &ref);
987 extern void debug (ira_allocno_copy *ptr);
988
989 extern void ira_debug_copies (void);
990 extern void ira_debug_allocno_copies (ira_allocno_t);
991 extern void debug (ira_allocno &ref);
992 extern void debug (ira_allocno *ptr);
993
994 extern void ira_traverse_loop_tree (bool, ira_loop_tree_node_t,
995 void (*) (ira_loop_tree_node_t),
996 void (*) (ira_loop_tree_node_t));
997 extern ira_allocno_t ira_parent_allocno (ira_allocno_t);
998 extern ira_allocno_t ira_parent_or_cap_allocno (ira_allocno_t);
999 extern ira_allocno_t ira_create_allocno (int, bool, ira_loop_tree_node_t);
1000 extern void ira_create_allocno_objects (ira_allocno_t);
1001 extern void ira_set_allocno_class (ira_allocno_t, enum reg_class);
1002 extern bool ira_conflict_vector_profitable_p (ira_object_t, int);
1003 extern void ira_allocate_conflict_vec (ira_object_t, int);
1004 extern void ira_allocate_object_conflicts (ira_object_t, int);
1005 extern void ior_hard_reg_conflicts (ira_allocno_t, HARD_REG_SET *);
1006 extern void ira_print_expanded_allocno (ira_allocno_t);
1007 extern void ira_add_live_range_to_object (ira_object_t, int, int);
1008 extern live_range_t ira_create_live_range (ira_object_t, int, int,
1009 live_range_t);
1010 extern live_range_t ira_copy_live_range_list (live_range_t);
1011 extern live_range_t ira_merge_live_ranges (live_range_t, live_range_t);
1012 extern bool ira_live_ranges_intersect_p (live_range_t, live_range_t);
1013 extern void ira_finish_live_range (live_range_t);
1014 extern void ira_finish_live_range_list (live_range_t);
1015 extern void ira_free_allocno_updated_costs (ira_allocno_t);
1016 extern ira_pref_t ira_create_pref (ira_allocno_t, int, int);
1017 extern void ira_add_allocno_pref (ira_allocno_t, int, int);
1018 extern void ira_remove_pref (ira_pref_t);
1019 extern void ira_remove_allocno_prefs (ira_allocno_t);
1020 extern ira_copy_t ira_create_copy (ira_allocno_t, ira_allocno_t,
1021 int, bool, rtx_insn *,
1022 ira_loop_tree_node_t);
1023 extern ira_copy_t ira_add_allocno_copy (ira_allocno_t, ira_allocno_t, int,
1024 bool, rtx_insn *,
1025 ira_loop_tree_node_t);
1026
1027 extern int *ira_allocate_cost_vector (reg_class_t);
1028 extern void ira_free_cost_vector (int *, reg_class_t);
1029
1030 extern void ira_flattening (int, int);
1031 extern bool ira_build (void);
1032 extern void ira_destroy (void);
1033
1034 /* ira-costs.c */
1035 extern void ira_init_costs_once (void);
1036 extern void ira_init_costs (void);
1037 extern void ira_costs (void);
1038 extern void ira_tune_allocno_costs (void);
1039
1040 /* ira-lives.c */
1041
1042 extern void ira_rebuild_start_finish_chains (void);
1043 extern void ira_print_live_range_list (FILE *, live_range_t);
1044 extern void debug (live_range &ref);
1045 extern void debug (live_range *ptr);
1046 extern void ira_debug_live_range_list (live_range_t);
1047 extern void ira_debug_allocno_live_ranges (ira_allocno_t);
1048 extern void ira_debug_live_ranges (void);
1049 extern void ira_create_allocno_live_ranges (void);
1050 extern void ira_compress_allocno_live_ranges (void);
1051 extern void ira_finish_allocno_live_ranges (void);
1052 extern void ira_implicitly_set_insn_hard_regs (HARD_REG_SET *,
1053 alternative_mask);
1054
1055 /* ira-conflicts.c */
1056 extern void ira_debug_conflicts (bool);
1057 extern void ira_build_conflicts (void);
1058
1059 /* ira-color.c */
1060 extern void ira_debug_hard_regs_forest (void);
1061 extern int ira_loop_edge_freq (ira_loop_tree_node_t, int, bool);
1062 extern void ira_reassign_conflict_allocnos (int);
1063 extern void ira_initiate_assign (void);
1064 extern void ira_finish_assign (void);
1065 extern void ira_color (void);
1066
1067 /* ira-emit.c */
1068 extern void ira_initiate_emit_data (void);
1069 extern void ira_finish_emit_data (void);
1070 extern void ira_emit (bool);
1071
1072
1073
1075 /* Return true if equivalence of pseudo REGNO is not a lvalue. */
1076 static inline bool
1077 ira_equiv_no_lvalue_p (int regno)
1078 {
1079 if (regno >= ira_reg_equiv_len)
1080 return false;
1081 return (ira_reg_equiv[regno].constant != NULL_RTX
1082 || ira_reg_equiv[regno].invariant != NULL_RTX
1083 || (ira_reg_equiv[regno].memory != NULL_RTX
1084 && MEM_READONLY_P (ira_reg_equiv[regno].memory)));
1085 }
1086
1087
1088
1090 /* Initialize register costs for MODE if necessary. */
1091 static inline void
1092 ira_init_register_move_cost_if_necessary (machine_mode mode)
1093 {
1094 if (ira_register_move_cost[mode] == NULL)
1095 ira_init_register_move_cost (mode);
1096 }
1097
1098
1099
1101 /* The iterator for all allocnos. */
1102 struct ira_allocno_iterator {
1103 /* The number of the current element in IRA_ALLOCNOS. */
1104 int n;
1105 };
1106
1107 /* Initialize the iterator I. */
1108 static inline void
1109 ira_allocno_iter_init (ira_allocno_iterator *i)
1110 {
1111 i->n = 0;
1112 }
1113
1114 /* Return TRUE if we have more allocnos to visit, in which case *A is
1115 set to the allocno to be visited. Otherwise, return FALSE. */
1116 static inline bool
1117 ira_allocno_iter_cond (ira_allocno_iterator *i, ira_allocno_t *a)
1118 {
1119 int n;
1120
1121 for (n = i->n; n < ira_allocnos_num; n++)
1122 if (ira_allocnos[n] != NULL)
1123 {
1124 *a = ira_allocnos[n];
1125 i->n = n + 1;
1126 return true;
1127 }
1128 return false;
1129 }
1130
1131 /* Loop over all allocnos. In each iteration, A is set to the next
1132 allocno. ITER is an instance of ira_allocno_iterator used to iterate
1133 the allocnos. */
1134 #define FOR_EACH_ALLOCNO(A, ITER) \
1135 for (ira_allocno_iter_init (&(ITER)); \
1136 ira_allocno_iter_cond (&(ITER), &(A));)
1137
1138 /* The iterator for all objects. */
1140 struct ira_object_iterator {
1141 /* The number of the current element in ira_object_id_map. */
1142 int n;
1143 };
1144
1145 /* Initialize the iterator I. */
1146 static inline void
1147 ira_object_iter_init (ira_object_iterator *i)
1148 {
1149 i->n = 0;
1150 }
1151
1152 /* Return TRUE if we have more objects to visit, in which case *OBJ is
1153 set to the object to be visited. Otherwise, return FALSE. */
1154 static inline bool
1155 ira_object_iter_cond (ira_object_iterator *i, ira_object_t *obj)
1156 {
1157 int n;
1158
1159 for (n = i->n; n < ira_objects_num; n++)
1160 if (ira_object_id_map[n] != NULL)
1161 {
1162 *obj = ira_object_id_map[n];
1163 i->n = n + 1;
1164 return true;
1165 }
1166 return false;
1167 }
1168
1169 /* Loop over all objects. In each iteration, OBJ is set to the next
1170 object. ITER is an instance of ira_object_iterator used to iterate
1171 the objects. */
1172 #define FOR_EACH_OBJECT(OBJ, ITER) \
1173 for (ira_object_iter_init (&(ITER)); \
1174 ira_object_iter_cond (&(ITER), &(OBJ));)
1175
1176 /* The iterator for objects associated with an allocno. */
1178 struct ira_allocno_object_iterator {
1179 /* The number of the element the allocno's object array. */
1180 int n;
1181 };
1182
1183 /* Initialize the iterator I. */
1184 static inline void
1185 ira_allocno_object_iter_init (ira_allocno_object_iterator *i)
1186 {
1187 i->n = 0;
1188 }
1189
1190 /* Return TRUE if we have more objects to visit in allocno A, in which
1191 case *O is set to the object to be visited. Otherwise, return
1192 FALSE. */
1193 static inline bool
1194 ira_allocno_object_iter_cond (ira_allocno_object_iterator *i, ira_allocno_t a,
1195 ira_object_t *o)
1196 {
1197 int n = i->n++;
1198 if (n < ALLOCNO_NUM_OBJECTS (a))
1199 {
1200 *o = ALLOCNO_OBJECT (a, n);
1201 return true;
1202 }
1203 return false;
1204 }
1205
1206 /* Loop over all objects associated with allocno A. In each
1207 iteration, O is set to the next object. ITER is an instance of
1208 ira_allocno_object_iterator used to iterate the conflicts. */
1209 #define FOR_EACH_ALLOCNO_OBJECT(A, O, ITER) \
1210 for (ira_allocno_object_iter_init (&(ITER)); \
1211 ira_allocno_object_iter_cond (&(ITER), (A), &(O));)
1212
1213
1215 /* The iterator for prefs. */
1216 struct ira_pref_iterator {
1217 /* The number of the current element in IRA_PREFS. */
1218 int n;
1219 };
1220
1221 /* Initialize the iterator I. */
1222 static inline void
1223 ira_pref_iter_init (ira_pref_iterator *i)
1224 {
1225 i->n = 0;
1226 }
1227
1228 /* Return TRUE if we have more prefs to visit, in which case *PREF is
1229 set to the pref to be visited. Otherwise, return FALSE. */
1230 static inline bool
1231 ira_pref_iter_cond (ira_pref_iterator *i, ira_pref_t *pref)
1232 {
1233 int n;
1234
1235 for (n = i->n; n < ira_prefs_num; n++)
1236 if (ira_prefs[n] != NULL)
1237 {
1238 *pref = ira_prefs[n];
1239 i->n = n + 1;
1240 return true;
1241 }
1242 return false;
1243 }
1244
1245 /* Loop over all prefs. In each iteration, P is set to the next
1246 pref. ITER is an instance of ira_pref_iterator used to iterate
1247 the prefs. */
1248 #define FOR_EACH_PREF(P, ITER) \
1249 for (ira_pref_iter_init (&(ITER)); \
1250 ira_pref_iter_cond (&(ITER), &(P));)
1251
1252
1254 /* The iterator for copies. */
1255 struct ira_copy_iterator {
1256 /* The number of the current element in IRA_COPIES. */
1257 int n;
1258 };
1259
1260 /* Initialize the iterator I. */
1261 static inline void
1262 ira_copy_iter_init (ira_copy_iterator *i)
1263 {
1264 i->n = 0;
1265 }
1266
1267 /* Return TRUE if we have more copies to visit, in which case *CP is
1268 set to the copy to be visited. Otherwise, return FALSE. */
1269 static inline bool
1270 ira_copy_iter_cond (ira_copy_iterator *i, ira_copy_t *cp)
1271 {
1272 int n;
1273
1274 for (n = i->n; n < ira_copies_num; n++)
1275 if (ira_copies[n] != NULL)
1276 {
1277 *cp = ira_copies[n];
1278 i->n = n + 1;
1279 return true;
1280 }
1281 return false;
1282 }
1283
1284 /* Loop over all copies. In each iteration, C is set to the next
1285 copy. ITER is an instance of ira_copy_iterator used to iterate
1286 the copies. */
1287 #define FOR_EACH_COPY(C, ITER) \
1288 for (ira_copy_iter_init (&(ITER)); \
1289 ira_copy_iter_cond (&(ITER), &(C));)
1290
1291 /* The iterator for object conflicts. */
1293 struct ira_object_conflict_iterator {
1294
1295 /* TRUE if the conflicts are represented by vector of allocnos. */
1296 bool conflict_vec_p;
1297
1298 /* The conflict vector or conflict bit vector. */
1299 void *vec;
1300
1301 /* The number of the current element in the vector (of type
1302 ira_object_t or IRA_INT_TYPE). */
1303 unsigned int word_num;
1304
1305 /* The bit vector size. It is defined only if
1306 OBJECT_CONFLICT_VEC_P is FALSE. */
1307 unsigned int size;
1308
1309 /* The current bit index of bit vector. It is defined only if
1310 OBJECT_CONFLICT_VEC_P is FALSE. */
1311 unsigned int bit_num;
1312
1313 /* The object id corresponding to the 1st bit of the bit vector. It
1314 is defined only if OBJECT_CONFLICT_VEC_P is FALSE. */
1315 int base_conflict_id;
1316
1317 /* The word of bit vector currently visited. It is defined only if
1318 OBJECT_CONFLICT_VEC_P is FALSE. */
1319 unsigned IRA_INT_TYPE word;
1320 };
1321
1322 /* Initialize the iterator I with ALLOCNO conflicts. */
1323 static inline void
1324 ira_object_conflict_iter_init (ira_object_conflict_iterator *i,
1325 ira_object_t obj)
1326 {
1327 i->conflict_vec_p = OBJECT_CONFLICT_VEC_P (obj);
1328 i->vec = OBJECT_CONFLICT_ARRAY (obj);
1329 i->word_num = 0;
1330 if (i->conflict_vec_p)
1331 i->size = i->bit_num = i->base_conflict_id = i->word = 0;
1332 else
1333 {
1334 if (OBJECT_MIN (obj) > OBJECT_MAX (obj))
1335 i->size = 0;
1336 else
1337 i->size = ((OBJECT_MAX (obj) - OBJECT_MIN (obj)
1338 + IRA_INT_BITS)
1339 / IRA_INT_BITS) * sizeof (IRA_INT_TYPE);
1340 i->bit_num = 0;
1341 i->base_conflict_id = OBJECT_MIN (obj);
1342 i->word = (i->size == 0 ? 0 : ((IRA_INT_TYPE *) i->vec)[0]);
1343 }
1344 }
1345
1346 /* Return TRUE if we have more conflicting allocnos to visit, in which
1347 case *A is set to the allocno to be visited. Otherwise, return
1348 FALSE. */
1349 static inline bool
1350 ira_object_conflict_iter_cond (ira_object_conflict_iterator *i,
1351 ira_object_t *pobj)
1352 {
1353 ira_object_t obj;
1354
1355 if (i->conflict_vec_p)
1356 {
1357 obj = ((ira_object_t *) i->vec)[i->word_num++];
1358 if (obj == NULL)
1359 return false;
1360 }
1361 else
1362 {
1363 unsigned IRA_INT_TYPE word = i->word;
1364 unsigned int bit_num = i->bit_num;
1365
1366 /* Skip words that are zeros. */
1367 for (; word == 0; word = ((IRA_INT_TYPE *) i->vec)[i->word_num])
1368 {
1369 i->word_num++;
1370
1371 /* If we have reached the end, break. */
1372 if (i->word_num * sizeof (IRA_INT_TYPE) >= i->size)
1373 return false;
1374
1375 bit_num = i->word_num * IRA_INT_BITS;
1376 }
1377
1378 /* Skip bits that are zero. */
1379 for (; (word & 1) == 0; word >>= 1)
1380 bit_num++;
1381
1382 obj = ira_object_id_map[bit_num + i->base_conflict_id];
1383 i->bit_num = bit_num + 1;
1384 i->word = word >> 1;
1385 }
1386
1387 *pobj = obj;
1388 return true;
1389 }
1390
1391 /* Loop over all objects conflicting with OBJ. In each iteration,
1392 CONF is set to the next conflicting object. ITER is an instance
1393 of ira_object_conflict_iterator used to iterate the conflicts. */
1394 #define FOR_EACH_OBJECT_CONFLICT(OBJ, CONF, ITER) \
1395 for (ira_object_conflict_iter_init (&(ITER), (OBJ)); \
1396 ira_object_conflict_iter_cond (&(ITER), &(CONF));)
1397
1398
1399
1401 /* The function returns TRUE if at least one hard register from ones
1402 starting with HARD_REGNO and containing value of MODE are in set
1403 HARD_REGSET. */
1404 static inline bool
1405 ira_hard_reg_set_intersection_p (int hard_regno, machine_mode mode,
1406 HARD_REG_SET hard_regset)
1407 {
1408 int i;
1409
1410 gcc_assert (hard_regno >= 0);
1411 for (i = hard_regno_nregs[hard_regno][mode] - 1; i >= 0; i--)
1412 if (TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
1413 return true;
1414 return false;
1415 }
1416
1417 /* Return number of hard registers in hard register SET. */
1418 static inline int
1419 hard_reg_set_size (HARD_REG_SET set)
1420 {
1421 int i, size;
1422
1423 for (size = i = 0; i < FIRST_PSEUDO_REGISTER; i++)
1424 if (TEST_HARD_REG_BIT (set, i))
1425 size++;
1426 return size;
1427 }
1428
1429 /* The function returns TRUE if hard registers starting with
1430 HARD_REGNO and containing value of MODE are fully in set
1431 HARD_REGSET. */
1432 static inline bool
1433 ira_hard_reg_in_set_p (int hard_regno, machine_mode mode,
1434 HARD_REG_SET hard_regset)
1435 {
1436 int i;
1437
1438 ira_assert (hard_regno >= 0);
1439 for (i = hard_regno_nregs[hard_regno][mode] - 1; i >= 0; i--)
1440 if (!TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
1441 return false;
1442 return true;
1443 }
1444
1445
1446
1448 /* To save memory we use a lazy approach for allocation and
1449 initialization of the cost vectors. We do this only when it is
1450 really necessary. */
1451
1452 /* Allocate cost vector *VEC for hard registers of ACLASS and
1453 initialize the elements by VAL if it is necessary */
1454 static inline void
1455 ira_allocate_and_set_costs (int **vec, reg_class_t aclass, int val)
1456 {
1457 int i, *reg_costs;
1458 int len;
1459
1460 if (*vec != NULL)
1461 return;
1462 *vec = reg_costs = ira_allocate_cost_vector (aclass);
1463 len = ira_class_hard_regs_num[(int) aclass];
1464 for (i = 0; i < len; i++)
1465 reg_costs[i] = val;
1466 }
1467
1468 /* Allocate cost vector *VEC for hard registers of ACLASS and copy
1469 values of vector SRC into the vector if it is necessary */
1470 static inline void
1471 ira_allocate_and_copy_costs (int **vec, enum reg_class aclass, int *src)
1472 {
1473 int len;
1474
1475 if (*vec != NULL || src == NULL)
1476 return;
1477 *vec = ira_allocate_cost_vector (aclass);
1478 len = ira_class_hard_regs_num[aclass];
1479 memcpy (*vec, src, sizeof (int) * len);
1480 }
1481
1482 /* Allocate cost vector *VEC for hard registers of ACLASS and add
1483 values of vector SRC into the vector if it is necessary */
1484 static inline void
1485 ira_allocate_and_accumulate_costs (int **vec, enum reg_class aclass, int *src)
1486 {
1487 int i, len;
1488
1489 if (src == NULL)
1490 return;
1491 len = ira_class_hard_regs_num[aclass];
1492 if (*vec == NULL)
1493 {
1494 *vec = ira_allocate_cost_vector (aclass);
1495 memset (*vec, 0, sizeof (int) * len);
1496 }
1497 for (i = 0; i < len; i++)
1498 (*vec)[i] += src[i];
1499 }
1500
1501 /* Allocate cost vector *VEC for hard registers of ACLASS and copy
1502 values of vector SRC into the vector or initialize it by VAL (if
1503 SRC is null). */
1504 static inline void
1505 ira_allocate_and_set_or_copy_costs (int **vec, enum reg_class aclass,
1506 int val, int *src)
1507 {
1508 int i, *reg_costs;
1509 int len;
1510
1511 if (*vec != NULL)
1512 return;
1513 *vec = reg_costs = ira_allocate_cost_vector (aclass);
1514 len = ira_class_hard_regs_num[aclass];
1515 if (src != NULL)
1516 memcpy (reg_costs, src, sizeof (int) * len);
1517 else
1518 {
1519 for (i = 0; i < len; i++)
1520 reg_costs[i] = val;
1521 }
1522 }
1523
1524 extern rtx ira_create_new_reg (rtx);
1525 extern int first_moveable_pseudo, last_moveable_pseudo;
1526
1527 #endif /* GCC_IRA_INT_H */
1528