Home | History | Annotate | Line # | Download | only in gcc
ira-int.h revision 1.12
      1 /* Integrated Register Allocator (IRA) intercommunication header file.
      2    Copyright (C) 2006-2020 Free Software Foundation, Inc.
      3    Contributed by Vladimir Makarov <vmakarov (at) redhat.com>.
      4 
      5 This file is part of GCC.
      6 
      7 GCC is free software; you can redistribute it and/or modify it under
      8 the terms of the GNU General Public License as published by the Free
      9 Software Foundation; either version 3, or (at your option) any later
     10 version.
     11 
     12 GCC is distributed in the hope that it will be useful, but WITHOUT ANY
     13 WARRANTY; without even the implied warranty of MERCHANTABILITY or
     14 FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
     15 for more details.
     16 
     17 You should have received a copy of the GNU General Public License
     18 along with GCC; see the file COPYING3.  If not see
     19 <http://www.gnu.org/licenses/>.  */
     20 
     21 #ifndef GCC_IRA_INT_H
     22 #define GCC_IRA_INT_H
     23 
     24 #include "recog.h"
     25 #include "function-abi.h"
     26 
     27 /* To provide consistency in naming, all IRA external variables,
     28    functions, common typedefs start with prefix ira_.  */
     29 
     30 #if CHECKING_P
     31 #define ENABLE_IRA_CHECKING
     32 #endif
     33 
     34 #ifdef ENABLE_IRA_CHECKING
     35 #define ira_assert(c) gcc_assert (c)
     36 #else
     37 /* Always define and include C, so that warnings for empty body in an
     38   'if' statement and unused variable do not occur.  */
     39 #define ira_assert(c) ((void)(0 && (c)))
     40 #endif
     41 
     42 /* Compute register frequency from edge frequency FREQ.  It is
     43    analogous to REG_FREQ_FROM_BB.  When optimizing for size, or
     44    profile driven feedback is available and the function is never
     45    executed, frequency is always equivalent.  Otherwise rescale the
     46    edge frequency.  */
     47 #define REG_FREQ_FROM_EDGE_FREQ(freq)				   \
     48   (optimize_function_for_size_p (cfun)				   \
     49    ? REG_FREQ_MAX : (freq * REG_FREQ_MAX / BB_FREQ_MAX)		   \
     50    ? (freq * REG_FREQ_MAX / BB_FREQ_MAX) : 1)
     51 
     52 /* A modified value of flag `-fira-verbose' used internally.  */
     53 extern int internal_flag_ira_verbose;
     54 
     55 /* Dump file of the allocator if it is not NULL.  */
     56 extern FILE *ira_dump_file;
     57 
     58 /* Typedefs for pointers to allocno live range, allocno, and copy of
     59    allocnos.  */
     60 typedef struct live_range *live_range_t;
     61 typedef struct ira_allocno *ira_allocno_t;
     62 typedef struct ira_allocno_pref *ira_pref_t;
     63 typedef struct ira_allocno_copy *ira_copy_t;
     64 typedef struct ira_object *ira_object_t;
     65 
     66 /* Definition of vector of allocnos and copies.  */
     67 
     68 /* Typedef for pointer to the subsequent structure.  */
     69 typedef struct ira_loop_tree_node *ira_loop_tree_node_t;
     70 
     71 typedef unsigned short move_table[N_REG_CLASSES];
     72 
     73 /* In general case, IRA is a regional allocator.  The regions are
     74    nested and form a tree.  Currently regions are natural loops.  The
     75    following structure describes loop tree node (representing basic
     76    block or loop).  We need such tree because the loop tree from
     77    cfgloop.h is not convenient for the optimization: basic blocks are
     78    not a part of the tree from cfgloop.h.  We also use the nodes for
     79    storing additional information about basic blocks/loops for the
     80    register allocation purposes.  */
     81 struct ira_loop_tree_node
     82 {
     83   /* The node represents basic block if children == NULL.  */
     84   basic_block bb;    /* NULL for loop.  */
     85   /* NULL for BB or for loop tree root if we did not build CFG loop tree.  */
     86   class loop *loop;
     87   /* NEXT/SUBLOOP_NEXT is the next node/loop-node of the same parent.
     88      SUBLOOP_NEXT is always NULL for BBs.  */
     89   ira_loop_tree_node_t subloop_next, next;
     90   /* CHILDREN/SUBLOOPS is the first node/loop-node immediately inside
     91      the node.  They are NULL for BBs.  */
     92   ira_loop_tree_node_t subloops, children;
     93   /* The node immediately containing given node.  */
     94   ira_loop_tree_node_t parent;
     95 
     96   /* Loop level in range [0, ira_loop_tree_height).  */
     97   int level;
     98 
     99   /* All the following members are defined only for nodes representing
    100      loops.  */
    101 
    102   /* The loop number from CFG loop tree.  The root number is 0.  */
    103   int loop_num;
    104 
    105   /* True if the loop was marked for removal from the register
    106      allocation.  */
    107   bool to_remove_p;
    108 
    109   /* Allocnos in the loop corresponding to their regnos.  If it is
    110      NULL the loop does not form a separate register allocation region
    111      (e.g. because it has abnormal enter/exit edges and we cannot put
    112      code for register shuffling on the edges if a different
    113      allocation is used for a pseudo-register on different sides of
    114      the edges).  Caps are not in the map (remember we can have more
    115      one cap with the same regno in a region).  */
    116   ira_allocno_t *regno_allocno_map;
    117 
    118   /* True if there is an entry to given loop not from its parent (or
    119      grandparent) basic block.  For example, it is possible for two
    120      adjacent loops inside another loop.  */
    121   bool entered_from_non_parent_p;
    122 
    123   /* Maximal register pressure inside loop for given register class
    124      (defined only for the pressure classes).  */
    125   int reg_pressure[N_REG_CLASSES];
    126 
    127   /* Numbers of allocnos referred or living in the loop node (except
    128      for its subloops).  */
    129   bitmap all_allocnos;
    130 
    131   /* Numbers of allocnos living at the loop borders.  */
    132   bitmap border_allocnos;
    133 
    134   /* Regnos of pseudos modified in the loop node (including its
    135      subloops).  */
    136   bitmap modified_regnos;
    137 
    138   /* Numbers of copies referred in the corresponding loop.  */
    139   bitmap local_copies;
    140 };
    141 
    142 /* The root of the loop tree corresponding to the all function.  */
    143 extern ira_loop_tree_node_t ira_loop_tree_root;
    144 
    145 /* Height of the loop tree.  */
    146 extern int ira_loop_tree_height;
    147 
    148 /* All nodes representing basic blocks are referred through the
    149    following array.  We cannot use basic block member `aux' for this
    150    because it is used for insertion of insns on edges.  */
    151 extern ira_loop_tree_node_t ira_bb_nodes;
    152 
    153 /* Two access macros to the nodes representing basic blocks.  */
    154 #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
    155 #define IRA_BB_NODE_BY_INDEX(index) __extension__			\
    156 (({ ira_loop_tree_node_t _node = (&ira_bb_nodes[index]);		\
    157      if (_node->children != NULL || _node->loop != NULL || _node->bb == NULL)\
    158        {								\
    159          fprintf (stderr,						\
    160                   "\n%s: %d: error in %s: it is not a block node\n",	\
    161                   __FILE__, __LINE__, __FUNCTION__);			\
    162          gcc_unreachable ();						\
    163        }								\
    164      _node; }))
    165 #else
    166 #define IRA_BB_NODE_BY_INDEX(index) (&ira_bb_nodes[index])
    167 #endif
    168 
    169 #define IRA_BB_NODE(bb) IRA_BB_NODE_BY_INDEX ((bb)->index)
    170 
    171 /* All nodes representing loops are referred through the following
    172    array.  */
    173 extern ira_loop_tree_node_t ira_loop_nodes;
    174 
    175 /* Two access macros to the nodes representing loops.  */
    176 #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
    177 #define IRA_LOOP_NODE_BY_INDEX(index) __extension__			\
    178 (({ ira_loop_tree_node_t const _node = (&ira_loop_nodes[index]);	\
    179      if (_node->children == NULL || _node->bb != NULL			\
    180          || (_node->loop == NULL && current_loops != NULL))		\
    181        {								\
    182          fprintf (stderr,						\
    183                   "\n%s: %d: error in %s: it is not a loop node\n",	\
    184                   __FILE__, __LINE__, __FUNCTION__);			\
    185          gcc_unreachable ();						\
    186        }								\
    187      _node; }))
    188 #else
    189 #define IRA_LOOP_NODE_BY_INDEX(index) (&ira_loop_nodes[index])
    190 #endif
    191 
    192 #define IRA_LOOP_NODE(loop) IRA_LOOP_NODE_BY_INDEX ((loop)->num)
    193 
    194 
    195 /* The structure describes program points where a given allocno lives.
    197    If the live ranges of two allocnos are intersected, the allocnos
    198    are in conflict.  */
    199 struct live_range
    200 {
    201   /* Object whose live range is described by given structure.  */
    202   ira_object_t object;
    203   /* Program point range.  */
    204   int start, finish;
    205   /* Next structure describing program points where the allocno
    206      lives.  */
    207   live_range_t next;
    208   /* Pointer to structures with the same start/finish.  */
    209   live_range_t start_next, finish_next;
    210 };
    211 
    212 /* Program points are enumerated by numbers from range
    213    0..IRA_MAX_POINT-1.  There are approximately two times more program
    214    points than insns.  Program points are places in the program where
    215    liveness info can be changed.  In most general case (there are more
    216    complicated cases too) some program points correspond to places
    217    where input operand dies and other ones correspond to places where
    218    output operands are born.  */
    219 extern int ira_max_point;
    220 
    221 /* Arrays of size IRA_MAX_POINT mapping a program point to the allocno
    222    live ranges with given start/finish point.  */
    223 extern live_range_t *ira_start_point_ranges, *ira_finish_point_ranges;
    224 
    225 /* A structure representing conflict information for an allocno
    226    (or one of its subwords).  */
    227 struct ira_object
    228 {
    229   /* The allocno associated with this record.  */
    230   ira_allocno_t allocno;
    231   /* Vector of accumulated conflicting conflict_redords with NULL end
    232      marker (if OBJECT_CONFLICT_VEC_P is true) or conflict bit vector
    233      otherwise.  */
    234   void *conflicts_array;
    235   /* Pointer to structures describing at what program point the
    236      object lives.  We always maintain the list in such way that *the
    237      ranges in the list are not intersected and ordered by decreasing
    238      their program points*.  */
    239   live_range_t live_ranges;
    240   /* The subword within ALLOCNO which is represented by this object.
    241      Zero means the lowest-order subword (or the entire allocno in case
    242      it is not being tracked in subwords).  */
    243   int subword;
    244   /* Allocated size of the conflicts array.  */
    245   unsigned int conflicts_array_size;
    246   /* A unique number for every instance of this structure, which is used
    247      to represent it in conflict bit vectors.  */
    248   int id;
    249   /* Before building conflicts, MIN and MAX are initialized to
    250      correspondingly minimal and maximal points of the accumulated
    251      live ranges.  Afterwards, they hold the minimal and maximal ids
    252      of other ira_objects that this one can conflict with.  */
    253   int min, max;
    254   /* Initial and accumulated hard registers conflicting with this
    255      object and as a consequences cannot be assigned to the allocno.
    256      All non-allocatable hard regs and hard regs of register classes
    257      different from given allocno one are included in the sets.  */
    258   HARD_REG_SET conflict_hard_regs, total_conflict_hard_regs;
    259   /* Number of accumulated conflicts in the vector of conflicting
    260      objects.  */
    261   int num_accumulated_conflicts;
    262   /* TRUE if conflicts are represented by a vector of pointers to
    263      ira_object structures.  Otherwise, we use a bit vector indexed
    264      by conflict ID numbers.  */
    265   unsigned int conflict_vec_p : 1;
    266 };
    267 
    268 /* A structure representing an allocno (allocation entity).  Allocno
    269    represents a pseudo-register in an allocation region.  If
    270    pseudo-register does not live in a region but it lives in the
    271    nested regions, it is represented in the region by special allocno
    272    called *cap*.  There may be more one cap representing the same
    273    pseudo-register in region.  It means that the corresponding
    274    pseudo-register lives in more one non-intersected subregion.  */
    275 struct ira_allocno
    276 {
    277   /* The allocno order number starting with 0.  Each allocno has an
    278      unique number and the number is never changed for the
    279      allocno.  */
    280   int num;
    281   /* Regno for allocno or cap.  */
    282   int regno;
    283   /* Mode of the allocno which is the mode of the corresponding
    284      pseudo-register.  */
    285   ENUM_BITFIELD (machine_mode) mode : 8;
    286   /* Widest mode of the allocno which in at least one case could be
    287      for paradoxical subregs where wmode > mode.  */
    288   ENUM_BITFIELD (machine_mode) wmode : 8;
    289   /* Register class which should be used for allocation for given
    290      allocno.  NO_REGS means that we should use memory.  */
    291   ENUM_BITFIELD (reg_class) aclass : 16;
    292   /* A bitmask of the ABIs used by calls that occur while the allocno
    293      is live.  */
    294   unsigned int crossed_calls_abis : NUM_ABI_IDS;
    295   /* During the reload, value TRUE means that we should not reassign a
    296      hard register to the allocno got memory earlier.  It is set up
    297      when we removed memory-memory move insn before each iteration of
    298      the reload.  */
    299   unsigned int dont_reassign_p : 1;
    300 #ifdef STACK_REGS
    301   /* Set to TRUE if allocno can't be assigned to the stack hard
    302      register correspondingly in this region and area including the
    303      region and all its subregions recursively.  */
    304   unsigned int no_stack_reg_p : 1, total_no_stack_reg_p : 1;
    305 #endif
    306   /* TRUE value means that there is no sense to spill the allocno
    307      during coloring because the spill will result in additional
    308      reloads in reload pass.  */
    309   unsigned int bad_spill_p : 1;
    310   /* TRUE if a hard register or memory has been assigned to the
    311      allocno.  */
    312   unsigned int assigned_p : 1;
    313   /* TRUE if conflicts for given allocno are represented by vector of
    314      pointers to the conflicting allocnos.  Otherwise, we use a bit
    315      vector where a bit with given index represents allocno with the
    316      same number.  */
    317   unsigned int conflict_vec_p : 1;
    318   /* Hard register assigned to given allocno.  Negative value means
    319      that memory was allocated to the allocno.  During the reload,
    320      spilled allocno has value equal to the corresponding stack slot
    321      number (0, ...) - 2.  Value -1 is used for allocnos spilled by the
    322      reload (at this point pseudo-register has only one allocno) which
    323      did not get stack slot yet.  */
    324   signed int hard_regno : 16;
    325   /* Allocnos with the same regno are linked by the following member.
    326      Allocnos corresponding to inner loops are first in the list (it
    327      corresponds to depth-first traverse of the loops).  */
    328   ira_allocno_t next_regno_allocno;
    329   /* There may be different allocnos with the same regno in different
    330      regions.  Allocnos are bound to the corresponding loop tree node.
    331      Pseudo-register may have only one regular allocno with given loop
    332      tree node but more than one cap (see comments above).  */
    333   ira_loop_tree_node_t loop_tree_node;
    334   /* Accumulated usage references of the allocno.  Here and below,
    335      word 'accumulated' means info for given region and all nested
    336      subregions.  In this case, 'accumulated' means sum of references
    337      of the corresponding pseudo-register in this region and in all
    338      nested subregions recursively. */
    339   int nrefs;
    340   /* Accumulated frequency of usage of the allocno.  */
    341   int freq;
    342   /* Minimal accumulated and updated costs of usage register of the
    343      allocno class.  */
    344   int class_cost, updated_class_cost;
    345   /* Minimal accumulated, and updated costs of memory for the allocno.
    346      At the allocation start, the original and updated costs are
    347      equal.  The updated cost may be changed after finishing
    348      allocation in a region and starting allocation in a subregion.
    349      The change reflects the cost of spill/restore code on the
    350      subregion border if we assign memory to the pseudo in the
    351      subregion.  */
    352   int memory_cost, updated_memory_cost;
    353   /* Accumulated number of points where the allocno lives and there is
    354      excess pressure for its class.  Excess pressure for a register
    355      class at some point means that there are more allocnos of given
    356      register class living at the point than number of hard-registers
    357      of the class available for the allocation.  */
    358   int excess_pressure_points_num;
    359   /* Allocno hard reg preferences.  */
    360   ira_pref_t allocno_prefs;
    361   /* Copies to other non-conflicting allocnos.  The copies can
    362      represent move insn or potential move insn usually because of two
    363      operand insn constraints.  */
    364   ira_copy_t allocno_copies;
    365   /* It is a allocno (cap) representing given allocno on upper loop tree
    366      level.  */
    367   ira_allocno_t cap;
    368   /* It is a link to allocno (cap) on lower loop level represented by
    369      given cap.  Null if given allocno is not a cap.  */
    370   ira_allocno_t cap_member;
    371   /* The number of objects tracked in the following array.  */
    372   int num_objects;
    373   /* An array of structures describing conflict information and live
    374      ranges for each object associated with the allocno.  There may be
    375      more than one such object in cases where the allocno represents a
    376      multi-word register.  */
    377   ira_object_t objects[2];
    378   /* Accumulated frequency of calls which given allocno
    379      intersects.  */
    380   int call_freq;
    381   /* Accumulated number of the intersected calls.  */
    382   int calls_crossed_num;
    383   /* The number of calls across which it is live, but which should not
    384      affect register preferences.  */
    385   int cheap_calls_crossed_num;
    386   /* Registers clobbered by intersected calls.  */
    387    HARD_REG_SET crossed_calls_clobbered_regs;
    388   /* Array of usage costs (accumulated and the one updated during
    389      coloring) for each hard register of the allocno class.  The
    390      member value can be NULL if all costs are the same and equal to
    391      CLASS_COST.  For example, the costs of two different hard
    392      registers can be different if one hard register is callee-saved
    393      and another one is callee-used and the allocno lives through
    394      calls.  Another example can be case when for some insn the
    395      corresponding pseudo-register value should be put in specific
    396      register class (e.g. AREG for x86) which is a strict subset of
    397      the allocno class (GENERAL_REGS for x86).  We have updated costs
    398      to reflect the situation when the usage cost of a hard register
    399      is decreased because the allocno is connected to another allocno
    400      by a copy and the another allocno has been assigned to the hard
    401      register.  */
    402   int *hard_reg_costs, *updated_hard_reg_costs;
    403   /* Array of decreasing costs (accumulated and the one updated during
    404      coloring) for allocnos conflicting with given allocno for hard
    405      regno of the allocno class.  The member value can be NULL if all
    406      costs are the same.  These costs are used to reflect preferences
    407      of other allocnos not assigned yet during assigning to given
    408      allocno.  */
    409   int *conflict_hard_reg_costs, *updated_conflict_hard_reg_costs;
    410   /* Different additional data.  It is used to decrease size of
    411      allocno data footprint.  */
    412   void *add_data;
    413 };
    414 
    415 
    416 /* All members of the allocno structures should be accessed only
    417    through the following macros.  */
    418 #define ALLOCNO_NUM(A) ((A)->num)
    419 #define ALLOCNO_REGNO(A) ((A)->regno)
    420 #define ALLOCNO_REG(A) ((A)->reg)
    421 #define ALLOCNO_NEXT_REGNO_ALLOCNO(A) ((A)->next_regno_allocno)
    422 #define ALLOCNO_LOOP_TREE_NODE(A) ((A)->loop_tree_node)
    423 #define ALLOCNO_CAP(A) ((A)->cap)
    424 #define ALLOCNO_CAP_MEMBER(A) ((A)->cap_member)
    425 #define ALLOCNO_NREFS(A) ((A)->nrefs)
    426 #define ALLOCNO_FREQ(A) ((A)->freq)
    427 #define ALLOCNO_HARD_REGNO(A) ((A)->hard_regno)
    428 #define ALLOCNO_CALL_FREQ(A) ((A)->call_freq)
    429 #define ALLOCNO_CALLS_CROSSED_NUM(A) ((A)->calls_crossed_num)
    430 #define ALLOCNO_CHEAP_CALLS_CROSSED_NUM(A) ((A)->cheap_calls_crossed_num)
    431 #define ALLOCNO_CROSSED_CALLS_ABIS(A) ((A)->crossed_calls_abis)
    432 #define ALLOCNO_CROSSED_CALLS_CLOBBERED_REGS(A) \
    433   ((A)->crossed_calls_clobbered_regs)
    434 #define ALLOCNO_MEM_OPTIMIZED_DEST(A) ((A)->mem_optimized_dest)
    435 #define ALLOCNO_MEM_OPTIMIZED_DEST_P(A) ((A)->mem_optimized_dest_p)
    436 #define ALLOCNO_SOMEWHERE_RENAMED_P(A) ((A)->somewhere_renamed_p)
    437 #define ALLOCNO_CHILD_RENAMED_P(A) ((A)->child_renamed_p)
    438 #define ALLOCNO_DONT_REASSIGN_P(A) ((A)->dont_reassign_p)
    439 #ifdef STACK_REGS
    440 #define ALLOCNO_NO_STACK_REG_P(A) ((A)->no_stack_reg_p)
    441 #define ALLOCNO_TOTAL_NO_STACK_REG_P(A) ((A)->total_no_stack_reg_p)
    442 #endif
    443 #define ALLOCNO_BAD_SPILL_P(A) ((A)->bad_spill_p)
    444 #define ALLOCNO_ASSIGNED_P(A) ((A)->assigned_p)
    445 #define ALLOCNO_MODE(A) ((A)->mode)
    446 #define ALLOCNO_WMODE(A) ((A)->wmode)
    447 #define ALLOCNO_PREFS(A) ((A)->allocno_prefs)
    448 #define ALLOCNO_COPIES(A) ((A)->allocno_copies)
    449 #define ALLOCNO_HARD_REG_COSTS(A) ((A)->hard_reg_costs)
    450 #define ALLOCNO_UPDATED_HARD_REG_COSTS(A) ((A)->updated_hard_reg_costs)
    451 #define ALLOCNO_CONFLICT_HARD_REG_COSTS(A) \
    452   ((A)->conflict_hard_reg_costs)
    453 #define ALLOCNO_UPDATED_CONFLICT_HARD_REG_COSTS(A) \
    454   ((A)->updated_conflict_hard_reg_costs)
    455 #define ALLOCNO_CLASS(A) ((A)->aclass)
    456 #define ALLOCNO_CLASS_COST(A) ((A)->class_cost)
    457 #define ALLOCNO_UPDATED_CLASS_COST(A) ((A)->updated_class_cost)
    458 #define ALLOCNO_MEMORY_COST(A) ((A)->memory_cost)
    459 #define ALLOCNO_UPDATED_MEMORY_COST(A) ((A)->updated_memory_cost)
    460 #define ALLOCNO_EXCESS_PRESSURE_POINTS_NUM(A) \
    461   ((A)->excess_pressure_points_num)
    462 #define ALLOCNO_OBJECT(A,N) ((A)->objects[N])
    463 #define ALLOCNO_NUM_OBJECTS(A) ((A)->num_objects)
    464 #define ALLOCNO_ADD_DATA(A) ((A)->add_data)
    465 
    466 /* Typedef for pointer to the subsequent structure.  */
    467 typedef struct ira_emit_data *ira_emit_data_t;
    468 
    469 /* Allocno bound data used for emit pseudo live range split insns and
    470    to flattening IR.  */
    471 struct ira_emit_data
    472 {
    473   /* TRUE if the allocno assigned to memory was a destination of
    474      removed move (see ira-emit.c) at loop exit because the value of
    475      the corresponding pseudo-register is not changed inside the
    476      loop.  */
    477   unsigned int mem_optimized_dest_p : 1;
    478   /* TRUE if the corresponding pseudo-register has disjoint live
    479      ranges and the other allocnos of the pseudo-register except this
    480      one changed REG.  */
    481   unsigned int somewhere_renamed_p : 1;
    482   /* TRUE if allocno with the same REGNO in a subregion has been
    483      renamed, in other words, got a new pseudo-register.  */
    484   unsigned int child_renamed_p : 1;
    485   /* Final rtx representation of the allocno.  */
    486   rtx reg;
    487   /* Non NULL if we remove restoring value from given allocno to
    488      MEM_OPTIMIZED_DEST at loop exit (see ira-emit.c) because the
    489      allocno value is not changed inside the loop.  */
    490   ira_allocno_t mem_optimized_dest;
    491 };
    492 
    493 #define ALLOCNO_EMIT_DATA(a) ((ira_emit_data_t) ALLOCNO_ADD_DATA (a))
    494 
    495 /* Data used to emit live range split insns and to flattening IR.  */
    496 extern ira_emit_data_t ira_allocno_emit_data;
    497 
    498 /* Abbreviation for frequent emit data access.  */
    499 static inline rtx
    500 allocno_emit_reg (ira_allocno_t a)
    501 {
    502   return ALLOCNO_EMIT_DATA (a)->reg;
    503 }
    504 
    505 #define OBJECT_ALLOCNO(O) ((O)->allocno)
    506 #define OBJECT_SUBWORD(O) ((O)->subword)
    507 #define OBJECT_CONFLICT_ARRAY(O) ((O)->conflicts_array)
    508 #define OBJECT_CONFLICT_VEC(O) ((ira_object_t *)(O)->conflicts_array)
    509 #define OBJECT_CONFLICT_BITVEC(O) ((IRA_INT_TYPE *)(O)->conflicts_array)
    510 #define OBJECT_CONFLICT_ARRAY_SIZE(O) ((O)->conflicts_array_size)
    511 #define OBJECT_CONFLICT_VEC_P(O) ((O)->conflict_vec_p)
    512 #define OBJECT_NUM_CONFLICTS(O) ((O)->num_accumulated_conflicts)
    513 #define OBJECT_CONFLICT_HARD_REGS(O) ((O)->conflict_hard_regs)
    514 #define OBJECT_TOTAL_CONFLICT_HARD_REGS(O) ((O)->total_conflict_hard_regs)
    515 #define OBJECT_MIN(O) ((O)->min)
    516 #define OBJECT_MAX(O) ((O)->max)
    517 #define OBJECT_CONFLICT_ID(O) ((O)->id)
    518 #define OBJECT_LIVE_RANGES(O) ((O)->live_ranges)
    519 
    520 /* Map regno -> allocnos with given regno (see comments for
    521    allocno member `next_regno_allocno').  */
    522 extern ira_allocno_t *ira_regno_allocno_map;
    523 
    524 /* Array of references to all allocnos.  The order number of the
    525    allocno corresponds to the index in the array.  Removed allocnos
    526    have NULL element value.  */
    527 extern ira_allocno_t *ira_allocnos;
    528 
    529 /* The size of the previous array.  */
    530 extern int ira_allocnos_num;
    531 
    532 /* Map a conflict id to its corresponding ira_object structure.  */
    533 extern ira_object_t *ira_object_id_map;
    534 
    535 /* The size of the previous array.  */
    536 extern int ira_objects_num;
    537 
    538 /* The following structure represents a hard register preference of
    539    allocno.  The preference represent move insns or potential move
    540    insns usually because of two operand insn constraints.  One move
    541    operand is a hard register.  */
    542 struct ira_allocno_pref
    543 {
    544   /* The unique order number of the preference node starting with 0.  */
    545   int num;
    546   /* Preferred hard register.  */
    547   int hard_regno;
    548   /* Accumulated execution frequency of insns from which the
    549      preference created.  */
    550   int freq;
    551   /* Given allocno.  */
    552   ira_allocno_t allocno;
    553   /* All preferences with the same allocno are linked by the following
    554      member.  */
    555   ira_pref_t next_pref;
    556 };
    557 
    558 /* Array of references to all allocno preferences.  The order number
    559    of the preference corresponds to the index in the array.  */
    560 extern ira_pref_t *ira_prefs;
    561 
    562 /* Size of the previous array.  */
    563 extern int ira_prefs_num;
    564 
    565 /* The following structure represents a copy of two allocnos.  The
    566    copies represent move insns or potential move insns usually because
    567    of two operand insn constraints.  To remove register shuffle, we
    568    also create copies between allocno which is output of an insn and
    569    allocno becoming dead in the insn.  */
    570 struct ira_allocno_copy
    571 {
    572   /* The unique order number of the copy node starting with 0.  */
    573   int num;
    574   /* Allocnos connected by the copy.  The first allocno should have
    575      smaller order number than the second one.  */
    576   ira_allocno_t first, second;
    577   /* Execution frequency of the copy.  */
    578   int freq;
    579   bool constraint_p;
    580   /* It is a move insn which is an origin of the copy.  The member
    581      value for the copy representing two operand insn constraints or
    582      for the copy created to remove register shuffle is NULL.  In last
    583      case the copy frequency is smaller than the corresponding insn
    584      execution frequency.  */
    585   rtx_insn *insn;
    586   /* All copies with the same allocno as FIRST are linked by the two
    587      following members.  */
    588   ira_copy_t prev_first_allocno_copy, next_first_allocno_copy;
    589   /* All copies with the same allocno as SECOND are linked by the two
    590      following members.  */
    591   ira_copy_t prev_second_allocno_copy, next_second_allocno_copy;
    592   /* Region from which given copy is originated.  */
    593   ira_loop_tree_node_t loop_tree_node;
    594 };
    595 
    596 /* Array of references to all copies.  The order number of the copy
    597    corresponds to the index in the array.  Removed copies have NULL
    598    element value.  */
    599 extern ira_copy_t *ira_copies;
    600 
    601 /* Size of the previous array.  */
    602 extern int ira_copies_num;
    603 
    604 /* The following structure describes a stack slot used for spilled
    605    pseudo-registers.  */
    606 class ira_spilled_reg_stack_slot
    607 {
    608 public:
    609   /* pseudo-registers assigned to the stack slot.  */
    610   bitmap_head spilled_regs;
    611   /* RTL representation of the stack slot.  */
    612   rtx mem;
    613   /* Size of the stack slot.  */
    614   poly_uint64_pod width;
    615 };
    616 
    617 /* The number of elements in the following array.  */
    618 extern int ira_spilled_reg_stack_slots_num;
    619 
    620 /* The following array contains info about spilled pseudo-registers
    621    stack slots used in current function so far.  */
    622 extern class ira_spilled_reg_stack_slot *ira_spilled_reg_stack_slots;
    623 
    624 /* Correspondingly overall cost of the allocation, cost of the
    625    allocnos assigned to hard-registers, cost of the allocnos assigned
    626    to memory, cost of loads, stores and register move insns generated
    627    for pseudo-register live range splitting (see ira-emit.c).  */
    628 extern int64_t ira_overall_cost;
    629 extern int64_t ira_reg_cost, ira_mem_cost;
    630 extern int64_t ira_load_cost, ira_store_cost, ira_shuffle_cost;
    631 extern int ira_move_loops_num, ira_additional_jumps_num;
    632 
    633 
    634 /* This page contains a bitset implementation called 'min/max sets' used to
    636    record conflicts in IRA.
    637    They are named min/maxs set since we keep track of a minimum and a maximum
    638    bit number for each set representing the bounds of valid elements.  Otherwise,
    639    the implementation resembles sbitmaps in that we store an array of integers
    640    whose bits directly represent the members of the set.  */
    641 
    642 /* The type used as elements in the array, and the number of bits in
    643    this type.  */
    644 
    645 #define IRA_INT_BITS HOST_BITS_PER_WIDE_INT
    646 #define IRA_INT_TYPE HOST_WIDE_INT
    647 
    648 /* Set, clear or test bit number I in R, a bit vector of elements with
    649    minimal index and maximal index equal correspondingly to MIN and
    650    MAX.  */
    651 #if defined ENABLE_IRA_CHECKING && (GCC_VERSION >= 2007)
    652 
    653 #define SET_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__	        \
    654   (({ int _min = (MIN), _max = (MAX), _i = (I);				\
    655      if (_i < _min || _i > _max)					\
    656        {								\
    657          fprintf (stderr,						\
    658                   "\n%s: %d: error in %s: %d not in range [%d,%d]\n",   \
    659                   __FILE__, __LINE__, __FUNCTION__, _i, _min, _max);	\
    660          gcc_unreachable ();						\
    661        }								\
    662      ((R)[(unsigned) (_i - _min) / IRA_INT_BITS]			\
    663       |= ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
    664 
    665 
    666 #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__	        \
    667   (({ int _min = (MIN), _max = (MAX), _i = (I);				\
    668      if (_i < _min || _i > _max)					\
    669        {								\
    670          fprintf (stderr,						\
    671                   "\n%s: %d: error in %s: %d not in range [%d,%d]\n",   \
    672                   __FILE__, __LINE__, __FUNCTION__, _i, _min, _max);	\
    673          gcc_unreachable ();						\
    674        }								\
    675      ((R)[(unsigned) (_i - _min) / IRA_INT_BITS]			\
    676       &= ~((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
    677 
    678 #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX) __extension__	        \
    679   (({ int _min = (MIN), _max = (MAX), _i = (I);				\
    680      if (_i < _min || _i > _max)					\
    681        {								\
    682          fprintf (stderr,						\
    683                   "\n%s: %d: error in %s: %d not in range [%d,%d]\n",   \
    684                   __FILE__, __LINE__, __FUNCTION__, _i, _min, _max);	\
    685          gcc_unreachable ();						\
    686        }								\
    687      ((R)[(unsigned) (_i - _min) / IRA_INT_BITS]			\
    688       & ((IRA_INT_TYPE) 1 << ((unsigned) (_i - _min) % IRA_INT_BITS))); }))
    689 
    690 #else
    691 
    692 #define SET_MINMAX_SET_BIT(R, I, MIN, MAX)			\
    693   ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS]			\
    694    |= ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
    695 
    696 #define CLEAR_MINMAX_SET_BIT(R, I, MIN, MAX)			\
    697   ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS]			\
    698    &= ~((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
    699 
    700 #define TEST_MINMAX_SET_BIT(R, I, MIN, MAX)			\
    701   ((R)[(unsigned) ((I) - (MIN)) / IRA_INT_BITS]			\
    702    & ((IRA_INT_TYPE) 1 << ((unsigned) ((I) - (MIN)) % IRA_INT_BITS)))
    703 
    704 #endif
    705 
    706 /* The iterator for min/max sets.  */
    707 struct minmax_set_iterator {
    708 
    709   /* Array containing the bit vector.  */
    710   IRA_INT_TYPE *vec;
    711 
    712   /* The number of the current element in the vector.  */
    713   unsigned int word_num;
    714 
    715   /* The number of bits in the bit vector.  */
    716   unsigned int nel;
    717 
    718   /* The current bit index of the bit vector.  */
    719   unsigned int bit_num;
    720 
    721   /* Index corresponding to the 1st bit of the bit vector.   */
    722   int start_val;
    723 
    724   /* The word of the bit vector currently visited.  */
    725   unsigned IRA_INT_TYPE word;
    726 };
    727 
    728 /* Initialize the iterator I for bit vector VEC containing minimal and
    729    maximal values MIN and MAX.  */
    730 static inline void
    731 minmax_set_iter_init (minmax_set_iterator *i, IRA_INT_TYPE *vec, int min,
    732 		      int max)
    733 {
    734   i->vec = vec;
    735   i->word_num = 0;
    736   i->nel = max < min ? 0 : max - min + 1;
    737   i->start_val = min;
    738   i->bit_num = 0;
    739   i->word = i->nel == 0 ? 0 : vec[0];
    740 }
    741 
    742 /* Return TRUE if we have more allocnos to visit, in which case *N is
    743    set to the number of the element to be visited.  Otherwise, return
    744    FALSE.  */
    745 static inline bool
    746 minmax_set_iter_cond (minmax_set_iterator *i, int *n)
    747 {
    748   /* Skip words that are zeros.  */
    749   for (; i->word == 0; i->word = i->vec[i->word_num])
    750     {
    751       i->word_num++;
    752       i->bit_num = i->word_num * IRA_INT_BITS;
    753 
    754       /* If we have reached the end, break.  */
    755       if (i->bit_num >= i->nel)
    756 	return false;
    757     }
    758 
    759   /* Skip bits that are zero.  */
    760   for (; (i->word & 1) == 0; i->word >>= 1)
    761     i->bit_num++;
    762 
    763   *n = (int) i->bit_num + i->start_val;
    764 
    765   return true;
    766 }
    767 
    768 /* Advance to the next element in the set.  */
    769 static inline void
    770 minmax_set_iter_next (minmax_set_iterator *i)
    771 {
    772   i->word >>= 1;
    773   i->bit_num++;
    774 }
    775 
    776 /* Loop over all elements of a min/max set given by bit vector VEC and
    777    their minimal and maximal values MIN and MAX.  In each iteration, N
    778    is set to the number of next allocno.  ITER is an instance of
    779    minmax_set_iterator used to iterate over the set.  */
    780 #define FOR_EACH_BIT_IN_MINMAX_SET(VEC, MIN, MAX, N, ITER)	\
    781   for (minmax_set_iter_init (&(ITER), (VEC), (MIN), (MAX));	\
    782        minmax_set_iter_cond (&(ITER), &(N));			\
    783        minmax_set_iter_next (&(ITER)))
    784 
    785 class target_ira_int {
    787 public:
    788   ~target_ira_int ();
    789 
    790   void free_ira_costs ();
    791   void free_register_move_costs ();
    792 
    793   /* Initialized once.  It is a maximal possible size of the allocated
    794      struct costs.  */
    795   size_t x_max_struct_costs_size;
    796 
    797   /* Allocated and initialized once, and used to initialize cost values
    798      for each insn.  */
    799   struct costs *x_init_cost;
    800 
    801   /* Allocated once, and used for temporary purposes.  */
    802   struct costs *x_temp_costs;
    803 
    804   /* Allocated once, and used for the cost calculation.  */
    805   struct costs *x_op_costs[MAX_RECOG_OPERANDS];
    806   struct costs *x_this_op_costs[MAX_RECOG_OPERANDS];
    807 
    808   /* Hard registers that cannot be used for the register allocator for
    809      all functions of the current compilation unit.  */
    810   HARD_REG_SET x_no_unit_alloc_regs;
    811 
    812   /* Map: hard regs X modes -> set of hard registers for storing value
    813      of given mode starting with given hard register.  */
    814   HARD_REG_SET (x_ira_reg_mode_hard_regset
    815 		[FIRST_PSEUDO_REGISTER][NUM_MACHINE_MODES]);
    816 
    817   /* Maximum cost of moving from a register in one class to a register
    818      in another class.  Based on TARGET_REGISTER_MOVE_COST.  */
    819   move_table *x_ira_register_move_cost[MAX_MACHINE_MODE];
    820 
    821   /* Similar, but here we don't have to move if the first index is a
    822      subset of the second so in that case the cost is zero.  */
    823   move_table *x_ira_may_move_in_cost[MAX_MACHINE_MODE];
    824 
    825   /* Similar, but here we don't have to move if the first index is a
    826      superset of the second so in that case the cost is zero.  */
    827   move_table *x_ira_may_move_out_cost[MAX_MACHINE_MODE];
    828 
    829   /* Keep track of the last mode we initialized move costs for.  */
    830   int x_last_mode_for_init_move_cost;
    831 
    832   /* Array analog of the macro MEMORY_MOVE_COST but they contain maximal
    833      cost not minimal.  */
    834   short int x_ira_max_memory_move_cost[MAX_MACHINE_MODE][N_REG_CLASSES][2];
    835 
    836   /* Map class->true if class is a possible allocno class, false
    837      otherwise. */
    838   bool x_ira_reg_allocno_class_p[N_REG_CLASSES];
    839 
    840   /* Map class->true if class is a pressure class, false otherwise. */
    841   bool x_ira_reg_pressure_class_p[N_REG_CLASSES];
    842 
    843   /* Array of the number of hard registers of given class which are
    844      available for allocation.  The order is defined by the hard
    845      register numbers.  */
    846   short x_ira_non_ordered_class_hard_regs[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
    847 
    848   /* Index (in ira_class_hard_regs; for given register class and hard
    849      register (in general case a hard register can belong to several
    850      register classes;.  The index is negative for hard registers
    851      unavailable for the allocation.  */
    852   short x_ira_class_hard_reg_index[N_REG_CLASSES][FIRST_PSEUDO_REGISTER];
    853 
    854   /* Index [CL][M] contains R if R appears somewhere in a register of the form:
    855 
    856          (reg:M R'), R' not in x_ira_prohibited_class_mode_regs[CL][M]
    857 
    858      For example, if:
    859 
    860      - (reg:M 2) is valid and occupies two registers;
    861      - register 2 belongs to CL; and
    862      - register 3 belongs to the same pressure class as CL
    863 
    864      then (reg:M 2) contributes to [CL][M] and registers 2 and 3 will be
    865      in the set.  */
    866   HARD_REG_SET x_ira_useful_class_mode_regs[N_REG_CLASSES][NUM_MACHINE_MODES];
    867 
    868   /* The value is number of elements in the subsequent array.  */
    869   int x_ira_important_classes_num;
    870 
    871   /* The array containing all non-empty classes.  Such classes is
    872      important for calculation of the hard register usage costs.  */
    873   enum reg_class x_ira_important_classes[N_REG_CLASSES];
    874 
    875   /* The array containing indexes of important classes in the previous
    876      array.  The array elements are defined only for important
    877      classes.  */
    878   int x_ira_important_class_nums[N_REG_CLASSES];
    879 
    880   /* Map class->true if class is an uniform class, false otherwise.  */
    881   bool x_ira_uniform_class_p[N_REG_CLASSES];
    882 
    883   /* The biggest important class inside of intersection of the two
    884      classes (that is calculated taking only hard registers available
    885      for allocation into account;.  If the both classes contain no hard
    886      registers available for allocation, the value is calculated with
    887      taking all hard-registers including fixed ones into account.  */
    888   enum reg_class x_ira_reg_class_intersect[N_REG_CLASSES][N_REG_CLASSES];
    889 
    890   /* Classes with end marker LIM_REG_CLASSES which are intersected with
    891      given class (the first index).  That includes given class itself.
    892      This is calculated taking only hard registers available for
    893      allocation into account.  */
    894   enum reg_class x_ira_reg_class_super_classes[N_REG_CLASSES][N_REG_CLASSES];
    895 
    896   /* The biggest (smallest) important class inside of (covering) union
    897      of the two classes (that is calculated taking only hard registers
    898      available for allocation into account).  If the both classes
    899      contain no hard registers available for allocation, the value is
    900      calculated with taking all hard-registers including fixed ones
    901      into account.  In other words, the value is the corresponding
    902      reg_class_subunion (reg_class_superunion) value.  */
    903   enum reg_class x_ira_reg_class_subunion[N_REG_CLASSES][N_REG_CLASSES];
    904   enum reg_class x_ira_reg_class_superunion[N_REG_CLASSES][N_REG_CLASSES];
    905 
    906   /* For each reg class, table listing all the classes contained in it
    907      (excluding the class itself.  Non-allocatable registers are
    908      excluded from the consideration).  */
    909   enum reg_class x_alloc_reg_class_subclasses[N_REG_CLASSES][N_REG_CLASSES];
    910 
    911   /* Array whose values are hard regset of hard registers for which
    912      move of the hard register in given mode into itself is
    913      prohibited.  */
    914   HARD_REG_SET x_ira_prohibited_mode_move_regs[NUM_MACHINE_MODES];
    915 
    916   /* Flag of that the above array has been initialized.  */
    917   bool x_ira_prohibited_mode_move_regs_initialized_p;
    918 };
    919 
    920 extern class target_ira_int default_target_ira_int;
    921 #if SWITCHABLE_TARGET
    922 extern class target_ira_int *this_target_ira_int;
    923 #else
    924 #define this_target_ira_int (&default_target_ira_int)
    925 #endif
    926 
    927 #define ira_reg_mode_hard_regset \
    928   (this_target_ira_int->x_ira_reg_mode_hard_regset)
    929 #define ira_register_move_cost \
    930   (this_target_ira_int->x_ira_register_move_cost)
    931 #define ira_max_memory_move_cost \
    932   (this_target_ira_int->x_ira_max_memory_move_cost)
    933 #define ira_may_move_in_cost \
    934   (this_target_ira_int->x_ira_may_move_in_cost)
    935 #define ira_may_move_out_cost \
    936   (this_target_ira_int->x_ira_may_move_out_cost)
    937 #define ira_reg_allocno_class_p \
    938   (this_target_ira_int->x_ira_reg_allocno_class_p)
    939 #define ira_reg_pressure_class_p \
    940   (this_target_ira_int->x_ira_reg_pressure_class_p)
    941 #define ira_non_ordered_class_hard_regs \
    942   (this_target_ira_int->x_ira_non_ordered_class_hard_regs)
    943 #define ira_class_hard_reg_index \
    944   (this_target_ira_int->x_ira_class_hard_reg_index)
    945 #define ira_useful_class_mode_regs \
    946   (this_target_ira_int->x_ira_useful_class_mode_regs)
    947 #define ira_important_classes_num \
    948   (this_target_ira_int->x_ira_important_classes_num)
    949 #define ira_important_classes \
    950   (this_target_ira_int->x_ira_important_classes)
    951 #define ira_important_class_nums \
    952   (this_target_ira_int->x_ira_important_class_nums)
    953 #define ira_uniform_class_p \
    954   (this_target_ira_int->x_ira_uniform_class_p)
    955 #define ira_reg_class_intersect \
    956   (this_target_ira_int->x_ira_reg_class_intersect)
    957 #define ira_reg_class_super_classes \
    958   (this_target_ira_int->x_ira_reg_class_super_classes)
    959 #define ira_reg_class_subunion \
    960   (this_target_ira_int->x_ira_reg_class_subunion)
    961 #define ira_reg_class_superunion \
    962   (this_target_ira_int->x_ira_reg_class_superunion)
    963 #define ira_prohibited_mode_move_regs \
    964   (this_target_ira_int->x_ira_prohibited_mode_move_regs)
    965 
    966 /* ira.c: */
    968 
    969 extern void *ira_allocate (size_t);
    970 extern void ira_free (void *addr);
    971 extern bitmap ira_allocate_bitmap (void);
    972 extern void ira_free_bitmap (bitmap);
    973 extern void ira_print_disposition (FILE *);
    974 extern void ira_debug_disposition (void);
    975 extern void ira_debug_allocno_classes (void);
    976 extern void ira_init_register_move_cost (machine_mode);
    977 extern alternative_mask ira_setup_alts (rtx_insn *);
    978 extern int ira_get_dup_out_num (int, alternative_mask);
    979 
    980 /* ira-build.c */
    981 
    982 /* The current loop tree node and its regno allocno map.  */
    983 extern ira_loop_tree_node_t ira_curr_loop_tree_node;
    984 extern ira_allocno_t *ira_curr_regno_allocno_map;
    985 
    986 extern void ira_debug_pref (ira_pref_t);
    987 extern void ira_debug_prefs (void);
    988 extern void ira_debug_allocno_prefs (ira_allocno_t);
    989 
    990 extern void ira_debug_copy (ira_copy_t);
    991 extern void debug (ira_allocno_copy &ref);
    992 extern void debug (ira_allocno_copy *ptr);
    993 
    994 extern void ira_debug_copies (void);
    995 extern void ira_debug_allocno_copies (ira_allocno_t);
    996 extern void debug (ira_allocno &ref);
    997 extern void debug (ira_allocno *ptr);
    998 
    999 extern void ira_traverse_loop_tree (bool, ira_loop_tree_node_t,
   1000 				    void (*) (ira_loop_tree_node_t),
   1001 				    void (*) (ira_loop_tree_node_t));
   1002 extern ira_allocno_t ira_parent_allocno (ira_allocno_t);
   1003 extern ira_allocno_t ira_parent_or_cap_allocno (ira_allocno_t);
   1004 extern ira_allocno_t ira_create_allocno (int, bool, ira_loop_tree_node_t);
   1005 extern void ira_create_allocno_objects (ira_allocno_t);
   1006 extern void ira_set_allocno_class (ira_allocno_t, enum reg_class);
   1007 extern bool ira_conflict_vector_profitable_p (ira_object_t, int);
   1008 extern void ira_allocate_conflict_vec (ira_object_t, int);
   1009 extern void ira_allocate_object_conflicts (ira_object_t, int);
   1010 extern void ior_hard_reg_conflicts (ira_allocno_t, const_hard_reg_set);
   1011 extern void ira_print_expanded_allocno (ira_allocno_t);
   1012 extern void ira_add_live_range_to_object (ira_object_t, int, int);
   1013 extern live_range_t ira_create_live_range (ira_object_t, int, int,
   1014 					   live_range_t);
   1015 extern live_range_t ira_copy_live_range_list (live_range_t);
   1016 extern live_range_t ira_merge_live_ranges (live_range_t, live_range_t);
   1017 extern bool ira_live_ranges_intersect_p (live_range_t, live_range_t);
   1018 extern void ira_finish_live_range (live_range_t);
   1019 extern void ira_finish_live_range_list (live_range_t);
   1020 extern void ira_free_allocno_updated_costs (ira_allocno_t);
   1021 extern ira_pref_t ira_create_pref (ira_allocno_t, int, int);
   1022 extern void ira_add_allocno_pref (ira_allocno_t, int, int);
   1023 extern void ira_remove_pref (ira_pref_t);
   1024 extern void ira_remove_allocno_prefs (ira_allocno_t);
   1025 extern ira_copy_t ira_create_copy (ira_allocno_t, ira_allocno_t,
   1026 				   int, bool, rtx_insn *,
   1027 				   ira_loop_tree_node_t);
   1028 extern ira_copy_t ira_add_allocno_copy (ira_allocno_t, ira_allocno_t, int,
   1029 					bool, rtx_insn *,
   1030 					ira_loop_tree_node_t);
   1031 
   1032 extern int *ira_allocate_cost_vector (reg_class_t);
   1033 extern void ira_free_cost_vector (int *, reg_class_t);
   1034 
   1035 extern void ira_flattening (int, int);
   1036 extern bool ira_build (void);
   1037 extern void ira_destroy (void);
   1038 
   1039 /* ira-costs.c */
   1040 extern void ira_init_costs_once (void);
   1041 extern void ira_init_costs (void);
   1042 extern void ira_costs (void);
   1043 extern void ira_tune_allocno_costs (void);
   1044 
   1045 /* ira-lives.c */
   1046 
   1047 extern void ira_rebuild_start_finish_chains (void);
   1048 extern void ira_print_live_range_list (FILE *, live_range_t);
   1049 extern void debug (live_range &ref);
   1050 extern void debug (live_range *ptr);
   1051 extern void ira_debug_live_range_list (live_range_t);
   1052 extern void ira_debug_allocno_live_ranges (ira_allocno_t);
   1053 extern void ira_debug_live_ranges (void);
   1054 extern void ira_create_allocno_live_ranges (void);
   1055 extern void ira_compress_allocno_live_ranges (void);
   1056 extern void ira_finish_allocno_live_ranges (void);
   1057 extern void ira_implicitly_set_insn_hard_regs (HARD_REG_SET *,
   1058 					       alternative_mask);
   1059 
   1060 /* ira-conflicts.c */
   1061 extern void ira_debug_conflicts (bool);
   1062 extern void ira_build_conflicts (void);
   1063 
   1064 /* ira-color.c */
   1065 extern void ira_debug_hard_regs_forest (void);
   1066 extern int ira_loop_edge_freq (ira_loop_tree_node_t, int, bool);
   1067 extern void ira_reassign_conflict_allocnos (int);
   1068 extern void ira_initiate_assign (void);
   1069 extern void ira_finish_assign (void);
   1070 extern void ira_color (void);
   1071 
   1072 /* ira-emit.c */
   1073 extern void ira_initiate_emit_data (void);
   1074 extern void ira_finish_emit_data (void);
   1075 extern void ira_emit (bool);
   1076 
   1077 
   1078 
   1080 /* Return true if equivalence of pseudo REGNO is not a lvalue.  */
   1081 static inline bool
   1082 ira_equiv_no_lvalue_p (int regno)
   1083 {
   1084   if (regno >= ira_reg_equiv_len)
   1085     return false;
   1086   return (ira_reg_equiv[regno].constant != NULL_RTX
   1087 	  || ira_reg_equiv[regno].invariant != NULL_RTX
   1088 	  || (ira_reg_equiv[regno].memory != NULL_RTX
   1089 	      && MEM_READONLY_P (ira_reg_equiv[regno].memory)));
   1090 }
   1091 
   1092 
   1093 
   1095 /* Initialize register costs for MODE if necessary.  */
   1096 static inline void
   1097 ira_init_register_move_cost_if_necessary (machine_mode mode)
   1098 {
   1099   if (ira_register_move_cost[mode] == NULL)
   1100     ira_init_register_move_cost (mode);
   1101 }
   1102 
   1103 
   1104 
   1106 /* The iterator for all allocnos.  */
   1107 struct ira_allocno_iterator {
   1108   /* The number of the current element in IRA_ALLOCNOS.  */
   1109   int n;
   1110 };
   1111 
   1112 /* Initialize the iterator I.  */
   1113 static inline void
   1114 ira_allocno_iter_init (ira_allocno_iterator *i)
   1115 {
   1116   i->n = 0;
   1117 }
   1118 
   1119 /* Return TRUE if we have more allocnos to visit, in which case *A is
   1120    set to the allocno to be visited.  Otherwise, return FALSE.  */
   1121 static inline bool
   1122 ira_allocno_iter_cond (ira_allocno_iterator *i, ira_allocno_t *a)
   1123 {
   1124   int n;
   1125 
   1126   for (n = i->n; n < ira_allocnos_num; n++)
   1127     if (ira_allocnos[n] != NULL)
   1128       {
   1129 	*a = ira_allocnos[n];
   1130 	i->n = n + 1;
   1131 	return true;
   1132       }
   1133   return false;
   1134 }
   1135 
   1136 /* Loop over all allocnos.  In each iteration, A is set to the next
   1137    allocno.  ITER is an instance of ira_allocno_iterator used to iterate
   1138    the allocnos.  */
   1139 #define FOR_EACH_ALLOCNO(A, ITER)			\
   1140   for (ira_allocno_iter_init (&(ITER));			\
   1141        ira_allocno_iter_cond (&(ITER), &(A));)
   1142 
   1143 /* The iterator for all objects.  */
   1145 struct ira_object_iterator {
   1146   /* The number of the current element in ira_object_id_map.  */
   1147   int n;
   1148 };
   1149 
   1150 /* Initialize the iterator I.  */
   1151 static inline void
   1152 ira_object_iter_init (ira_object_iterator *i)
   1153 {
   1154   i->n = 0;
   1155 }
   1156 
   1157 /* Return TRUE if we have more objects to visit, in which case *OBJ is
   1158    set to the object to be visited.  Otherwise, return FALSE.  */
   1159 static inline bool
   1160 ira_object_iter_cond (ira_object_iterator *i, ira_object_t *obj)
   1161 {
   1162   int n;
   1163 
   1164   for (n = i->n; n < ira_objects_num; n++)
   1165     if (ira_object_id_map[n] != NULL)
   1166       {
   1167 	*obj = ira_object_id_map[n];
   1168 	i->n = n + 1;
   1169 	return true;
   1170       }
   1171   return false;
   1172 }
   1173 
   1174 /* Loop over all objects.  In each iteration, OBJ is set to the next
   1175    object.  ITER is an instance of ira_object_iterator used to iterate
   1176    the objects.  */
   1177 #define FOR_EACH_OBJECT(OBJ, ITER)			\
   1178   for (ira_object_iter_init (&(ITER));			\
   1179        ira_object_iter_cond (&(ITER), &(OBJ));)
   1180 
   1181 /* The iterator for objects associated with an allocno.  */
   1183 struct ira_allocno_object_iterator {
   1184   /* The number of the element the allocno's object array.  */
   1185   int n;
   1186 };
   1187 
   1188 /* Initialize the iterator I.  */
   1189 static inline void
   1190 ira_allocno_object_iter_init (ira_allocno_object_iterator *i)
   1191 {
   1192   i->n = 0;
   1193 }
   1194 
   1195 /* Return TRUE if we have more objects to visit in allocno A, in which
   1196    case *O is set to the object to be visited.  Otherwise, return
   1197    FALSE.  */
   1198 static inline bool
   1199 ira_allocno_object_iter_cond (ira_allocno_object_iterator *i, ira_allocno_t a,
   1200 			      ira_object_t *o)
   1201 {
   1202   int n = i->n++;
   1203   if (n < ALLOCNO_NUM_OBJECTS (a))
   1204     {
   1205       *o = ALLOCNO_OBJECT (a, n);
   1206       return true;
   1207     }
   1208   return false;
   1209 }
   1210 
   1211 /* Loop over all objects associated with allocno A.  In each
   1212    iteration, O is set to the next object.  ITER is an instance of
   1213    ira_allocno_object_iterator used to iterate the conflicts.  */
   1214 #define FOR_EACH_ALLOCNO_OBJECT(A, O, ITER)			\
   1215   for (ira_allocno_object_iter_init (&(ITER));			\
   1216        ira_allocno_object_iter_cond (&(ITER), (A), &(O));)
   1217 
   1218 
   1220 /* The iterator for prefs.  */
   1221 struct ira_pref_iterator {
   1222   /* The number of the current element in IRA_PREFS.  */
   1223   int n;
   1224 };
   1225 
   1226 /* Initialize the iterator I.  */
   1227 static inline void
   1228 ira_pref_iter_init (ira_pref_iterator *i)
   1229 {
   1230   i->n = 0;
   1231 }
   1232 
   1233 /* Return TRUE if we have more prefs to visit, in which case *PREF is
   1234    set to the pref to be visited.  Otherwise, return FALSE.  */
   1235 static inline bool
   1236 ira_pref_iter_cond (ira_pref_iterator *i, ira_pref_t *pref)
   1237 {
   1238   int n;
   1239 
   1240   for (n = i->n; n < ira_prefs_num; n++)
   1241     if (ira_prefs[n] != NULL)
   1242       {
   1243 	*pref = ira_prefs[n];
   1244 	i->n = n + 1;
   1245 	return true;
   1246       }
   1247   return false;
   1248 }
   1249 
   1250 /* Loop over all prefs.  In each iteration, P is set to the next
   1251    pref.  ITER is an instance of ira_pref_iterator used to iterate
   1252    the prefs.  */
   1253 #define FOR_EACH_PREF(P, ITER)				\
   1254   for (ira_pref_iter_init (&(ITER));			\
   1255        ira_pref_iter_cond (&(ITER), &(P));)
   1256 
   1257 
   1259 /* The iterator for copies.  */
   1260 struct ira_copy_iterator {
   1261   /* The number of the current element in IRA_COPIES.  */
   1262   int n;
   1263 };
   1264 
   1265 /* Initialize the iterator I.  */
   1266 static inline void
   1267 ira_copy_iter_init (ira_copy_iterator *i)
   1268 {
   1269   i->n = 0;
   1270 }
   1271 
   1272 /* Return TRUE if we have more copies to visit, in which case *CP is
   1273    set to the copy to be visited.  Otherwise, return FALSE.  */
   1274 static inline bool
   1275 ira_copy_iter_cond (ira_copy_iterator *i, ira_copy_t *cp)
   1276 {
   1277   int n;
   1278 
   1279   for (n = i->n; n < ira_copies_num; n++)
   1280     if (ira_copies[n] != NULL)
   1281       {
   1282 	*cp = ira_copies[n];
   1283 	i->n = n + 1;
   1284 	return true;
   1285       }
   1286   return false;
   1287 }
   1288 
   1289 /* Loop over all copies.  In each iteration, C is set to the next
   1290    copy.  ITER is an instance of ira_copy_iterator used to iterate
   1291    the copies.  */
   1292 #define FOR_EACH_COPY(C, ITER)				\
   1293   for (ira_copy_iter_init (&(ITER));			\
   1294        ira_copy_iter_cond (&(ITER), &(C));)
   1295 
   1296 /* The iterator for object conflicts.  */
   1298 struct ira_object_conflict_iterator {
   1299 
   1300   /* TRUE if the conflicts are represented by vector of allocnos.  */
   1301   bool conflict_vec_p;
   1302 
   1303   /* The conflict vector or conflict bit vector.  */
   1304   void *vec;
   1305 
   1306   /* The number of the current element in the vector (of type
   1307      ira_object_t or IRA_INT_TYPE).  */
   1308   unsigned int word_num;
   1309 
   1310   /* The bit vector size.  It is defined only if
   1311      OBJECT_CONFLICT_VEC_P is FALSE.  */
   1312   unsigned int size;
   1313 
   1314   /* The current bit index of bit vector.  It is defined only if
   1315      OBJECT_CONFLICT_VEC_P is FALSE.  */
   1316   unsigned int bit_num;
   1317 
   1318   /* The object id corresponding to the 1st bit of the bit vector.  It
   1319      is defined only if OBJECT_CONFLICT_VEC_P is FALSE.  */
   1320   int base_conflict_id;
   1321 
   1322   /* The word of bit vector currently visited.  It is defined only if
   1323      OBJECT_CONFLICT_VEC_P is FALSE.  */
   1324   unsigned IRA_INT_TYPE word;
   1325 };
   1326 
   1327 /* Initialize the iterator I with ALLOCNO conflicts.  */
   1328 static inline void
   1329 ira_object_conflict_iter_init (ira_object_conflict_iterator *i,
   1330 			       ira_object_t obj)
   1331 {
   1332   i->conflict_vec_p = OBJECT_CONFLICT_VEC_P (obj);
   1333   i->vec = OBJECT_CONFLICT_ARRAY (obj);
   1334   i->word_num = 0;
   1335   if (i->conflict_vec_p)
   1336     i->size = i->bit_num = i->base_conflict_id = i->word = 0;
   1337   else
   1338     {
   1339       if (OBJECT_MIN (obj) > OBJECT_MAX (obj))
   1340 	i->size = 0;
   1341       else
   1342 	i->size = ((OBJECT_MAX (obj) - OBJECT_MIN (obj)
   1343 		    + IRA_INT_BITS)
   1344 		   / IRA_INT_BITS) * sizeof (IRA_INT_TYPE);
   1345       i->bit_num = 0;
   1346       i->base_conflict_id = OBJECT_MIN (obj);
   1347       i->word = (i->size == 0 ? 0 : ((IRA_INT_TYPE *) i->vec)[0]);
   1348     }
   1349 }
   1350 
   1351 /* Return TRUE if we have more conflicting allocnos to visit, in which
   1352    case *A is set to the allocno to be visited.  Otherwise, return
   1353    FALSE.  */
   1354 static inline bool
   1355 ira_object_conflict_iter_cond (ira_object_conflict_iterator *i,
   1356 			       ira_object_t *pobj)
   1357 {
   1358   ira_object_t obj;
   1359 
   1360   if (i->conflict_vec_p)
   1361     {
   1362       obj = ((ira_object_t *) i->vec)[i->word_num++];
   1363       if (obj == NULL)
   1364 	return false;
   1365     }
   1366   else
   1367     {
   1368       unsigned IRA_INT_TYPE word = i->word;
   1369       unsigned int bit_num = i->bit_num;
   1370 
   1371       /* Skip words that are zeros.  */
   1372       for (; word == 0; word = ((IRA_INT_TYPE *) i->vec)[i->word_num])
   1373 	{
   1374 	  i->word_num++;
   1375 
   1376 	  /* If we have reached the end, break.  */
   1377 	  if (i->word_num * sizeof (IRA_INT_TYPE) >= i->size)
   1378 	    return false;
   1379 
   1380 	  bit_num = i->word_num * IRA_INT_BITS;
   1381 	}
   1382 
   1383       /* Skip bits that are zero.  */
   1384       for (; (word & 1) == 0; word >>= 1)
   1385 	bit_num++;
   1386 
   1387       obj = ira_object_id_map[bit_num + i->base_conflict_id];
   1388       i->bit_num = bit_num + 1;
   1389       i->word = word >> 1;
   1390     }
   1391 
   1392   *pobj = obj;
   1393   return true;
   1394 }
   1395 
   1396 /* Loop over all objects conflicting with OBJ.  In each iteration,
   1397    CONF is set to the next conflicting object.  ITER is an instance
   1398    of ira_object_conflict_iterator used to iterate the conflicts.  */
   1399 #define FOR_EACH_OBJECT_CONFLICT(OBJ, CONF, ITER)			\
   1400   for (ira_object_conflict_iter_init (&(ITER), (OBJ));			\
   1401        ira_object_conflict_iter_cond (&(ITER), &(CONF));)
   1402 
   1403 
   1404 
   1406 /* The function returns TRUE if at least one hard register from ones
   1407    starting with HARD_REGNO and containing value of MODE are in set
   1408    HARD_REGSET.  */
   1409 static inline bool
   1410 ira_hard_reg_set_intersection_p (int hard_regno, machine_mode mode,
   1411 				 HARD_REG_SET hard_regset)
   1412 {
   1413   int i;
   1414 
   1415   gcc_assert (hard_regno >= 0);
   1416   for (i = hard_regno_nregs (hard_regno, mode) - 1; i >= 0; i--)
   1417     if (TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
   1418       return true;
   1419   return false;
   1420 }
   1421 
   1422 /* Return number of hard registers in hard register SET.  */
   1423 static inline int
   1424 hard_reg_set_size (HARD_REG_SET set)
   1425 {
   1426   int i, size;
   1427 
   1428   for (size = i = 0; i < FIRST_PSEUDO_REGISTER; i++)
   1429     if (TEST_HARD_REG_BIT (set, i))
   1430       size++;
   1431   return size;
   1432 }
   1433 
   1434 /* The function returns TRUE if hard registers starting with
   1435    HARD_REGNO and containing value of MODE are fully in set
   1436    HARD_REGSET.  */
   1437 static inline bool
   1438 ira_hard_reg_in_set_p (int hard_regno, machine_mode mode,
   1439 		       HARD_REG_SET hard_regset)
   1440 {
   1441   int i;
   1442 
   1443   ira_assert (hard_regno >= 0);
   1444   for (i = hard_regno_nregs (hard_regno, mode) - 1; i >= 0; i--)
   1445     if (!TEST_HARD_REG_BIT (hard_regset, hard_regno + i))
   1446       return false;
   1447   return true;
   1448 }
   1449 
   1450 
   1451 
   1453 /* To save memory we use a lazy approach for allocation and
   1454    initialization of the cost vectors.  We do this only when it is
   1455    really necessary.  */
   1456 
   1457 /* Allocate cost vector *VEC for hard registers of ACLASS and
   1458    initialize the elements by VAL if it is necessary */
   1459 static inline void
   1460 ira_allocate_and_set_costs (int **vec, reg_class_t aclass, int val)
   1461 {
   1462   int i, *reg_costs;
   1463   int len;
   1464 
   1465   if (*vec != NULL)
   1466     return;
   1467   *vec = reg_costs = ira_allocate_cost_vector (aclass);
   1468   len = ira_class_hard_regs_num[(int) aclass];
   1469   for (i = 0; i < len; i++)
   1470     reg_costs[i] = val;
   1471 }
   1472 
   1473 /* Allocate cost vector *VEC for hard registers of ACLASS and copy
   1474    values of vector SRC into the vector if it is necessary */
   1475 static inline void
   1476 ira_allocate_and_copy_costs (int **vec, enum reg_class aclass, int *src)
   1477 {
   1478   int len;
   1479 
   1480   if (*vec != NULL || src == NULL)
   1481     return;
   1482   *vec = ira_allocate_cost_vector (aclass);
   1483   len = ira_class_hard_regs_num[aclass];
   1484   memcpy (*vec, src, sizeof (int) * len);
   1485 }
   1486 
   1487 /* Allocate cost vector *VEC for hard registers of ACLASS and add
   1488    values of vector SRC into the vector if it is necessary */
   1489 static inline void
   1490 ira_allocate_and_accumulate_costs (int **vec, enum reg_class aclass, int *src)
   1491 {
   1492   int i, len;
   1493 
   1494   if (src == NULL)
   1495     return;
   1496   len = ira_class_hard_regs_num[aclass];
   1497   if (*vec == NULL)
   1498     {
   1499       *vec = ira_allocate_cost_vector (aclass);
   1500       memset (*vec, 0, sizeof (int) * len);
   1501     }
   1502   for (i = 0; i < len; i++)
   1503     (*vec)[i] += src[i];
   1504 }
   1505 
   1506 /* Allocate cost vector *VEC for hard registers of ACLASS and copy
   1507    values of vector SRC into the vector or initialize it by VAL (if
   1508    SRC is null).  */
   1509 static inline void
   1510 ira_allocate_and_set_or_copy_costs (int **vec, enum reg_class aclass,
   1511 				    int val, int *src)
   1512 {
   1513   int i, *reg_costs;
   1514   int len;
   1515 
   1516   if (*vec != NULL)
   1517     return;
   1518   *vec = reg_costs = ira_allocate_cost_vector (aclass);
   1519   len = ira_class_hard_regs_num[aclass];
   1520   if (src != NULL)
   1521     memcpy (reg_costs, src, sizeof (int) * len);
   1522   else
   1523     {
   1524       for (i = 0; i < len; i++)
   1525 	reg_costs[i] = val;
   1526     }
   1527 }
   1528 
   1529 extern rtx ira_create_new_reg (rtx);
   1530 extern int first_moveable_pseudo, last_moveable_pseudo;
   1531 
   1532 /* Return the set of registers that would need a caller save if allocno A
   1533    overlapped them.  */
   1534 
   1535 inline HARD_REG_SET
   1536 ira_need_caller_save_regs (ira_allocno_t a)
   1537 {
   1538   return call_clobbers_in_region (ALLOCNO_CROSSED_CALLS_ABIS (a),
   1539 				  ALLOCNO_CROSSED_CALLS_CLOBBERED_REGS (a),
   1540 				  ALLOCNO_MODE (a));
   1541 }
   1542 
   1543 /* Return true if we would need to save allocno A around a call if we
   1544    assigned hard register REGNO.  */
   1545 
   1546 inline bool
   1547 ira_need_caller_save_p (ira_allocno_t a, unsigned int regno)
   1548 {
   1549   if (ALLOCNO_CALLS_CROSSED_NUM (a) == 0)
   1550     return false;
   1551   return call_clobbered_in_region_p (ALLOCNO_CROSSED_CALLS_ABIS (a),
   1552 				     ALLOCNO_CROSSED_CALLS_CLOBBERED_REGS (a),
   1553 				     ALLOCNO_MODE (a), regno);
   1554 }
   1555 
   1556 #endif /* GCC_IRA_INT_H */
   1557