1 1.1 mrg #define _FP_W_TYPE_SIZE 64 2 1.1 mrg #define _FP_W_TYPE unsigned long 3 1.1 mrg #define _FP_WS_TYPE signed long 4 1.1 mrg #define _FP_I_TYPE long 5 1.1 mrg 6 1.1 mrg typedef int TItype __attribute__ ((mode (TI))); 7 1.1 mrg typedef unsigned int UTItype __attribute__ ((mode (TI))); 8 1.1 mrg 9 1.1 mrg #define TI_BITS (__CHAR_BIT__ * (int)sizeof(TItype)) 10 1.1 mrg 11 1.1 mrg /* The type of the result of a floating point comparison. This must 12 1.1 mrg match `__libgcc_cmp_return__' in GCC for the target. */ 13 1.1 mrg typedef int __gcc_CMPtype __attribute__ ((mode (__libgcc_cmp_return__))); 14 1.1 mrg #define CMPtype __gcc_CMPtype 15 1.1 mrg 16 1.1 mrg #define _FP_MUL_MEAT_Q(R,X,Y) \ 17 1.1 mrg _FP_MUL_MEAT_2_wide(_FP_WFRACBITS_Q,R,X,Y,umul_ppmm) 18 1.1 mrg 19 1.1 mrg #define _FP_DIV_MEAT_Q(R,X,Y) _FP_DIV_MEAT_2_udiv(Q,R,X,Y) 20 1.1 mrg 21 1.1 mrg #define _FP_NANFRAC_S _FP_QNANBIT_S 22 1.1 mrg #define _FP_NANFRAC_D _FP_QNANBIT_D 23 1.1 mrg #define _FP_NANFRAC_E _FP_QNANBIT_E, 0 24 1.1 mrg #define _FP_NANFRAC_Q _FP_QNANBIT_Q, 0 25 1.1 mrg 26 1.1 mrg #define _FP_KEEPNANFRACP 1 27 1.1.1.2 mrg #define _FP_QNANNEGATEDP 0 28 1.1 mrg 29 1.1 mrg #define _FP_NANSIGN_S 1 30 1.1 mrg #define _FP_NANSIGN_D 1 31 1.1 mrg #define _FP_NANSIGN_E 1 32 1.1 mrg #define _FP_NANSIGN_Q 1 33 1.1 mrg 34 1.1 mrg /* Here is something Intel misdesigned: the specs don't define 35 1.1 mrg the case where we have two NaNs with same mantissas, but 36 1.1 mrg different sign. Different operations pick up different NaNs. */ 37 1.1 mrg #define _FP_CHOOSENAN(fs, wc, R, X, Y, OP) \ 38 1.1 mrg do { \ 39 1.1 mrg if (_FP_FRAC_GT_##wc(X, Y) \ 40 1.1 mrg || (_FP_FRAC_EQ_##wc(X,Y) && (OP == '+' || OP == '*'))) \ 41 1.1 mrg { \ 42 1.1 mrg R##_s = X##_s; \ 43 1.1 mrg _FP_FRAC_COPY_##wc(R,X); \ 44 1.1 mrg } \ 45 1.1 mrg else \ 46 1.1 mrg { \ 47 1.1 mrg R##_s = Y##_s; \ 48 1.1 mrg _FP_FRAC_COPY_##wc(R,Y); \ 49 1.1 mrg } \ 50 1.1 mrg R##_c = FP_CLS_NAN; \ 51 1.1 mrg } while (0) 52 1.1 mrg 53 1.1 mrg #define FP_EX_INVALID 0x01 54 1.1 mrg #define FP_EX_DENORM 0x02 55 1.1 mrg #define FP_EX_DIVZERO 0x04 56 1.1 mrg #define FP_EX_OVERFLOW 0x08 57 1.1 mrg #define FP_EX_UNDERFLOW 0x10 58 1.1 mrg #define FP_EX_INEXACT 0x20 59 1.1.1.2 mrg #define FP_EX_ALL \ 60 1.1.1.2 mrg (FP_EX_INVALID | FP_EX_DENORM | FP_EX_DIVZERO | FP_EX_OVERFLOW \ 61 1.1.1.2 mrg | FP_EX_UNDERFLOW | FP_EX_INEXACT) 62 1.1.1.2 mrg 63 1.1.1.2 mrg #define _FP_TININESS_AFTER_ROUNDING 1 64 1.1 mrg 65 1.1 mrg void __sfp_handle_exceptions (int); 66 1.1 mrg 67 1.1 mrg #define FP_HANDLE_EXCEPTIONS \ 68 1.1 mrg do { \ 69 1.1 mrg if (__builtin_expect (_fex, 0)) \ 70 1.1 mrg __sfp_handle_exceptions (_fex); \ 71 1.1.1.5 mrg } while (0) 72 1.1 mrg 73 1.1.1.2 mrg #define FP_TRAPPING_EXCEPTIONS (~_fcw & FP_EX_ALL) 74 1.1.1.2 mrg 75 1.1 mrg #define FP_RND_NEAREST 0 76 1.1 mrg #define FP_RND_ZERO 0xc00L 77 1.1 mrg #define FP_RND_PINF 0x800L 78 1.1 mrg #define FP_RND_MINF 0x400L 79 1.1 mrg 80 1.1 mrg #define FP_RND_MASK 0xc00L 81 1.1 mrg 82 1.1 mrg #define _FP_DECL_EX \ 83 1.1 mrg unsigned long int _fcw __attribute__ ((unused)) = FP_RND_NEAREST 84 1.1 mrg 85 1.1 mrg #define FP_INIT_ROUNDMODE \ 86 1.1 mrg do { \ 87 1.1 mrg __asm__ __volatile__ ("mov.m %0 = ar.fpsr" : "=r" (_fcw)); \ 88 1.1 mrg } while (0) 89 1.1 mrg 90 1.1 mrg #define FP_ROUNDMODE (_fcw & FP_RND_MASK) 91 1.1 mrg 92 1.1 mrg #define __LITTLE_ENDIAN 1234 93 1.1 mrg #define __BIG_ENDIAN 4321 94 1.1 mrg 95 1.1 mrg #define __BYTE_ORDER __LITTLE_ENDIAN 96 1.1 mrg 97 1.1 mrg /* Define ALIASNAME as a strong alias for NAME. */ 98 1.1 mrg #define strong_alias(name, aliasname) _strong_alias(name, aliasname) 99 1.1 mrg #define _strong_alias(name, aliasname) \ 100 1.1 mrg extern __typeof (name) aliasname __attribute__ ((alias (#name))); 101