or1korbis.cpu revision 1.4 1 ; OpenRISC Basic Instruction Set 32-bit (ORBIS) -*- Scheme -*-
2 ; Copyright 2000-2014 Free Software Foundation, Inc.
3 ; Contributed for OR32 by Johan Rydberg, jrydberg (a] opencores.org
4 ; Modified by Julius Baxter, juliusbaxter (a] gmail.com
5 ; Modified by Peter Gavin, pgavin (a] gmail.com
6 ;
7 ; This program is free software; you can redistribute it and/or modify
8 ; it under the terms of the GNU General Public License as published by
9 ; the Free Software Foundation; either version 3 of the License, or
10 ; (at your option) any later version.
11 ;
12 ; This program is distributed in the hope that it will be useful,
13 ; but WITHOUT ANY WARRANTY; without even the implied warranty of
14 ; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 ; GNU General Public License for more details.
16 ;
17 ; You should have received a copy of the GNU General Public License
18 ; along with this program; if not, see <http://www.gnu.org/licenses/>
19
20 ; Instruction fields.
21
22 ; Hardware for immediate operands
23 (dnh h-simm16 "16-bit signed immediate" ((MACH ORBIS-MACHS)) (immediate (INT 16)) () () ())
24 (dnh h-uimm16 "16-bit unsigned immediate" () (immediate (UINT 16)) () () ())
25 (dnh h-uimm6 "6-bit unsigned immediate" () (immediate (UINT 6)) () () ())
26
27 ; Hardware for the (internal) atomic registers
28 (dsh h-atomic-reserve "atomic reserve flag" () (register BI))
29 (dsh h-atomic-address "atomic reserve address" () (register SI))
30
31 ; Instruction classes.
32 (dnf f-opcode "insn opcode" ((MACH ORBIS-MACHS)) 31 6)
33
34 ; Register fields.
35 (dnf f-r1 "r1" ((MACH ORBIS-MACHS)) 25 5)
36 (dnf f-r2 "r2" ((MACH ORBIS-MACHS)) 20 5)
37 (dnf f-r3 "r3" ((MACH ORBIS-MACHS)) 15 5)
38
39 ; Sub fields
40 (dnf f-op-25-2 "op-25-2" ((MACH ORBIS-MACHS)) 25 2) ;; nop
41 (dnf f-op-25-5 "op-25-5" ((MACH ORBIS-MACHS)) 25 5) ;; sys, trap, *sync, sf*
42 (dnf f-op-16-1 "op-16-1" ((MACH ORBIS-MACHS)) 16 1) ;; movhi,macrc
43 (dnf f-op-7-4 "op-7-4" ((MACH ORBIS-MACHS)) 7 4)
44 (dnf f-op-3-4 "op-3-4" ((MACH ORBIS-MACHS)) 3 4)
45 (dnf f-op-9-2 "op-9-2" ((MACH ORBIS-MACHS)) 9 2) ;; alu ops upper opcode
46 (dnf f-op-9-4 "op-9-4" ((MACH ORBIS-MACHS)) 9 4) ;;
47 (dnf f-op-7-8 "op-7-8" ((MACH ORBIS-MACHS)) 7 8)
48 (dnf f-op-7-2 "op-7-2" ((MACH ORBIS-MACHS)) 7 2) ;; alu lower upper opc,shroti
49
50 ; Reserved fields
51 (dnf f-resv-25-26 "resv-25-26" ((MACH ORBIS-MACHS) RESERVED) 25 26)
52 (dnf f-resv-25-10 "resv-25-10" ((MACH ORBIS-MACHS) RESERVED) 25 10)
53 (dnf f-resv-25-5 "resv-25-5" ((MACH ORBIS-MACHS) RESERVED) 25 5)
54 (dnf f-resv-23-8 "resv-23-8" ((MACH ORBIS-MACHS) RESERVED) 23 8)
55 (dnf f-resv-20-21 "resv-20-21" ((MACH ORBIS-MACHS) RESERVED) 20 21)
56 (dnf f-resv-20-5 "resv-20-5" ((MACH ORBIS-MACHS) RESERVED) 20 5)
57 (dnf f-resv-20-4 "resv-20-4" ((MACH ORBIS-MACHS) RESERVED) 20 4)
58 (dnf f-resv-15-8 "resv-15-8" ((MACH ORBIS-MACHS) RESERVED) 15 8)
59 (dnf f-resv-15-6 "resv-15-6" ((MACH ORBIS-MACHS) RESERVED) 15 6)
60 (dnf f-resv-10-11 "resv-10-11" ((MACH ORBIS-MACHS) RESERVED) 10 11)
61 (dnf f-resv-10-7 "resv-10-7" ((MACH ORBIS-MACHS) RESERVED) 10 7)
62 (dnf f-resv-10-3 "resv-10-3" ((MACH ORBIS-MACHS) RESERVED) 10 3)
63 (dnf f-resv-10-1 "resv-10-1" ((MACH ORBIS-MACHS) RESERVED) 10 1)
64 (dnf f-resv-7-4 "resv-7-4" ((MACH ORBIS-MACHS) RESERVED) 7 4)
65 (dnf f-resv-5-2 "resv-5-2" ((MACH ORBIS-MACHS) RESERVED) 5 2)
66
67 (dnf f-imm16-25-5 "imm16-25-5" ((MACH ORBIS-MACHS)) 25 5)
68 (dnf f-imm16-10-11 "imm16-10-11" ((MACH ORBIS-MACHS)) 10 11)
69
70 ; PC relative, 26-bit (2 shifted to right)
71 (df f-disp26
72 "disp26"
73 ((MACH ORBIS-MACHS) PCREL-ADDR)
74 25
75 26
76 INT
77 ((value pc) (sra IAI (sub IAI value pc) (const 2)))
78 ((value pc) (add IAI (sll IAI value (const 2)) pc))
79 )
80
81 ; PC relative, 21-bit, 13 shifted to right, aligned.
82 ; Note that the alignment means that we can't simplify relocations in the
83 ; same way as we do for pc-relative, so we use ABS-ADDR instead of PCREL-ADDR.
84 (df f-disp21
85 "disp21"
86 ((MACH ORBIS-MACHS) ABS-ADDR)
87 20
88 21
89 INT
90 ((value pc)
91 (sub IAI (sra IAI value (const 13)) (sra IAI pc (const 13))))
92 ((value pc)
93 (sll IAI (add IAI value (sra IAI pc (const 13))) (const 13)))
94 )
95
96 ; Immediates.
97 (dnf f-uimm16 "uimm16" ((MACH ORBIS-MACHS)) 15 16)
98 (df f-simm16 "simm16" ((MACH ORBIS-MACHS) SIGN-OPT) 15 16 INT #f #f)
99 (dnf f-uimm6 "uimm6" ((MACH ORBIS-MACHS)) 5 6) ;; shroti
100
101 (define-multi-ifield
102 (name f-uimm16-split)
103 (comment "16-bit split unsigned immediate")
104 (attrs (MACH ORBIS-MACHS))
105 (mode UINT)
106 (subfields f-imm16-25-5 f-imm16-10-11)
107 (insert (sequence ()
108 (set (ifield f-imm16-25-5)
109 (and (srl (ifield f-uimm16-split)
110 (const 11))
111 (const #x1f)))
112 (set (ifield f-imm16-10-11)
113 (and (ifield f-uimm16-split)
114 (const #x7ff)))))
115 (extract
116 (set (ifield f-uimm16-split)
117 (trunc UHI
118 (or (sll (ifield f-imm16-25-5)
119 (const 11))
120 (ifield f-imm16-10-11)))))
121 )
122
123 (define-multi-ifield
124 (name f-simm16-split)
125 (comment "16-bit split signed immediate")
126 (attrs (MACH ORBIS-MACHS) SIGN-OPT)
127 (mode INT)
128 (subfields f-imm16-25-5 f-imm16-10-11)
129 (insert (sequence ()
130 (set (ifield f-imm16-25-5)
131 (and (sra (ifield f-simm16-split)
132 (const 11))
133 (const #x1f)))
134 (set (ifield f-imm16-10-11)
135 (and (ifield f-simm16-split)
136 (const #x7ff)))))
137 (extract
138 (set (ifield f-simm16-split)
139 (trunc HI
140 (or (sll (ifield f-imm16-25-5)
141 (const 11))
142 (ifield f-imm16-10-11)))))
143 )
144
145 ; Enums.
146
147 ; insn-opcode: bits 31-26
148 (define-normal-insn-enum
149 insn-opcode "insn main opcode enums" ((MACH ORBIS-MACHS)) OPC_ f-opcode
150 (("J" #x00)
151 ("JAL" #x01)
152 ("ADRP" #x02)
153 ("BNF" #x03)
154 ("BF" #x04)
155 ("NOP" #x05)
156 ("MOVHIMACRC" #x06)
157 ("SYSTRAPSYNCS" #x08)
158 ("RFE" #x09)
159 ("VECTOR" #x0a)
160 ("JR" #x11)
161 ("JALR" #x12)
162 ("MACI" #x13)
163 ("LWA" #x1b)
164 ("CUST1" #x1c)
165 ("CUST2" #x1d)
166 ("CUST3" #x1e)
167 ("CUST4" #x1f)
168 ("LD" #x20)
169 ("LWZ" #x21)
170 ("LWS" #x22)
171 ("LBZ" #x23)
172 ("LBS" #x24)
173 ("LHZ" #x25)
174 ("LHS" #x26)
175 ("ADDI" #x27)
176 ("ADDIC" #x28)
177 ("ANDI" #x29)
178 ("ORI" #x2a)
179 ("XORI" #x2b)
180 ("MULI" #x2c)
181 ("MFSPR" #x2d)
182 ("SHROTI" #x2e)
183 ("SFI" #x2f)
184 ("MTSPR" #x30)
185 ("MAC" #x31)
186 ("FLOAT" #x32)
187 ("SWA" #x33)
188 ("SD" #x34)
189 ("SW" #x35)
190 ("SB" #x36)
191 ("SH" #x37)
192 ("ALU" #x38)
193 ("SF" #x39)
194 ("CUST5" #x3c)
195 ("CUST6" #x3d)
196 ("CUST7" #x3e)
197 ("CUST8" #x3f)
198 )
199 )
200
201 (define-normal-insn-enum insn-opcode-systrapsyncs
202 "systrapsync insn opcode enums" ((MACH ORBIS-MACHS))
203 OPC_SYSTRAPSYNCS_ f-op-25-5
204 (("SYSCALL" #x00 )
205 ("TRAP" #x08 )
206 ("MSYNC" #x10 )
207 ("PSYNC" #x14 )
208 ("CSYNC" #x18 )
209 )
210 )
211
212 (define-normal-insn-enum insn-opcode-movehimacrc
213 "movhi/macrc insn opcode enums" ((MACH ORBIS-MACHS))
214 OPC_MOVHIMACRC_ f-op-16-1
215 (("MOVHI" #x0)
216 ("MACRC" #x1)
217 )
218 )
219
220 (define-normal-insn-enum insn-opcode-mac
221 "multiply/accumulate insn opcode enums" ((MACH ORBIS-MACHS))
222 OPC_MAC_ f-op-3-4
223 (("MAC" #x1)
224 ("MSB" #x2)
225 ("MACU" #x3)
226 ("MSBU" #x4)
227 )
228 )
229
230 (define-normal-insn-enum insn-opcode-shorts
231 "shift/rotate insn opcode enums" ((MACH ORBIS-MACHS))
232 OPC_SHROTS_ f-op-7-2
233 (("SLL" #x0 )
234 ("SRL" #x1 )
235 ("SRA" #x2 )
236 ("ROR" #x3 )
237 )
238 )
239
240 (define-normal-insn-enum insn-opcode-extbhs
241 "extend byte/half opcode enums" ((MACH ORBIS-MACHS))
242 OPC_EXTBHS_ f-op-9-4
243 (("EXTHS" #x0)
244 ("EXTBS" #x1)
245 ("EXTHZ" #x2)
246 ("EXTBZ" #x3)
247 )
248 )
249
250 (define-normal-insn-enum insn-opcode-extws
251 "extend word opcode enums" ((MACH ORBIS-MACHS))
252 OPC_EXTWS_ f-op-9-4
253 (("EXTWS" #x0)
254 ("EXTWZ" #x1)
255 )
256 )
257
258 (define-normal-insn-enum insn-opcode-alu-regreg
259 "alu reg/reg insn opcode enums" ((MACH ORBIS-MACHS))
260 OPC_ALU_REGREG_ f-op-3-4
261 (("ADD" #x0)
262 ("ADDC" #x1)
263 ("SUB" #x2)
264 ("AND" #x3)
265 ("OR" #x4)
266 ("XOR" #x5)
267 ("MUL" #x6)
268 ("MULD" #x7)
269 ("SHROT" #x8)
270 ("DIV" #x9)
271 ("DIVU" #xA)
272 ("MULU" #xB)
273 ("EXTBH" #xC)
274 ("EXTW" #xD)
275 ("MULDU" #xD)
276 ("CMOV" #xE)
277 ("FFL1" #xF)
278 )
279 )
280
281 (define-normal-insn-enum insn-opcode-setflag
282 "setflag insn opcode enums" ((MACH ORBIS-MACHS))
283 OPC_SF_ f-op-25-5
284 (("EQ" #x00)
285 ("NE" #x01)
286 ("GTU" #x02)
287 ("GEU" #x03)
288 ("LTU" #x04)
289 ("LEU" #x05)
290 ("GTS" #x0A)
291 ("GES" #x0B)
292 ("LTS" #x0C)
293 ("LES" #x0D)
294 )
295 )
296
297
299 ; Instruction operands.
300
301 (dnop sys-sr "supervision register" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr f-nil)
302 (dnop sys-esr0 "exception supervision register 0" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-esr0 f-nil)
303 (dnop sys-epcr0 "exception PC register 0" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-epcr0 f-nil)
304
305 (dnop sys-sr-lee "SR little endian enable bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-lee f-nil)
306 (dnop sys-sr-f "SR flag bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-f f-nil)
307 (dnop sys-sr-cy "SR carry bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-cy f-nil)
308 (dnop sys-sr-ov "SR overflow bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-ov f-nil)
309 (dnop sys-sr-ove "SR overflow exception enable bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-ove f-nil)
310 (dnop sys-cpucfgr-ob64s "CPUCFGR ORBIS64 supported bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-cpucfgr-ob64s f-nil)
311 (dnop sys-cpucfgr-nd "CPUCFGR no delay bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-cpucfgr-nd f-nil)
312 (dnop sys-fpcsr-rm "floating point round mode" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-fpcsr-rm f-nil)
313
314 (dnop mac-machi "MAC HI result register" ((MACH ORBIS-MACHS) SEM-ONLY) h-mac-machi f-nil)
315 (dnop mac-maclo "MAC LO result register" ((MACH ORBIS-MACHS) SEM-ONLY) h-mac-maclo f-nil)
316
317 (dnop atomic-reserve "atomic reserve flag" ((MACH ORBIS-MACHS) SEM-ONLY) h-atomic-reserve f-nil)
318 (dnop atomic-address "atomic address" ((MACH ORBIS-MACHS) SEM-ONLY) h-atomic-address f-nil)
319
320 (dnop uimm6 "uimm6" ((MACH ORBIS-MACHS)) h-uimm6 f-uimm6)
321
322 (dnop rD "destination register" ((MACH ORBIS-MACHS)) h-gpr f-r1)
323 (dnop rA "source register A" ((MACH ORBIS-MACHS)) h-gpr f-r2)
324 (dnop rB "source register B" ((MACH ORBIS-MACHS)) h-gpr f-r3)
325
326 (define-operand
327 (name disp26)
328 (comment "pc-rel 26 bit")
329 (attrs (MACH ORBIS-MACHS))
330 (type h-iaddr)
331 (index f-disp26)
332 (handlers (parse "disp26"))
333 )
334
335 (define-operand
336 (name disp21)
337 (comment "pc-rel 21 bit")
338 (attrs (MACH ORBIS-MACHS))
339 (type h-iaddr)
340 (index f-disp21)
341 (handlers (parse "disp21"))
342 )
343
344 (define-operand
345 (name simm16)
346 (comment "16-bit signed immediate")
347 (attrs (MACH ORBIS-MACHS) SIGN-OPT)
348 (type h-simm16)
349 (index f-simm16)
350 (handlers (parse "simm16"))
351 )
352
353 (define-operand
354 (name uimm16)
355 (comment "16-bit unsigned immediate")
356 (attrs (MACH ORBIS-MACHS))
357 (type h-uimm16)
358 (index f-uimm16)
359 (handlers (parse "uimm16"))
360 )
361
362 (define-operand
363 (name simm16-split)
364 (comment "split 16-bit signed immediate")
365 (attrs (MACH ORBIS-MACHS) SIGN-OPT)
366 (type h-simm16)
367 (index f-simm16-split)
368 (handlers (parse "simm16_split"))
369 )
370
371 (define-operand
372 (name uimm16-split)
373 (comment "split 16-bit unsigned immediate")
374 (attrs (MACH ORBIS-MACHS))
375 (type h-uimm16)
376 (index f-uimm16-split)
377 (handlers (parse "uimm16_split"))
378 )
379
380 ; Instructions.
381
382 ; Branch releated instructions
383
384 (define-pmacro (cti-link-return)
385 (set IAI (reg h-gpr 9) (add pc (if sys-cpucfgr-nd 4 8)))
386 )
387 (define-pmacro (cti-transfer-control condition target)
388 ;; this mess is necessary because we're
389 ;; skipping the delay slot, but it's
390 ;; actually the start of the next basic
391 ;; block
392 (sequence ()
393 (if condition
394 (delay 1 (set IAI pc target))
395 (if sys-cpucfgr-nd
396 (delay 1 (set IAI pc (add pc 4))))
397 )
398 (if sys-cpucfgr-nd
399 (skip 1)
400 )
401 )
402 )
403
404 (define-pmacro
405 (define-cti
406 cti-name
407 cti-comment
408 cti-attrs
409 cti-syntax
410 cti-format
411 cti-semantics)
412 (begin
413 (dni
414 cti-name
415 cti-comment
416 (.splice (MACH ORBIS-MACHS) DELAYED-CTI NOT-IN-DELAY-SLOT (.unsplice cti-attrs))
417 cti-syntax
418 cti-format
419 (cti-semantics)
420 ()
421 )
422 )
423 )
424
425 (define-cti
426 l-j
427 "jump (pc-relative iaddr)"
428 (!COND-CTI UNCOND-CTI)
429 "l.j ${disp26}"
430 (+ OPC_J disp26)
431 (.pmacro ()
432 (cti-transfer-control 1 disp26)
433 )
434 )
435
436 (dni l-adrp "adrp reg/disp21"
437 ((MACH ORBIS-MACHS))
438 "l.adrp $rD,${disp21}"
439 (+ OPC_ADRP rD disp21)
440 (set UWI rD disp21)
441 ()
442 )
443
444 (define-cti
445 l-jal
446 "jump and link (pc-relative iaddr)"
447 (!COND-CTI UNCOND-CTI)
448 "l.jal ${disp26}"
449 (+ OPC_JAL disp26)
450 (.pmacro ()
451 (sequence ()
452 (cti-link-return)
453 (cti-transfer-control 1 disp26)
454 )
455 )
456 )
457
458 (define-cti
459 l-jr
460 "jump register (absolute iaddr)"
461 (!COND-CTI UNCOND-CTI)
462 "l.jr $rB"
463 (+ OPC_JR (f-resv-25-10 0) rB (f-resv-10-11 0))
464 (.pmacro ()
465 (cti-transfer-control 1 rB)
466 )
467 )
468
469 (define-cti
470 l-jalr
471 "jump register and link (absolute iaddr)"
472 (!COND-CTI UNCOND-CTI)
473 "l.jalr $rB"
474 (+ OPC_JALR (f-resv-25-10 0) rB (f-resv-10-11 0) )
475 (.pmacro ()
476 (sequence ()
477 (cti-link-return)
478 (cti-transfer-control 1 rB)
479 )
480 )
481 )
482
483 (define-cti
484 l-bnf
485 "branch if condition bit not set (pc relative iaddr)"
486 (COND-CTI !UNCOND-CTI)
487 "l.bnf ${disp26}"
488 (+ OPC_BNF disp26)
489 (.pmacro ()
490 (cti-transfer-control (not sys-sr-f) disp26)
491 )
492 )
493
494 (define-cti
495 l-bf
496 "branch if condition bit set (pc relative iaddr)"
497 (COND-CTI !UNCOND-CTI)
498 "l.bf ${disp26}"
499 (+ OPC_BF disp26)
500 (.pmacro ()
501 (cti-transfer-control sys-sr-f disp26)
502 )
503 )
504
505 (dni l-trap "trap (exception)"
506 ((MACH ORBIS-MACHS) NOT-IN-DELAY-SLOT)
507 "l.trap ${uimm16}"
508 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_TRAP (f-resv-20-5 0) uimm16)
509 ; Do exception entry handling in C function, PC set based on SR state
510 (raise-exception EXCEPT-TRAP)
511 ()
512 )
513
514
515 (dni l-sys "syscall (exception)"
516 ; This function may not be in delay slot
517 ((MACH ORBIS-MACHS) NOT-IN-DELAY-SLOT)
518
519 "l.sys ${uimm16}"
520 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_SYSCALL (f-resv-20-5 0) uimm16)
521 ; Do exception entry handling in C function, PC set based on SR state
522 (raise-exception EXCEPT-SYSCALL)
523 ()
524 )
525
526 (dni l-msync "memory sync"
527 ((MACH ORBIS-MACHS))
528 "l.msync"
529 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_MSYNC (f-resv-20-21 0))
530 (nop)
531 ()
532 )
533
534 (dni l-psync "pipeline sync"
535 ((MACH ORBIS-MACHS))
536 "l.psync"
537 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_PSYNC (f-resv-20-21 0))
538 (nop)
539 ()
540 )
541
542 (dni l-csync "context sync"
543 ((MACH ORBIS-MACHS))
544 "l.csync"
545 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_CSYNC (f-resv-20-21 0))
546 (nop)
547 ()
548 )
549
550 (dni l-rfe "return from exception"
551 ; This function may not be in delay slot
552 ((MACH ORBIS-MACHS) NOT-IN-DELAY-SLOT FORCED-CTI)
553
554 "l.rfe"
555 (+ OPC_RFE (f-resv-25-26 0))
556 (c-call VOID "@cpu@_rfe")
557 ()
558 )
559
560
562 ; Misc instructions
563
564 ; l.nop with immediate must be first so it handles all l.nops in sim
565 (dni l-nop-imm "nop uimm16"
566 ((MACH ORBIS-MACHS))
567 "l.nop ${uimm16}"
568 (+ OPC_NOP (f-op-25-2 #x1) (f-resv-23-8 0) uimm16)
569 (c-call VOID "@cpu@_nop" (zext UWI uimm16))
570 ()
571 )
572
573 (if (application-is? SIMULATOR)
574 (begin)
575 (begin
576 (dni l-nop "nop"
577 ((MACH ORBIS-MACHS))
578 "l.nop"
579 (+ OPC_NOP (f-op-25-2 #x1) (f-resv-23-8 0) uimm16)
580 (nop)
581 ()
582 )
583 )
584 )
585
586 (dni l-movhi "movhi reg/uimm16"
587 ((MACH ORBIS-MACHS))
588 "l.movhi $rD,$uimm16"
589 (+ OPC_MOVHIMACRC rD (f-resv-20-4 0) OPC_MOVHIMACRC_MOVHI uimm16)
590 (set UWI rD (sll UWI (zext UWI uimm16) (const 16)))
591 ()
592 )
593
594 (dni l-macrc "macrc reg"
595 ((MACH ORBIS-MACHS))
596 "l.macrc $rD"
597 (+ OPC_MOVHIMACRC rD (f-resv-20-4 0) OPC_MOVHIMACRC_MACRC (f-uimm16 0))
598 (sequence ()
599 (set UWI rD mac-maclo)
600 (set UWI mac-maclo 0)
601 (set UWI mac-machi 0)
602 )
603 ()
604 )
605
606
608 ; System releated instructions
609
610 (dni l-mfspr "mfspr"
611 ((MACH ORBIS-MACHS))
612 "l.mfspr $rD,$rA,${uimm16}"
613 (+ OPC_MFSPR rD rA uimm16)
614 (set UWI rD (c-call UWI "@cpu@_mfspr" (or rA (zext UWI uimm16))))
615 ()
616 )
617
618 (dni l-mtspr "mtspr"
619 ((MACH ORBIS-MACHS))
620 "l.mtspr $rA,$rB,${uimm16-split}"
621 (+ OPC_MTSPR rA rB uimm16-split )
622 (c-call VOID "@cpu@_mtspr" (or rA (zext WI uimm16-split)) rB)
623 ()
624 )
625
626
628 ; Load instructions
629 (define-pmacro (load-store-addr base offset size)
630 (c-call AI "@cpu@_make_load_store_addr" base (ext SI offset) size))
631
632 (dni l-lwz "l.lwz reg/simm16(reg)"
633 ((MACH ORBIS-MACHS))
634 "l.lwz $rD,${simm16}($rA)"
635 (+ OPC_LWZ rD rA simm16)
636 (set UWI rD (zext UWI (mem USI (load-store-addr rA simm16 4))))
637 ()
638 )
639
640
641 (dni l-lws "l.lws reg/simm16(reg)"
642 ((MACH ORBIS-MACHS))
643 "l.lws $rD,${simm16}($rA)"
644 (+ OPC_LWS rD rA simm16)
645 (set WI rD (ext WI (mem SI (load-store-addr rA simm16 4))))
646 ()
647 )
648
649 (dni l-lwa "l.lwa reg/simm16(reg)"
650 ((MACH ORBIS-MACHS))
651 "l.lwa $rD,${simm16}($rA)"
652 (+ OPC_LWA rD rA simm16)
653 (sequence ()
654 (set UWI rD (zext UWI (mem USI (load-store-addr rA simm16 4))))
655 (set atomic-reserve (const 1))
656 (set atomic-address (load-store-addr rA simm16 4))
657 )
658 ()
659 )
660
661 (dni l-lbz "l.lbz reg/simm16(reg)"
662 ((MACH ORBIS-MACHS))
663 "l.lbz $rD,${simm16}($rA)"
664 (+ OPC_LBZ rD rA simm16)
665 (set UWI rD (zext UWI (mem UQI (load-store-addr rA simm16 1))))
666 ()
667 )
668
669 (dni l-lbs "l.lbs reg/simm16(reg)"
670 ((MACH ORBIS-MACHS))
671 "l.lbs $rD,${simm16}($rA)"
672 (+ OPC_LBS rD rA simm16)
673 (set WI rD (ext WI (mem QI (load-store-addr rA simm16 1))))
674 ()
675 )
676
677 (dni l-lhz "l.lhz reg/simm16(reg)"
678 ((MACH ORBIS-MACHS))
679 "l.lhz $rD,${simm16}($rA)"
680 (+ OPC_LHZ rD simm16 rA)
681 (set UWI rD (zext UWI (mem UHI (load-store-addr rA simm16 2))))
682 ()
683 )
684
685 (dni l-lhs "l.lhs reg/simm16(reg)"
686 ((MACH ORBIS-MACHS))
687 "l.lhs $rD,${simm16}($rA)"
688 (+ OPC_LHS rD rA simm16)
689 (set WI rD (ext WI (mem HI (load-store-addr rA simm16 2))))
690 ()
691 )
692
693
695 ; Store instructions
696
697 (define-pmacro (store-insn mnemonic opc-op mode size)
698 (begin
699 (dni (.sym l- mnemonic)
700 (.str "l." mnemonic " simm16(reg)/reg")
701 ((MACH ORBIS-MACHS))
702 (.str "l." mnemonic " ${simm16-split}($rA),$rB")
703 (+ opc-op rA rB simm16-split)
704 (sequence ((SI addr))
705 (set addr (load-store-addr rA simm16-split size))
706 (set mode (mem mode addr) (trunc mode rB))
707 (if (eq (and addr #xffffffc) atomic-address)
708 (set atomic-reserve (const 0))
709 )
710 )
711 ()
712 )
713 )
714 )
715
716 (store-insn sw OPC_SW USI 4)
717 (store-insn sb OPC_SB UQI 1)
718 (store-insn sh OPC_SH UHI 2)
719
720 (dni l-swa "l.swa simm16(reg)/reg"
721 ((MACH ORBIS-MACHS))
722 "l.swa ${simm16-split}($rA),$rB"
723 (+ OPC_SWA rA rB simm16)
724 (sequence ((SI addr) (BI flag))
725 (set addr (load-store-addr rA simm16-split 4))
726 (set sys-sr-f (and atomic-reserve (eq addr atomic-address)))
727 (if sys-sr-f
728 (set USI (mem USI addr) (trunc USI rB))
729 )
730 (set atomic-reserve (const 0))
731 )
732 ()
733 )
734
735
737 ; Shift and rotate instructions
738
739 (define-pmacro (shift-insn mnemonic)
740 (begin
741 (dni (.sym l- mnemonic)
742 (.str "l." mnemonic " reg/reg/reg")
743 ((MACH ORBIS-MACHS))
744 (.str "l." mnemonic " $rD,$rA,$rB")
745 (+ OPC_ALU rD rA rB (f-resv-10-3 0) (.sym OPC_SHROTS_ (.upcase mnemonic)) (f-resv-5-2 0)
746 OPC_ALU_REGREG_SHROT )
747 (set UWI rD (mnemonic rA rB))
748 ()
749 )
750 (dni (.sym l- mnemonic "i")
751 (.str "l." mnemonic " reg/reg/uimm6")
752 ((MACH ORBIS-MACHS))
753 (.str "l." mnemonic "i $rD,$rA,${uimm6}")
754 (+ OPC_SHROTI rD rA (f-resv-15-8 0) (.sym OPC_SHROTS_ (.upcase mnemonic)) uimm6)
755 (set rD (mnemonic rA uimm6))
756 ()
757 )
758 )
759 )
760
761 (shift-insn sll)
762 (shift-insn srl)
763 (shift-insn sra)
764 (shift-insn ror)
765
766
768 ; Arithmetic insns
769
770 ; ALU op macro
771 (define-pmacro (alu-insn mnemonic)
772 (begin
773 (dni (.sym l- mnemonic)
774 (.str "l." mnemonic " reg/reg/reg")
775 ((MACH ORBIS-MACHS))
776 (.str "l." mnemonic " $rD,$rA,$rB")
777 (+ OPC_ALU rD rA rB (f-resv-10-7 0) (.sym OPC_ALU_REGREG_ (.upcase mnemonic)))
778 (set rD (mnemonic rA rB))
779 ()
780 )
781 )
782 )
783
784 (alu-insn and)
785 (alu-insn or)
786 (alu-insn xor)
787
788 (define-pmacro (alu-carry-insn mnemonic)
789 (begin
790 (dni (.sym l- mnemonic)
791 (.str "l." mnemonic " reg/reg/reg")
792 ((MACH ORBIS-MACHS))
793 (.str "l." mnemonic " $rD,$rA,$rB")
794 (+ OPC_ALU rD rA rB (f-resv-10-7 #x00) (.sym OPC_ALU_REGREG_ (.upcase mnemonic)))
795 (sequence ()
796 (sequence ()
797 (set BI sys-sr-cy ((.sym mnemonic "c-cflag") WI rA rB 0))
798 (set BI sys-sr-ov ((.sym mnemonic "c-oflag") WI rA rB 0))
799 (set rD (mnemonic WI rA rB))
800 )
801 (if (andif sys-sr-ov sys-sr-ove)
802 (raise-exception EXCEPT-RANGE))
803 )
804 ()
805 )
806 )
807 )
808
809 (alu-carry-insn add)
810 (alu-carry-insn sub)
811
812 (dni (l-addc) "l.addc reg/reg/reg"
813 ((MACH ORBIS-MACHS))
814 ("l.addc $rD,$rA,$rB")
815 (+ OPC_ALU rD rA rB (f-resv-10-7 #x00) OPC_ALU_REGREG_ADDC)
816 (sequence ()
817 (sequence ((BI tmp-sys-sr-cy))
818 (set BI tmp-sys-sr-cy sys-sr-cy)
819 (set BI sys-sr-cy (addc-cflag WI rA rB tmp-sys-sr-cy))
820 (set BI sys-sr-ov (addc-oflag WI rA rB tmp-sys-sr-cy))
821 (set rD (addc WI rA rB tmp-sys-sr-cy))
822 )
823 (if (andif sys-sr-ov sys-sr-ove)
824 (raise-exception EXCEPT-RANGE))
825 )
826 ()
827 )
828
829 (dni (l-mul) "l.mul reg/reg/reg"
830 ((MACH ORBIS-MACHS))
831 ("l.mul $rD,$rA,$rB")
832 (+ OPC_ALU rD rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_MUL)
833 (sequence ()
834 (sequence ()
835 (set BI sys-sr-ov (mul-o2flag WI rA rB))
836 (set rD (mul WI rA rB))
837 )
838 (if (andif sys-sr-ov sys-sr-ove)
839 (raise-exception EXCEPT-RANGE))
840 )
841 ()
842 )
843
844 (dni (l-muld) "l.muld reg/reg"
845 ((MACH ORBIS-MACHS))
846 ("l.muld $rA,$rB")
847 (+ OPC_ALU (f-resv-25-5 0) rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_MULD)
848 (sequence ((DI result))
849 (set DI result (mul DI (ext DI rA) (ext DI rB)))
850 (set SI mac-machi (subword SI result 0))
851 (set SI mac-maclo (subword SI result 1))
852 )
853 ()
854 )
855
856 (dni (l-mulu) "l.mulu reg/reg/reg"
857 ((MACH ORBIS-MACHS))
858 ("l.mulu $rD,$rA,$rB")
859 (+ OPC_ALU rD rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_MULU)
860 (sequence ()
861 (sequence ()
862 (set BI sys-sr-cy (mul-o1flag UWI rA rB))
863 (set rD (mul UWI rA rB))
864 )
865 (if (andif sys-sr-cy sys-sr-ove)
866 (raise-exception EXCEPT-RANGE))
867 )
868 ()
869 )
870
871 (dni (l-muldu) "l.muld reg/reg"
872 ((MACH ORBIS-MACHS))
873 ("l.muldu $rA,$rB")
874 (+ OPC_ALU (f-resv-25-5 0) rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_MULDU)
875 (sequence ((DI result))
876 (set DI result (mul DI (zext DI rA) (zext DI rB)))
877 (set SI mac-machi (subword SI result 0))
878 (set SI mac-maclo (subword SI result 1))
879 )
880 ()
881 )
882
883 (dni l-div "divide (signed)"
884 ((MACH ORBIS-MACHS))
885 "l.div $rD,$rA,$rB"
886 (+ OPC_ALU rD rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_DIV)
887 (if (ne rB 0)
888 (sequence ()
889 (set BI sys-sr-ov 0)
890 (set WI rD (div WI rA rB))
891 )
892 (sequence ()
893 (set BI sys-sr-ov 1)
894 (if sys-sr-ove
895 (raise-exception EXCEPT-RANGE))
896 )
897 )
898 ()
899 )
900
901 (dni l-divu "divide (unsigned)"
902 ((MACH ORBIS-MACHS))
903 "l.divu $rD,$rA,$rB"
904 (+ OPC_ALU rD rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_DIVU)
905 (if (ne rB 0)
906 (sequence ()
907 (set BI sys-sr-cy 0)
908 (set rD (udiv UWI rA rB))
909 )
910 (sequence ()
911 (set BI sys-sr-cy 1)
912 (if sys-sr-ove
913 (raise-exception EXCEPT-RANGE))
914 )
915 )
916 ()
917 )
918
919 (dni l-ff1 "find first '1'"
920 ((MACH ORBIS-MACHS))
921 "l.ff1 $rD,$rA"
922 (+ OPC_ALU rD rA rB (f-resv-10-7 #x00) OPC_ALU_REGREG_FFL1)
923 (set rD (c-call UWI "@cpu@_ff1" rA))
924 ()
925 )
926
927 (dni l-fl1 "find last '1'"
928 ((MACH ORBIS-MACHS))
929 "l.fl1 $rD,$rA"
930 (+ OPC_ALU rD rA rB (f-resv-10-7 #x10) OPC_ALU_REGREG_FFL1)
931 (set rD (c-call UWI "@cpu@_fl1" rA))
932 ()
933 )
934
935
936 (define-pmacro (alu-insn-simm mnemonic)
937 (begin
938 (dni (.sym l- mnemonic "i")
939 (.str "l." mnemonic " reg/reg/simm16")
940 ((MACH ORBIS-MACHS))
941 (.str "l." mnemonic "i $rD,$rA,$simm16")
942 (+ (.sym OPC_ (.upcase mnemonic) "I") rD rA simm16)
943 (set rD (mnemonic rA (ext WI simm16)))
944 ()
945 )
946 )
947 )
948
949 (define-pmacro (alu-insn-uimm mnemonic)
950 (begin
951 (dni (.sym l- mnemonic "i")
952 (.str "l." mnemonic " reg/reg/uimm16")
953 ((MACH ORBIS-MACHS))
954 (.str "l." mnemonic "i $rD,$rA,$uimm16")
955 (+ (.sym OPC_ (.upcase mnemonic) "I") rD rA uimm16)
956 (set rD (mnemonic rA (zext UWI uimm16)))
957 ()
958 )
959 )
960 )
961
962 (alu-insn-uimm and)
963 (alu-insn-uimm or)
964 (alu-insn-simm xor)
965
966 (define-pmacro (alu-carry-insn-simm mnemonic)
967 (begin
968 (dni (.sym l- mnemonic "i")
969 (.str "l." mnemonic "i reg/reg/simm16")
970 ((MACH ORBIS-MACHS))
971 (.str "l." mnemonic "i $rD,$rA,$simm16")
972 (+ (.sym OPC_ (.upcase mnemonic) "I") rD rA simm16)
973 (sequence ()
974 (sequence ()
975 (set BI sys-sr-cy ((.sym mnemonic "c-cflag") WI rA (ext WI simm16) 0))
976 (set BI sys-sr-ov ((.sym mnemonic "c-oflag") WI rA (ext WI simm16) 0))
977 (set rD (mnemonic WI rA (ext WI simm16)))
978 )
979 (if (andif sys-sr-ov sys-sr-ove)
980 (raise-exception EXCEPT-RANGE))
981 )
982 ()
983 )
984 )
985 )
986
987 (alu-carry-insn-simm add)
988
989 (dni (l-addic)
990 ("l.addic reg/reg/simm16")
991 ((MACH ORBIS-MACHS))
992 ("l.addic $rD,$rA,$simm16")
993 (+ OPC_ADDIC rD rA simm16)
994 (sequence ()
995 (sequence ((BI tmp-sys-sr-cy))
996 (set BI tmp-sys-sr-cy sys-sr-cy)
997 (set BI sys-sr-cy (addc-cflag WI rA (ext WI simm16) tmp-sys-sr-cy))
998 (set BI sys-sr-ov (addc-oflag WI rA (ext WI simm16) tmp-sys-sr-cy))
999 (set WI rD (addc WI rA (ext WI simm16) tmp-sys-sr-cy))
1000 )
1001 (if (andif sys-sr-ov sys-sr-ove)
1002 (raise-exception EXCEPT-RANGE))
1003 )
1004 ()
1005 )
1006
1007 (dni (l-muli)
1008 "l.muli reg/reg/simm16"
1009 ((MACH ORBIS-MACHS))
1010 ("l.muli $rD,$rA,$simm16")
1011 (+ OPC_MULI rD rA simm16)
1012 (sequence ()
1013 (sequence ()
1014 (set sys-sr-ov (mul-o2flag WI rA (ext WI simm16)))
1015 (set rD (mul WI rA (ext WI simm16)))
1016 )
1017 (if (andif sys-sr-ov sys-sr-ove)
1018 (raise-exception EXCEPT-RANGE))
1019 )
1020 ()
1021 )
1022
1023 (define-pmacro (extbh-insn mnemonic extop extmode truncmode)
1024 (begin
1025 (dni (.sym l- mnemonic)
1026 (.str "l." mnemonic " reg/reg")
1027 ((MACH ORBIS-MACHS))
1028 (.str "l." mnemonic " $rD,$rA")
1029 (+ OPC_ALU rD rA (f-resv-15-6 0) (.sym OPC_EXTBHS_ (.upcase mnemonic)) (f-resv-5-2 0) OPC_ALU_REGREG_EXTBH)
1030 (set rD (extop extmode (trunc truncmode rA)))
1031 ()
1032 )
1033 )
1034 )
1035
1036 (extbh-insn exths ext WI HI)
1037 (extbh-insn extbs ext WI QI)
1038 (extbh-insn exthz zext UWI UHI)
1039 (extbh-insn extbz zext UWI UQI)
1040
1041 (define-pmacro (extw-insn mnemonic extop extmode truncmode)
1042 (begin
1043 (dni (.sym l- mnemonic)
1044 (.str "l." mnemonic " reg/reg")
1045 ((MACH ORBIS-MACHS))
1046 (.str "l." mnemonic " $rD,$rA")
1047 (+ OPC_ALU rD rA (f-resv-15-6 0) (.sym OPC_EXTWS_ (.upcase mnemonic)) (f-resv-5-2 0) OPC_ALU_REGREG_EXTW)
1048 (set rD (extop extmode (trunc truncmode rA)))
1049 ()
1050 )
1051 )
1052 )
1053
1054 (extw-insn extws ext WI SI)
1055 (extw-insn extwz zext USI USI)
1056
1057 (dni l-cmov
1058 "l.cmov reg/reg/reg"
1059 ((MACH ORBIS-MACHS))
1060 "l.cmov $rD,$rA,$rB"
1061 (+ OPC_ALU rD rA rB (f-resv-10-1 0) (f-op-9-2 0) (f-resv-7-4 0) OPC_ALU_REGREG_CMOV)
1062 (if sys-sr-f
1063 (set UWI rD rA)
1064 (set UWI rD rB)
1065 )
1066 ()
1067 )
1068
1069 ; Compare instructions
1070
1071 ; Ordering compare
1072 (define-pmacro (sf-insn op)
1073 (begin
1074 (dni (.sym l- "sf" op "s") ; l-sfgts
1075 (.str "l.sf" op "s reg/reg") ; "l.sfgts reg/reg"
1076 ((MACH ORBIS-MACHS))
1077 (.str "l.sf" op "s $rA,$rB") ; "l.sfgts $rA,$rB"
1078 (+ OPC_SF (.sym "OPC_SF_" (.upcase op) "S") rA rB (f-resv-10-11 0)) ; (+ OPC_SF OPC_SF_GTS rA rB (f-resv-10-11 0))
1079 (set sys-sr-f (op WI rA rB)) ; (set sys-sr-f (gt WI rA rB))
1080 ()
1081 )
1082 (dni (.sym l- "sf" op "si") ; l-sfgtsi
1083 (.str "l.sf" op "si reg/simm16") ; "l.sfgtsi reg/simm16"
1084 ((MACH ORBIS-MACHS))
1085 (.str "l.sf" op "si $rA,$simm16") ; "l.sfgtsi $rA,$simm16"
1086 (+ OPC_SFI (.sym "OPC_SF_" (.upcase op) "S") rA simm16) ; (+ OPC_SFI OPC_SF_GTS rA simm16)
1087 (set sys-sr-f (op WI rA (ext WI simm16))) ; (set sys-sr-f (gt WI rA (ext WI simm16)))
1088 ()
1089 )
1090 (dni (.sym l- "sf" op "u") ; l-sfgtu
1091 (.str "l.sf" op "u reg/reg") ; "l.sfgtu reg/reg"
1092 ((MACH ORBIS-MACHS))
1093 (.str "l.sf" op "u $rA,$rB") ; "l.sfgtu $rA,$rB"
1094 (+ OPC_SF (.sym "OPC_SF_" (.upcase op) "U") rA rB (f-resv-10-11 0)) ; (+ OPC_SF OPC_SF_GTU rA rB (f-resv-10-11 0))
1095 (set sys-sr-f ((.sym op "u") WI rA rB)) ; (set sys-sr-f (gtu WI rA rB))
1096 ()
1097 )
1098 ; immediate is sign extended even for unsigned compare
1099 (dni (.sym l- "sf" op "ui") ; l-sfgtui
1100 (.str "l.sf" op "ui reg/simm16") ; "l.sfgtui reg/uimm16"
1101 ((MACH ORBIS-MACHS))
1102 (.str "l.sf" op "ui $rA,$simm16") ; "l.sfgtui $rA,$simm16"
1103 (+ OPC_SFI (.sym "OPC_SF_" (.upcase op) "U") rA simm16) ; (+ OPC_SFI OPC_SF_GTU rA simm16)
1104 (set sys-sr-f ((.sym op "u") WI rA (ext WI simm16))) ; (set sys-sr-f (gtu WI rA (ext WI simm16)))
1105 ()
1106 )
1107 )
1108 )
1109
1110 (sf-insn gt)
1111 (sf-insn ge)
1112 (sf-insn lt)
1113 (sf-insn le)
1114
1115 ; Equality compare
1116 (define-pmacro (sf-insn-eq op)
1117 (begin
1118 (dni (.sym l- "sf" op)
1119 (.str "l." op " reg/reg")
1120 ((MACH ORBIS-MACHS))
1121 (.str "l.sf" op " $rA,$rB")
1122 (+ OPC_SF (.sym "OPC_SF_" (.upcase op)) rA rB (f-resv-10-11 0))
1123 (set sys-sr-f (op WI rA rB))
1124 ()
1125 )
1126 (dni (.sym l- "sf" op "i")
1127 (.str "l.sf" op "i reg/simm16")
1128 ((MACH ORBIS-MACHS))
1129 (.str "l.sf" op "i $rA,$simm16")
1130 (+ OPC_SFI (.sym "OPC_SF_" (.upcase op)) rA simm16)
1131 (set sys-sr-f (op WI rA (ext WI simm16)))
1132 ()
1133 )
1134 )
1135 )
1136
1137 (sf-insn-eq eq)
1138 (sf-insn-eq ne)
1139
1140 (dni l-mac
1141 "l.mac reg/reg"
1142 ((MACH ORBIS-MACHS))
1143 "l.mac $rA,$rB"
1144 (+ OPC_MAC (f-op-25-5 0) rA rB (f-resv-10-7 0) OPC_MAC_MAC)
1145 (sequence ()
1146 (sequence ((DI prod) (DI mac) (DI result))
1147 (set DI prod (mul DI (ext DI rA) (ext DI rB)))
1148 (set DI mac (join DI SI mac-machi mac-maclo))
1149 (set DI result (add prod mac))
1150 (set SI mac-machi (subword SI result 0))
1151 (set SI mac-maclo (subword SI result 1))
1152 (set BI sys-sr-ov (addc-oflag prod mac 0))
1153 )
1154 (if (andif sys-sr-ov sys-sr-ove)
1155 (raise-exception EXCEPT-RANGE))
1156 )
1157 ()
1158 )
1159
1160 (dni l-maci
1161 "l.maci reg/simm16"
1162 ((MACH ORBIS-MACHS))
1163 "l.maci $rA,${simm16}"
1164 (+ OPC_MACI (f-resv-25-5 0) rA simm16)
1165 (sequence ()
1166 (sequence ((DI prod) (DI mac) (DI result))
1167 (set DI prod (mul DI (ext DI rA) (ext DI simm16)))
1168 (set DI mac (join DI SI mac-machi mac-maclo))
1169 (set DI result (add mac prod))
1170 (set SI mac-machi (subword SI result 0))
1171 (set SI mac-maclo (subword SI result 1))
1172 (set BI sys-sr-ov (addc-oflag prod mac 0))
1173 )
1174 (if (andif sys-sr-ov sys-sr-ove)
1175 (raise-exception EXCEPT-RANGE))
1176 )
1177 ()
1178 )
1179
1180 (dni l-macu
1181 "l.macu reg/reg"
1182 ((MACH ORBIS-MACHS))
1183 "l.macu $rA,$rB"
1184 (+ OPC_MAC (f-op-25-5 0) rA rB (f-resv-10-7 0) OPC_MAC_MACU)
1185 (sequence ()
1186 (sequence ((DI prod) (DI mac) (DI result))
1187 (set DI prod (mul DI (zext DI rA) (zext DI rB)))
1188 (set DI mac (join DI SI mac-machi mac-maclo))
1189 (set DI result (add prod mac))
1190 (set SI mac-machi (subword SI result 0))
1191 (set SI mac-maclo (subword SI result 1))
1192 (set BI sys-sr-cy (addc-cflag prod mac 0))
1193 )
1194 (if (andif sys-sr-cy sys-sr-ove)
1195 (raise-exception EXCEPT-RANGE))
1196 )
1197 ()
1198 )
1199
1200 (dni l-msb
1201 "l.msb reg/reg"
1202 ((MACH ORBIS-MACHS))
1203 "l.msb $rA,$rB"
1204 (+ OPC_MAC (f-op-25-5 0) rA rB (f-resv-10-7 0) OPC_MAC_MSB)
1205 (sequence ()
1206 (sequence ((DI prod) (DI mac) (DI result))
1207 (set DI prod (mul DI (ext DI rA) (ext DI rB)))
1208 (set DI mac (join DI SI mac-machi mac-maclo))
1209 (set DI result (sub mac prod))
1210 (set SI mac-machi (subword SI result 0))
1211 (set SI mac-maclo (subword SI result 1))
1212 (set BI sys-sr-ov (subc-oflag mac result 0))
1213 )
1214 (if (andif sys-sr-ov sys-sr-ove)
1215 (raise-exception EXCEPT-RANGE))
1216 )
1217 ()
1218 )
1219
1220 (dni l-msbu
1221 "l.msbu reg/reg"
1222 ((MACH ORBIS-MACHS))
1223 "l.msbu $rA,$rB"
1224 (+ OPC_MAC (f-op-25-5 0) rA rB (f-resv-10-7 0) OPC_MAC_MSBU)
1225 (sequence ()
1226 (sequence ((DI prod) (DI mac) (DI result))
1227 (set DI prod (mul DI (zext DI rA) (zext DI rB)))
1228 (set DI mac (join DI SI mac-machi mac-maclo))
1229 (set DI result (sub mac prod))
1230 (set SI mac-machi (subword SI result 0))
1231 (set SI mac-maclo (subword SI result 1))
1232 (set BI sys-sr-cy (subc-cflag mac result 0))
1233 )
1234 (if (andif sys-sr-cy sys-sr-ove)
1235 (raise-exception EXCEPT-RANGE))
1236 )
1237 ()
1238 )
1239
1240 (define-pmacro (cust-insn cust-num)
1241 (begin
1242 (dni (.sym l- "cust" cust-num)
1243 (.str "l.cust" cust-num)
1244 ((MACH ORBIS-MACHS))
1245 (.str "l.cust" cust-num)
1246 (+ (.sym OPC_CUST cust-num) (f-resv-25-26 0))
1247 (nop)
1248 ()
1249 )
1250 )
1251 )
1252
1253 (cust-insn "1")
1254 (cust-insn "2")
1255 (cust-insn "3")
1256 (cust-insn "4")
1257 (cust-insn "5")
1258 (cust-insn "6")
1259 (cust-insn "7")
1260 (cust-insn "8")
1261