or1korbis.cpu revision 1.6 1 ; OpenRISC Basic Instruction Set 32-bit (ORBIS) -*- Scheme -*-
2 ; Copyright 2000-2014 Free Software Foundation, Inc.
3 ; Contributed for OR32 by Johan Rydberg, jrydberg (a] opencores.org
4 ; Modified by Julius Baxter, juliusbaxter (a] gmail.com
5 ; Modified by Peter Gavin, pgavin (a] gmail.com
6 ;
7 ; This program is free software; you can redistribute it and/or modify
8 ; it under the terms of the GNU General Public License as published by
9 ; the Free Software Foundation; either version 3 of the License, or
10 ; (at your option) any later version.
11 ;
12 ; This program is distributed in the hope that it will be useful,
13 ; but WITHOUT ANY WARRANTY; without even the implied warranty of
14 ; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 ; GNU General Public License for more details.
16 ;
17 ; You should have received a copy of the GNU General Public License
18 ; along with this program; if not, see <http://www.gnu.org/licenses/>
19
20 ; Instruction fields.
21
22 ; Hardware for immediate operands
23 (dnh h-simm16 "16-bit signed immediate" ((MACH ORBIS-MACHS)) (immediate (INT 16)) () () ())
24 (dnh h-uimm16 "16-bit unsigned immediate" () (immediate (UINT 16)) () () ())
25 (dnh h-uimm6 "6-bit unsigned immediate" () (immediate (UINT 6)) () () ())
26
27 ; Hardware for the (internal) atomic registers
28 (dsh h-atomic-reserve "atomic reserve flag" () (register BI))
29 (dsh h-atomic-address "atomic reserve address" () (register SI))
30
31 ; Instruction classes.
32 (dnf f-opcode "insn opcode" ((MACH ORBIS-MACHS)) 31 6)
33
34 ; Register fields.
35 (dnf f-r1 "r1" ((MACH ORBIS-MACHS)) 25 5)
36 (dnf f-r2 "r2" ((MACH ORBIS-MACHS)) 20 5)
37 (dnf f-r3 "r3" ((MACH ORBIS-MACHS)) 15 5)
38
39 ; Sub fields
40 (dnf f-op-25-2 "op-25-2" ((MACH ORBIS-MACHS)) 25 2) ;; nop
41 (dnf f-op-25-5 "op-25-5" ((MACH ORBIS-MACHS)) 25 5) ;; sys, trap, *sync, sf*
42 (dnf f-op-16-1 "op-16-1" ((MACH ORBIS-MACHS)) 16 1) ;; movhi,macrc
43 (dnf f-op-7-4 "op-7-4" ((MACH ORBIS-MACHS)) 7 4)
44 (dnf f-op-3-4 "op-3-4" ((MACH ORBIS-MACHS)) 3 4)
45 (dnf f-op-9-2 "op-9-2" ((MACH ORBIS-MACHS)) 9 2) ;; alu ops upper opcode
46 (dnf f-op-9-4 "op-9-4" ((MACH ORBIS-MACHS)) 9 4) ;;
47 (dnf f-op-7-8 "op-7-8" ((MACH ORBIS-MACHS)) 7 8)
48 (dnf f-op-7-2 "op-7-2" ((MACH ORBIS-MACHS)) 7 2) ;; alu lower upper opc,shroti
49
50 ; Reserved fields
51 (dnf f-resv-25-26 "resv-25-26" ((MACH ORBIS-MACHS) RESERVED) 25 26)
52 (dnf f-resv-25-10 "resv-25-10" ((MACH ORBIS-MACHS) RESERVED) 25 10)
53 (dnf f-resv-25-5 "resv-25-5" ((MACH ORBIS-MACHS) RESERVED) 25 5)
54 (dnf f-resv-23-8 "resv-23-8" ((MACH ORBIS-MACHS) RESERVED) 23 8)
55 (dnf f-resv-20-21 "resv-20-21" ((MACH ORBIS-MACHS) RESERVED) 20 21)
56 (dnf f-resv-20-5 "resv-20-5" ((MACH ORBIS-MACHS) RESERVED) 20 5)
57 (dnf f-resv-20-4 "resv-20-4" ((MACH ORBIS-MACHS) RESERVED) 20 4)
58 (dnf f-resv-15-8 "resv-15-8" ((MACH ORBIS-MACHS) RESERVED) 15 8)
59 (dnf f-resv-15-6 "resv-15-6" ((MACH ORBIS-MACHS) RESERVED) 15 6)
60 (dnf f-resv-10-11 "resv-10-11" ((MACH ORBIS-MACHS) RESERVED) 10 11)
61 (dnf f-resv-10-7 "resv-10-7" ((MACH ORBIS-MACHS) RESERVED) 10 7)
62 (dnf f-resv-10-3 "resv-10-3" ((MACH ORBIS-MACHS) RESERVED) 10 3)
63 (dnf f-resv-10-1 "resv-10-1" ((MACH ORBIS-MACHS) RESERVED) 10 1)
64 (dnf f-resv-8-1 "resv-8-1" ((MACH ORBIS-MACHS) RESERVED) 8 1)
65 (dnf f-resv-7-4 "resv-7-4" ((MACH ORBIS-MACHS) RESERVED) 7 4)
66 (dnf f-resv-5-2 "resv-5-2" ((MACH ORBIS-MACHS) RESERVED) 5 2)
67
68 (dnf f-imm16-25-5 "imm16-25-5" ((MACH ORBIS-MACHS)) 25 5)
69 (dnf f-imm16-10-11 "imm16-10-11" ((MACH ORBIS-MACHS)) 10 11)
70
71 ; PC relative, 26-bit (2 shifted to right)
72 (df f-disp26
73 "disp26"
74 ((MACH ORBIS-MACHS) PCREL-ADDR)
75 25
76 26
77 INT
78 ((value pc) (sra IAI (sub IAI value pc) (const 2)))
79 ((value pc) (add IAI (mul IAI value (const 4)) pc))
80 )
81
82 ; PC relative, 21-bit, 13 shifted to right, aligned.
83 ; Note that the alignment means that we can't simplify relocations in the
84 ; same way as we do for pc-relative, so we use ABS-ADDR instead of PCREL-ADDR.
85 (df f-disp21
86 "disp21"
87 ((MACH ORBIS-MACHS) ABS-ADDR)
88 20
89 21
90 INT
91 ((value pc)
92 (sub IAI (sra IAI value (const 13)) (sra IAI pc (const 13))))
93 ((value pc)
94 (mul IAI (add IAI value (sra IAI pc (const 13))) (const 8192)))
95 )
96
97 ; Immediates.
98 (dnf f-uimm16 "uimm16" ((MACH ORBIS-MACHS)) 15 16)
99 (df f-simm16 "simm16" ((MACH ORBIS-MACHS) SIGN-OPT) 15 16 INT #f #f)
100 (dnf f-uimm6 "uimm6" ((MACH ORBIS-MACHS)) 5 6) ;; shroti
101
102 (define-multi-ifield
103 (name f-uimm16-split)
104 (comment "16-bit split unsigned immediate")
105 (attrs (MACH ORBIS-MACHS))
106 (mode UINT)
107 (subfields f-imm16-25-5 f-imm16-10-11)
108 (insert (sequence ()
109 (set (ifield f-imm16-25-5)
110 (and (srl (ifield f-uimm16-split)
111 (const 11))
112 (const #x1f)))
113 (set (ifield f-imm16-10-11)
114 (and (ifield f-uimm16-split)
115 (const #x7ff)))))
116 (extract
117 (set (ifield f-uimm16-split)
118 (trunc UHI
119 (or (sll (ifield f-imm16-25-5)
120 (const 11))
121 (ifield f-imm16-10-11)))))
122 )
123
124 (define-multi-ifield
125 (name f-simm16-split)
126 (comment "16-bit split signed immediate")
127 (attrs (MACH ORBIS-MACHS) SIGN-OPT)
128 (mode INT)
129 (subfields f-imm16-25-5 f-imm16-10-11)
130 (insert (sequence ()
131 (set (ifield f-imm16-25-5)
132 (and (sra (ifield f-simm16-split)
133 (const 11))
134 (const #x1f)))
135 (set (ifield f-imm16-10-11)
136 (and (ifield f-simm16-split)
137 (const #x7ff)))))
138 (extract
139 (set (ifield f-simm16-split)
140 (trunc HI
141 (or (sll (ifield f-imm16-25-5)
142 (const 11))
143 (ifield f-imm16-10-11)))))
144 )
145
146 ; Enums.
147
148 ; insn-opcode: bits 31-26
149 (define-normal-insn-enum
150 insn-opcode "insn main opcode enums" ((MACH ORBIS-MACHS)) OPC_ f-opcode
151 (("J" #x00)
152 ("JAL" #x01)
153 ("ADRP" #x02)
154 ("BNF" #x03)
155 ("BF" #x04)
156 ("NOP" #x05)
157 ("MOVHIMACRC" #x06)
158 ("SYSTRAPSYNCS" #x08)
159 ("RFE" #x09)
160 ("VECTOR" #x0a)
161 ("JR" #x11)
162 ("JALR" #x12)
163 ("MACI" #x13)
164 ("LWA" #x1b)
165 ("CUST1" #x1c)
166 ("CUST2" #x1d)
167 ("CUST3" #x1e)
168 ("CUST4" #x1f)
169 ("LD" #x20)
170 ("LWZ" #x21)
171 ("LWS" #x22)
172 ("LBZ" #x23)
173 ("LBS" #x24)
174 ("LHZ" #x25)
175 ("LHS" #x26)
176 ("ADDI" #x27)
177 ("ADDIC" #x28)
178 ("ANDI" #x29)
179 ("ORI" #x2a)
180 ("XORI" #x2b)
181 ("MULI" #x2c)
182 ("MFSPR" #x2d)
183 ("SHROTI" #x2e)
184 ("SFI" #x2f)
185 ("MTSPR" #x30)
186 ("MAC" #x31)
187 ("FLOAT" #x32)
188 ("SWA" #x33)
189 ("SD" #x34)
190 ("SW" #x35)
191 ("SB" #x36)
192 ("SH" #x37)
193 ("ALU" #x38)
194 ("SF" #x39)
195 ("CUST5" #x3c)
196 ("CUST6" #x3d)
197 ("CUST7" #x3e)
198 ("CUST8" #x3f)
199 )
200 )
201
202 (define-normal-insn-enum insn-opcode-systrapsyncs
203 "systrapsync insn opcode enums" ((MACH ORBIS-MACHS))
204 OPC_SYSTRAPSYNCS_ f-op-25-5
205 (("SYSCALL" #x00 )
206 ("TRAP" #x08 )
207 ("MSYNC" #x10 )
208 ("PSYNC" #x14 )
209 ("CSYNC" #x18 )
210 )
211 )
212
213 (define-normal-insn-enum insn-opcode-movehimacrc
214 "movhi/macrc insn opcode enums" ((MACH ORBIS-MACHS))
215 OPC_MOVHIMACRC_ f-op-16-1
216 (("MOVHI" #x0)
217 ("MACRC" #x1)
218 )
219 )
220
221 (define-normal-insn-enum insn-opcode-mac
222 "multiply/accumulate insn opcode enums" ((MACH ORBIS-MACHS))
223 OPC_MAC_ f-op-3-4
224 (("MAC" #x1)
225 ("MSB" #x2)
226 ("MACU" #x3)
227 ("MSBU" #x4)
228 )
229 )
230
231 (define-normal-insn-enum insn-opcode-shorts
232 "shift/rotate insn opcode enums" ((MACH ORBIS-MACHS))
233 OPC_SHROTS_ f-op-7-2
234 (("SLL" #x0 )
235 ("SRL" #x1 )
236 ("SRA" #x2 )
237 ("ROR" #x3 )
238 )
239 )
240
241 (define-normal-insn-enum insn-opcode-extbhs
242 "extend byte/half opcode enums" ((MACH ORBIS-MACHS))
243 OPC_EXTBHS_ f-op-9-4
244 (("EXTHS" #x0)
245 ("EXTBS" #x1)
246 ("EXTHZ" #x2)
247 ("EXTBZ" #x3)
248 )
249 )
250
251 (define-normal-insn-enum insn-opcode-extws
252 "extend word opcode enums" ((MACH ORBIS-MACHS))
253 OPC_EXTWS_ f-op-9-4
254 (("EXTWS" #x0)
255 ("EXTWZ" #x1)
256 )
257 )
258
259 (define-normal-insn-enum insn-opcode-alu-regreg
260 "alu reg/reg insn opcode enums" ((MACH ORBIS-MACHS))
261 OPC_ALU_REGREG_ f-op-3-4
262 (("ADD" #x0)
263 ("ADDC" #x1)
264 ("SUB" #x2)
265 ("AND" #x3)
266 ("OR" #x4)
267 ("XOR" #x5)
268 ("MUL" #x6)
269 ("MULD" #x7)
270 ("SHROT" #x8)
271 ("DIV" #x9)
272 ("DIVU" #xA)
273 ("MULU" #xB)
274 ("EXTBH" #xC)
275 ("EXTW" #xD)
276 ("MULDU" #xD)
277 ("CMOV" #xE)
278 ("FFL1" #xF)
279 )
280 )
281
282 (define-normal-insn-enum insn-opcode-setflag
283 "setflag insn opcode enums" ((MACH ORBIS-MACHS))
284 OPC_SF_ f-op-25-5
285 (("EQ" #x00)
286 ("NE" #x01)
287 ("GTU" #x02)
288 ("GEU" #x03)
289 ("LTU" #x04)
290 ("LEU" #x05)
291 ("GTS" #x0A)
292 ("GES" #x0B)
293 ("LTS" #x0C)
294 ("LES" #x0D)
295 )
296 )
297
298
300 ; Instruction operands.
301
302 (dnop sys-sr "supervision register" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr f-nil)
303 (dnop sys-esr0 "exception supervision register 0" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-esr0 f-nil)
304 (dnop sys-epcr0 "exception PC register 0" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-epcr0 f-nil)
305
306 (dnop sys-sr-lee "SR little endian enable bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-lee f-nil)
307 (dnop sys-sr-f "SR flag bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-f f-nil)
308 (dnop sys-sr-cy "SR carry bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-cy f-nil)
309 (dnop sys-sr-ov "SR overflow bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-ov f-nil)
310 (dnop sys-sr-ove "SR overflow exception enable bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-sr-ove f-nil)
311 (dnop sys-cpucfgr-ob64s "CPUCFGR ORBIS64 supported bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-cpucfgr-ob64s f-nil)
312 (dnop sys-cpucfgr-nd "CPUCFGR no delay bit" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-cpucfgr-nd f-nil)
313 (dnop sys-fpcsr-rm "floating point round mode" ((MACH ORBIS-MACHS) SEM-ONLY) h-sys-fpcsr-rm f-nil)
314
315 (dnop mac-machi "MAC HI result register" ((MACH ORBIS-MACHS) SEM-ONLY) h-mac-machi f-nil)
316 (dnop mac-maclo "MAC LO result register" ((MACH ORBIS-MACHS) SEM-ONLY) h-mac-maclo f-nil)
317
318 (dnop atomic-reserve "atomic reserve flag" ((MACH ORBIS-MACHS) SEM-ONLY) h-atomic-reserve f-nil)
319 (dnop atomic-address "atomic address" ((MACH ORBIS-MACHS) SEM-ONLY) h-atomic-address f-nil)
320
321 (dnop uimm6 "uimm6" ((MACH ORBIS-MACHS)) h-uimm6 f-uimm6)
322
323 (dnop rD "destination register" ((MACH ORBIS-MACHS)) h-gpr f-r1)
324 (dnop rA "source register A" ((MACH ORBIS-MACHS)) h-gpr f-r2)
325 (dnop rB "source register B" ((MACH ORBIS-MACHS)) h-gpr f-r3)
326
327 (define-operand
328 (name disp26)
329 (comment "pc-rel 26 bit")
330 (attrs (MACH ORBIS-MACHS))
331 (type h-iaddr)
332 (index f-disp26)
333 (handlers (parse "disp26"))
334 )
335
336 (define-operand
337 (name disp21)
338 (comment "pc-rel 21 bit")
339 (attrs (MACH ORBIS-MACHS))
340 (type h-iaddr)
341 (index f-disp21)
342 (handlers (parse "disp21"))
343 )
344
345 (define-operand
346 (name simm16)
347 (comment "16-bit signed immediate")
348 (attrs (MACH ORBIS-MACHS) SIGN-OPT)
349 (type h-simm16)
350 (index f-simm16)
351 (handlers (parse "simm16"))
352 )
353
354 (define-operand
355 (name uimm16)
356 (comment "16-bit unsigned immediate")
357 (attrs (MACH ORBIS-MACHS))
358 (type h-uimm16)
359 (index f-uimm16)
360 (handlers (parse "uimm16"))
361 )
362
363 (define-operand
364 (name simm16-split)
365 (comment "split 16-bit signed immediate")
366 (attrs (MACH ORBIS-MACHS) SIGN-OPT)
367 (type h-simm16)
368 (index f-simm16-split)
369 (handlers (parse "simm16_split"))
370 )
371
372 (define-operand
373 (name uimm16-split)
374 (comment "split 16-bit unsigned immediate")
375 (attrs (MACH ORBIS-MACHS))
376 (type h-uimm16)
377 (index f-uimm16-split)
378 (handlers (parse "uimm16_split"))
379 )
380
381 ; Instructions.
382
383 ; Branch releated instructions
384
385 (define-pmacro (cti-link-return)
386 (set IAI (reg h-gpr 9) (add pc (if sys-cpucfgr-nd 4 8)))
387 )
388 (define-pmacro (cti-transfer-control condition target)
389 ;; this mess is necessary because we're
390 ;; skipping the delay slot, but it's
391 ;; actually the start of the next basic
392 ;; block
393 (sequence ()
394 (if condition
395 (delay 1 (set IAI pc target))
396 (if sys-cpucfgr-nd
397 (delay 1 (set IAI pc (add pc 4))))
398 )
399 (if sys-cpucfgr-nd
400 (skip 1)
401 )
402 )
403 )
404
405 (define-pmacro
406 (define-cti
407 cti-name
408 cti-comment
409 cti-attrs
410 cti-syntax
411 cti-format
412 cti-semantics)
413 (begin
414 (dni
415 cti-name
416 cti-comment
417 (.splice (MACH ORBIS-MACHS) DELAYED-CTI NOT-IN-DELAY-SLOT (.unsplice cti-attrs))
418 cti-syntax
419 cti-format
420 (cti-semantics)
421 ()
422 )
423 )
424 )
425
426 (define-cti
427 l-j
428 "jump (pc-relative iaddr)"
429 (!COND-CTI UNCOND-CTI)
430 "l.j ${disp26}"
431 (+ OPC_J disp26)
432 (.pmacro ()
433 (cti-transfer-control 1 disp26)
434 )
435 )
436
437 (dni l-adrp "load pc-relative page address"
438 ((MACH ORBIS-MACHS))
439 "l.adrp $rD,${disp21}"
440 (+ OPC_ADRP rD disp21)
441 (set UWI rD disp21)
442 ()
443 )
444
445 (define-cti
446 l-jal
447 "jump and link (pc-relative iaddr)"
448 (!COND-CTI UNCOND-CTI)
449 "l.jal ${disp26}"
450 (+ OPC_JAL disp26)
451 (.pmacro ()
452 (sequence ()
453 (cti-link-return)
454 (cti-transfer-control 1 disp26)
455 )
456 )
457 )
458
459 (define-cti
460 l-jr
461 "jump register (absolute iaddr)"
462 (!COND-CTI UNCOND-CTI)
463 "l.jr $rB"
464 (+ OPC_JR (f-resv-25-10 0) rB (f-resv-10-11 0))
465 (.pmacro ()
466 (cti-transfer-control 1 rB)
467 )
468 )
469
470 (define-cti
471 l-jalr
472 "jump register and link (absolute iaddr)"
473 (!COND-CTI UNCOND-CTI)
474 "l.jalr $rB"
475 (+ OPC_JALR (f-resv-25-10 0) rB (f-resv-10-11 0) )
476 (.pmacro ()
477 (sequence ()
478 (cti-link-return)
479 (cti-transfer-control 1 rB)
480 )
481 )
482 )
483
484 (define-cti
485 l-bnf
486 "branch if condition bit not set (pc relative iaddr)"
487 (COND-CTI !UNCOND-CTI)
488 "l.bnf ${disp26}"
489 (+ OPC_BNF disp26)
490 (.pmacro ()
491 (cti-transfer-control (not sys-sr-f) disp26)
492 )
493 )
494
495 (define-cti
496 l-bf
497 "branch if condition bit set (pc relative iaddr)"
498 (COND-CTI !UNCOND-CTI)
499 "l.bf ${disp26}"
500 (+ OPC_BF disp26)
501 (.pmacro ()
502 (cti-transfer-control sys-sr-f disp26)
503 )
504 )
505
506 (dni l-trap "trap (exception)"
507 ((MACH ORBIS-MACHS) NOT-IN-DELAY-SLOT)
508 "l.trap ${uimm16}"
509 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_TRAP (f-resv-20-5 0) uimm16)
510 ; Do exception entry handling in C function, PC set based on SR state
511 (raise-exception EXCEPT-TRAP)
512 ()
513 )
514
515
516 (dni l-sys "syscall (exception)"
517 ; This function may not be in delay slot
518 ((MACH ORBIS-MACHS) NOT-IN-DELAY-SLOT)
519
520 "l.sys ${uimm16}"
521 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_SYSCALL (f-resv-20-5 0) uimm16)
522 ; Do exception entry handling in C function, PC set based on SR state
523 (raise-exception EXCEPT-SYSCALL)
524 ()
525 )
526
527 (dni l-msync "memory sync"
528 ((MACH ORBIS-MACHS))
529 "l.msync"
530 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_MSYNC (f-resv-20-21 0))
531 (nop)
532 ()
533 )
534
535 (dni l-psync "pipeline sync"
536 ((MACH ORBIS-MACHS))
537 "l.psync"
538 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_PSYNC (f-resv-20-21 0))
539 (nop)
540 ()
541 )
542
543 (dni l-csync "context sync"
544 ((MACH ORBIS-MACHS))
545 "l.csync"
546 (+ OPC_SYSTRAPSYNCS OPC_SYSTRAPSYNCS_CSYNC (f-resv-20-21 0))
547 (nop)
548 ()
549 )
550
551 (dni l-rfe "return from exception"
552 ; This function may not be in delay slot
553 ((MACH ORBIS-MACHS) NOT-IN-DELAY-SLOT FORCED-CTI)
554
555 "l.rfe"
556 (+ OPC_RFE (f-resv-25-26 0))
557 (c-call VOID "@cpu@_rfe")
558 ()
559 )
560
561
563 ; Misc instructions
564
565 ; l.nop with immediate must be first so it handles all l.nops in sim
566 (dni l-nop-imm "nop uimm16"
567 ((MACH ORBIS-MACHS))
568 "l.nop ${uimm16}"
569 (+ OPC_NOP (f-op-25-2 #x1) (f-resv-23-8 0) uimm16)
570 (c-call VOID "@cpu@_nop" (zext UWI uimm16))
571 ()
572 )
573
574 (if (application-is? SIMULATOR)
575 (begin)
576 (begin
577 (dni l-nop "nop"
578 ((MACH ORBIS-MACHS))
579 "l.nop"
580 (+ OPC_NOP (f-op-25-2 #x1) (f-resv-23-8 0) uimm16)
581 (nop)
582 ()
583 )
584 )
585 )
586
587 (dni l-movhi "movhi reg/uimm16"
588 ((MACH ORBIS-MACHS))
589 "l.movhi $rD,$uimm16"
590 (+ OPC_MOVHIMACRC rD (f-resv-20-4 0) OPC_MOVHIMACRC_MOVHI uimm16)
591 (set UWI rD (sll UWI (zext UWI uimm16) (const 16)))
592 ()
593 )
594
595 (dni l-macrc "macrc reg"
596 ((MACH ORBIS-MACHS))
597 "l.macrc $rD"
598 (+ OPC_MOVHIMACRC rD (f-resv-20-4 0) OPC_MOVHIMACRC_MACRC (f-uimm16 0))
599 (sequence ()
600 (set UWI rD mac-maclo)
601 (set UWI mac-maclo 0)
602 (set UWI mac-machi 0)
603 )
604 ()
605 )
606
607
609 ; System releated instructions
610
611 (dni l-mfspr "mfspr"
612 ((MACH ORBIS-MACHS))
613 "l.mfspr $rD,$rA,${uimm16}"
614 (+ OPC_MFSPR rD rA uimm16)
615 (set UWI rD (c-call UWI "@cpu@_mfspr" (or rA (zext UWI uimm16))))
616 ()
617 )
618
619 (dni l-mtspr "mtspr"
620 ((MACH ORBIS-MACHS))
621 "l.mtspr $rA,$rB,${uimm16-split}"
622 (+ OPC_MTSPR rA rB uimm16-split )
623 (c-call VOID "@cpu@_mtspr" (or rA (zext WI uimm16-split)) rB)
624 ()
625 )
626
627
629 ; Load instructions
630 (define-pmacro (load-store-addr base offset size)
631 (c-call AI "@cpu@_make_load_store_addr" base (ext SI offset) size))
632
633 (dni l-lwz "l.lwz reg/simm16(reg)"
634 ((MACH ORBIS-MACHS))
635 "l.lwz $rD,${simm16}($rA)"
636 (+ OPC_LWZ rD rA simm16)
637 (set UWI rD (zext UWI (mem USI (load-store-addr rA simm16 4))))
638 ()
639 )
640
641
642 (dni l-lws "l.lws reg/simm16(reg)"
643 ((MACH ORBIS-MACHS))
644 "l.lws $rD,${simm16}($rA)"
645 (+ OPC_LWS rD rA simm16)
646 (set WI rD (ext WI (mem SI (load-store-addr rA simm16 4))))
647 ()
648 )
649
650 (dni l-lwa "l.lwa reg/simm16(reg)"
651 ((MACH ORBIS-MACHS))
652 "l.lwa $rD,${simm16}($rA)"
653 (+ OPC_LWA rD rA simm16)
654 (sequence ()
655 (set UWI rD (zext UWI (mem USI (load-store-addr rA simm16 4))))
656 (set atomic-reserve (const 1))
657 (set atomic-address (load-store-addr rA simm16 4))
658 )
659 ()
660 )
661
662 (dni l-lbz "l.lbz reg/simm16(reg)"
663 ((MACH ORBIS-MACHS))
664 "l.lbz $rD,${simm16}($rA)"
665 (+ OPC_LBZ rD rA simm16)
666 (set UWI rD (zext UWI (mem UQI (load-store-addr rA simm16 1))))
667 ()
668 )
669
670 (dni l-lbs "l.lbs reg/simm16(reg)"
671 ((MACH ORBIS-MACHS))
672 "l.lbs $rD,${simm16}($rA)"
673 (+ OPC_LBS rD rA simm16)
674 (set WI rD (ext WI (mem QI (load-store-addr rA simm16 1))))
675 ()
676 )
677
678 (dni l-lhz "l.lhz reg/simm16(reg)"
679 ((MACH ORBIS-MACHS))
680 "l.lhz $rD,${simm16}($rA)"
681 (+ OPC_LHZ rD simm16 rA)
682 (set UWI rD (zext UWI (mem UHI (load-store-addr rA simm16 2))))
683 ()
684 )
685
686 (dni l-lhs "l.lhs reg/simm16(reg)"
687 ((MACH ORBIS-MACHS))
688 "l.lhs $rD,${simm16}($rA)"
689 (+ OPC_LHS rD rA simm16)
690 (set WI rD (ext WI (mem HI (load-store-addr rA simm16 2))))
691 ()
692 )
693
694
696 ; Store instructions
697
698 (define-pmacro (store-insn mnemonic opc-op mode size)
699 (begin
700 (dni (.sym l- mnemonic)
701 (.str "l." mnemonic " simm16(reg)/reg")
702 ((MACH ORBIS-MACHS))
703 (.str "l." mnemonic " ${simm16-split}($rA),$rB")
704 (+ opc-op rA rB simm16-split)
705 (sequence ((SI addr))
706 (set addr (load-store-addr rA simm16-split size))
707 (set mode (mem mode addr) (trunc mode rB))
708 (if (eq (and addr #xffffffc) atomic-address)
709 (set atomic-reserve (const 0))
710 )
711 )
712 ()
713 )
714 )
715 )
716
717 (store-insn sw OPC_SW USI 4)
718 (store-insn sb OPC_SB UQI 1)
719 (store-insn sh OPC_SH UHI 2)
720
721 (dni l-swa "l.swa simm16(reg)/reg"
722 ((MACH ORBIS-MACHS))
723 "l.swa ${simm16-split}($rA),$rB"
724 (+ OPC_SWA rA rB simm16)
725 (sequence ((SI addr))
726 (set addr (load-store-addr rA simm16-split 4))
727 (set sys-sr-f (and atomic-reserve (eq addr atomic-address)))
728 (if sys-sr-f
729 (set USI (mem USI addr) (trunc USI rB))
730 )
731 (set atomic-reserve (const 0))
732 )
733 ()
734 )
735
736
738 ; Shift and rotate instructions
739
740 (define-pmacro (shift-insn mnemonic)
741 (begin
742 (dni (.sym l- mnemonic)
743 (.str "l." mnemonic " reg/reg/reg")
744 ((MACH ORBIS-MACHS))
745 (.str "l." mnemonic " $rD,$rA,$rB")
746 (+ OPC_ALU rD rA rB (f-resv-10-3 0) (.sym OPC_SHROTS_ (.upcase mnemonic)) (f-resv-5-2 0)
747 OPC_ALU_REGREG_SHROT )
748 (set UWI rD (mnemonic rA rB))
749 ()
750 )
751 (dni (.sym l- mnemonic "i")
752 (.str "l." mnemonic " reg/reg/uimm6")
753 ((MACH ORBIS-MACHS))
754 (.str "l." mnemonic "i $rD,$rA,${uimm6}")
755 (+ OPC_SHROTI rD rA (f-resv-15-8 0) (.sym OPC_SHROTS_ (.upcase mnemonic)) uimm6)
756 (set rD (mnemonic rA uimm6))
757 ()
758 )
759 )
760 )
761
762 (shift-insn sll)
763 (shift-insn srl)
764 (shift-insn sra)
765 (shift-insn ror)
766
767
769 ; Arithmetic insns
770
771 ; ALU op macro
772 (define-pmacro (alu-insn mnemonic)
773 (begin
774 (dni (.sym l- mnemonic)
775 (.str "l." mnemonic " reg/reg/reg")
776 ((MACH ORBIS-MACHS))
777 (.str "l." mnemonic " $rD,$rA,$rB")
778 (+ OPC_ALU rD rA rB (f-resv-10-7 0) (.sym OPC_ALU_REGREG_ (.upcase mnemonic)))
779 (set rD (mnemonic rA rB))
780 ()
781 )
782 )
783 )
784
785 (alu-insn and)
786 (alu-insn or)
787 (alu-insn xor)
788
789 (define-pmacro (alu-carry-insn mnemonic)
790 (begin
791 (dni (.sym l- mnemonic)
792 (.str "l." mnemonic " reg/reg/reg")
793 ((MACH ORBIS-MACHS))
794 (.str "l." mnemonic " $rD,$rA,$rB")
795 (+ OPC_ALU rD rA rB (f-resv-10-7 #x00) (.sym OPC_ALU_REGREG_ (.upcase mnemonic)))
796 (sequence ()
797 (sequence ()
798 (set BI sys-sr-cy ((.sym mnemonic "c-cflag") WI rA rB 0))
799 (set BI sys-sr-ov ((.sym mnemonic "c-oflag") WI rA rB 0))
800 (set rD (mnemonic WI rA rB))
801 )
802 (if (andif sys-sr-ov sys-sr-ove)
803 (raise-exception EXCEPT-RANGE))
804 )
805 ()
806 )
807 )
808 )
809
810 (alu-carry-insn add)
811 (alu-carry-insn sub)
812
813 (dni (l-addc) "l.addc reg/reg/reg"
814 ((MACH ORBIS-MACHS))
815 ("l.addc $rD,$rA,$rB")
816 (+ OPC_ALU rD rA rB (f-resv-10-7 #x00) OPC_ALU_REGREG_ADDC)
817 (sequence ()
818 (sequence ((BI tmp-sys-sr-cy))
819 (set BI tmp-sys-sr-cy sys-sr-cy)
820 (set BI sys-sr-cy (addc-cflag WI rA rB tmp-sys-sr-cy))
821 (set BI sys-sr-ov (addc-oflag WI rA rB tmp-sys-sr-cy))
822 (set rD (addc WI rA rB tmp-sys-sr-cy))
823 )
824 (if (andif sys-sr-ov sys-sr-ove)
825 (raise-exception EXCEPT-RANGE))
826 )
827 ()
828 )
829
830 (dni (l-mul) "l.mul reg/reg/reg"
831 ((MACH ORBIS-MACHS))
832 ("l.mul $rD,$rA,$rB")
833 (+ OPC_ALU rD rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_MUL)
834 (sequence ()
835 (sequence ()
836 (set BI sys-sr-ov (mul-o2flag WI rA rB))
837 (set rD (mul WI rA rB))
838 )
839 (if (andif sys-sr-ov sys-sr-ove)
840 (raise-exception EXCEPT-RANGE))
841 )
842 ()
843 )
844
845 (dni (l-muld) "l.muld reg/reg"
846 ((MACH ORBIS-MACHS))
847 ("l.muld $rA,$rB")
848 (+ OPC_ALU (f-resv-25-5 0) rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_MULD)
849 (sequence ((DI result))
850 (set DI result (mul DI (ext DI rA) (ext DI rB)))
851 (set SI mac-machi (subword SI result 0))
852 (set SI mac-maclo (subword SI result 1))
853 )
854 ()
855 )
856
857 (dni (l-mulu) "l.mulu reg/reg/reg"
858 ((MACH ORBIS-MACHS))
859 ("l.mulu $rD,$rA,$rB")
860 (+ OPC_ALU rD rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_MULU)
861 (sequence ()
862 (sequence ()
863 (set BI sys-sr-cy (mul-o1flag UWI rA rB))
864 (set rD (mul UWI rA rB))
865 )
866 (if (andif sys-sr-cy sys-sr-ove)
867 (raise-exception EXCEPT-RANGE))
868 )
869 ()
870 )
871
872 (dni (l-muldu) "l.muld reg/reg"
873 ((MACH ORBIS-MACHS))
874 ("l.muldu $rA,$rB")
875 (+ OPC_ALU (f-resv-25-5 0) rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_MULDU)
876 (sequence ((DI result))
877 (set DI result (mul DI (zext DI rA) (zext DI rB)))
878 (set SI mac-machi (subword SI result 0))
879 (set SI mac-maclo (subword SI result 1))
880 )
881 ()
882 )
883
884 (dni l-div "divide (signed)"
885 ((MACH ORBIS-MACHS))
886 "l.div $rD,$rA,$rB"
887 (+ OPC_ALU rD rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_DIV)
888 (if (ne rB 0)
889 (sequence ()
890 (set BI sys-sr-ov 0)
891 (set WI rD (div WI rA rB))
892 )
893 (sequence ()
894 (set BI sys-sr-ov 1)
895 (if sys-sr-ove
896 (raise-exception EXCEPT-RANGE))
897 )
898 )
899 ()
900 )
901
902 (dni l-divu "divide (unsigned)"
903 ((MACH ORBIS-MACHS))
904 "l.divu $rD,$rA,$rB"
905 (+ OPC_ALU rD rA rB (f-resv-10-7 #x30) OPC_ALU_REGREG_DIVU)
906 (if (ne rB 0)
907 (sequence ()
908 (set BI sys-sr-cy 0)
909 (set rD (udiv UWI rA rB))
910 )
911 (sequence ()
912 (set BI sys-sr-cy 1)
913 (if sys-sr-ove
914 (raise-exception EXCEPT-RANGE))
915 )
916 )
917 ()
918 )
919
920 (dni l-ff1 "find first '1'"
921 ((MACH ORBIS-MACHS))
922 "l.ff1 $rD,$rA"
923 (+ OPC_ALU rD rA rB (f-resv-10-7 #x00) OPC_ALU_REGREG_FFL1)
924 (set rD (c-call UWI "@cpu@_ff1" rA))
925 ()
926 )
927
928 (dni l-fl1 "find last '1'"
929 ((MACH ORBIS-MACHS))
930 "l.fl1 $rD,$rA"
931 (+ OPC_ALU rD rA rB (f-resv-10-7 #x10) OPC_ALU_REGREG_FFL1)
932 (set rD (c-call UWI "@cpu@_fl1" rA))
933 ()
934 )
935
936
937 (define-pmacro (alu-insn-simm mnemonic)
938 (begin
939 (dni (.sym l- mnemonic "i")
940 (.str "l." mnemonic " reg/reg/simm16")
941 ((MACH ORBIS-MACHS))
942 (.str "l." mnemonic "i $rD,$rA,$simm16")
943 (+ (.sym OPC_ (.upcase mnemonic) "I") rD rA simm16)
944 (set rD (mnemonic rA (ext WI simm16)))
945 ()
946 )
947 )
948 )
949
950 (define-pmacro (alu-insn-uimm mnemonic)
951 (begin
952 (dni (.sym l- mnemonic "i")
953 (.str "l." mnemonic " reg/reg/uimm16")
954 ((MACH ORBIS-MACHS))
955 (.str "l." mnemonic "i $rD,$rA,$uimm16")
956 (+ (.sym OPC_ (.upcase mnemonic) "I") rD rA uimm16)
957 (set rD (mnemonic rA (zext UWI uimm16)))
958 ()
959 )
960 )
961 )
962
963 (alu-insn-uimm and)
964 (alu-insn-uimm or)
965 (alu-insn-simm xor)
966
967 (define-pmacro (alu-carry-insn-simm mnemonic)
968 (begin
969 (dni (.sym l- mnemonic "i")
970 (.str "l." mnemonic "i reg/reg/simm16")
971 ((MACH ORBIS-MACHS))
972 (.str "l." mnemonic "i $rD,$rA,$simm16")
973 (+ (.sym OPC_ (.upcase mnemonic) "I") rD rA simm16)
974 (sequence ()
975 (sequence ()
976 (set BI sys-sr-cy ((.sym mnemonic "c-cflag") WI rA (ext WI simm16) 0))
977 (set BI sys-sr-ov ((.sym mnemonic "c-oflag") WI rA (ext WI simm16) 0))
978 (set rD (mnemonic WI rA (ext WI simm16)))
979 )
980 (if (andif sys-sr-ov sys-sr-ove)
981 (raise-exception EXCEPT-RANGE))
982 )
983 ()
984 )
985 )
986 )
987
988 (alu-carry-insn-simm add)
989
990 (dni (l-addic)
991 ("l.addic reg/reg/simm16")
992 ((MACH ORBIS-MACHS))
993 ("l.addic $rD,$rA,$simm16")
994 (+ OPC_ADDIC rD rA simm16)
995 (sequence ()
996 (sequence ((BI tmp-sys-sr-cy))
997 (set BI tmp-sys-sr-cy sys-sr-cy)
998 (set BI sys-sr-cy (addc-cflag WI rA (ext WI simm16) tmp-sys-sr-cy))
999 (set BI sys-sr-ov (addc-oflag WI rA (ext WI simm16) tmp-sys-sr-cy))
1000 (set WI rD (addc WI rA (ext WI simm16) tmp-sys-sr-cy))
1001 )
1002 (if (andif sys-sr-ov sys-sr-ove)
1003 (raise-exception EXCEPT-RANGE))
1004 )
1005 ()
1006 )
1007
1008 (dni (l-muli)
1009 "l.muli reg/reg/simm16"
1010 ((MACH ORBIS-MACHS))
1011 ("l.muli $rD,$rA,$simm16")
1012 (+ OPC_MULI rD rA simm16)
1013 (sequence ()
1014 (sequence ()
1015 (set sys-sr-ov (mul-o2flag WI rA (ext WI simm16)))
1016 (set rD (mul WI rA (ext WI simm16)))
1017 )
1018 (if (andif sys-sr-ov sys-sr-ove)
1019 (raise-exception EXCEPT-RANGE))
1020 )
1021 ()
1022 )
1023
1024 (define-pmacro (extbh-insn mnemonic extop extmode truncmode)
1025 (begin
1026 (dni (.sym l- mnemonic)
1027 (.str "l." mnemonic " reg/reg")
1028 ((MACH ORBIS-MACHS))
1029 (.str "l." mnemonic " $rD,$rA")
1030 (+ OPC_ALU rD rA (f-resv-15-6 0) (.sym OPC_EXTBHS_ (.upcase mnemonic)) (f-resv-5-2 0) OPC_ALU_REGREG_EXTBH)
1031 (set rD (extop extmode (trunc truncmode rA)))
1032 ()
1033 )
1034 )
1035 )
1036
1037 (extbh-insn exths ext WI HI)
1038 (extbh-insn extbs ext WI QI)
1039 (extbh-insn exthz zext UWI UHI)
1040 (extbh-insn extbz zext UWI UQI)
1041
1042 (define-pmacro (extw-insn mnemonic extop extmode truncmode)
1043 (begin
1044 (dni (.sym l- mnemonic)
1045 (.str "l." mnemonic " reg/reg")
1046 ((MACH ORBIS-MACHS))
1047 (.str "l." mnemonic " $rD,$rA")
1048 (+ OPC_ALU rD rA (f-resv-15-6 0) (.sym OPC_EXTWS_ (.upcase mnemonic)) (f-resv-5-2 0) OPC_ALU_REGREG_EXTW)
1049 (set rD (extop extmode (trunc truncmode rA)))
1050 ()
1051 )
1052 )
1053 )
1054
1055 (extw-insn extws ext WI SI)
1056 (extw-insn extwz zext USI USI)
1057
1058 (dni l-cmov
1059 "l.cmov reg/reg/reg"
1060 ((MACH ORBIS-MACHS))
1061 "l.cmov $rD,$rA,$rB"
1062 (+ OPC_ALU rD rA rB (f-resv-10-1 0) (f-op-9-2 0) (f-resv-7-4 0) OPC_ALU_REGREG_CMOV)
1063 (if sys-sr-f
1064 (set UWI rD rA)
1065 (set UWI rD rB)
1066 )
1067 ()
1068 )
1069
1070 ; Compare instructions
1071
1072 ; Ordering compare
1073 (define-pmacro (sf-insn op)
1074 (begin
1075 (dni (.sym l- "sf" op "s") ; l-sfgts
1076 (.str "l.sf" op "s reg/reg") ; "l.sfgts reg/reg"
1077 ((MACH ORBIS-MACHS))
1078 (.str "l.sf" op "s $rA,$rB") ; "l.sfgts $rA,$rB"
1079 (+ OPC_SF (.sym "OPC_SF_" (.upcase op) "S") rA rB (f-resv-10-11 0)) ; (+ OPC_SF OPC_SF_GTS rA rB (f-resv-10-11 0))
1080 (set sys-sr-f (op WI rA rB)) ; (set sys-sr-f (gt WI rA rB))
1081 ()
1082 )
1083 (dni (.sym l- "sf" op "si") ; l-sfgtsi
1084 (.str "l.sf" op "si reg/simm16") ; "l.sfgtsi reg/simm16"
1085 ((MACH ORBIS-MACHS))
1086 (.str "l.sf" op "si $rA,$simm16") ; "l.sfgtsi $rA,$simm16"
1087 (+ OPC_SFI (.sym "OPC_SF_" (.upcase op) "S") rA simm16) ; (+ OPC_SFI OPC_SF_GTS rA simm16)
1088 (set sys-sr-f (op WI rA (ext WI simm16))) ; (set sys-sr-f (gt WI rA (ext WI simm16)))
1089 ()
1090 )
1091 (dni (.sym l- "sf" op "u") ; l-sfgtu
1092 (.str "l.sf" op "u reg/reg") ; "l.sfgtu reg/reg"
1093 ((MACH ORBIS-MACHS))
1094 (.str "l.sf" op "u $rA,$rB") ; "l.sfgtu $rA,$rB"
1095 (+ OPC_SF (.sym "OPC_SF_" (.upcase op) "U") rA rB (f-resv-10-11 0)) ; (+ OPC_SF OPC_SF_GTU rA rB (f-resv-10-11 0))
1096 (set sys-sr-f ((.sym op "u") WI rA rB)) ; (set sys-sr-f (gtu WI rA rB))
1097 ()
1098 )
1099 ; immediate is sign extended even for unsigned compare
1100 (dni (.sym l- "sf" op "ui") ; l-sfgtui
1101 (.str "l.sf" op "ui reg/simm16") ; "l.sfgtui reg/uimm16"
1102 ((MACH ORBIS-MACHS))
1103 (.str "l.sf" op "ui $rA,$simm16") ; "l.sfgtui $rA,$simm16"
1104 (+ OPC_SFI (.sym "OPC_SF_" (.upcase op) "U") rA simm16) ; (+ OPC_SFI OPC_SF_GTU rA simm16)
1105 (set sys-sr-f ((.sym op "u") WI rA (ext WI simm16))) ; (set sys-sr-f (gtu WI rA (ext WI simm16)))
1106 ()
1107 )
1108 )
1109 )
1110
1111 (sf-insn gt)
1112 (sf-insn ge)
1113 (sf-insn lt)
1114 (sf-insn le)
1115
1116 ; Equality compare
1117 (define-pmacro (sf-insn-eq op)
1118 (begin
1119 (dni (.sym l- "sf" op)
1120 (.str "l." op " reg/reg")
1121 ((MACH ORBIS-MACHS))
1122 (.str "l.sf" op " $rA,$rB")
1123 (+ OPC_SF (.sym "OPC_SF_" (.upcase op)) rA rB (f-resv-10-11 0))
1124 (set sys-sr-f (op WI rA rB))
1125 ()
1126 )
1127 (dni (.sym l- "sf" op "i")
1128 (.str "l.sf" op "i reg/simm16")
1129 ((MACH ORBIS-MACHS))
1130 (.str "l.sf" op "i $rA,$simm16")
1131 (+ OPC_SFI (.sym "OPC_SF_" (.upcase op)) rA simm16)
1132 (set sys-sr-f (op WI rA (ext WI simm16)))
1133 ()
1134 )
1135 )
1136 )
1137
1138 (sf-insn-eq eq)
1139 (sf-insn-eq ne)
1140
1141 (dni l-mac
1142 "l.mac reg/reg"
1143 ((MACH ORBIS-MACHS))
1144 "l.mac $rA,$rB"
1145 (+ OPC_MAC (f-op-25-5 0) rA rB (f-resv-10-7 0) OPC_MAC_MAC)
1146 (sequence ()
1147 (sequence ((DI prod) (DI mac) (DI result))
1148 (set DI prod (mul DI (ext DI rA) (ext DI rB)))
1149 (set DI mac (join DI SI mac-machi mac-maclo))
1150 (set DI result (add prod mac))
1151 (set SI mac-machi (subword SI result 0))
1152 (set SI mac-maclo (subword SI result 1))
1153 (set BI sys-sr-ov (addc-oflag prod mac 0))
1154 )
1155 (if (andif sys-sr-ov sys-sr-ove)
1156 (raise-exception EXCEPT-RANGE))
1157 )
1158 ()
1159 )
1160
1161 (dni l-maci
1162 "l.maci reg/simm16"
1163 ((MACH ORBIS-MACHS))
1164 "l.maci $rA,${simm16}"
1165 (+ OPC_MACI (f-resv-25-5 0) rA simm16)
1166 (sequence ()
1167 (sequence ((DI prod) (DI mac) (DI result))
1168 (set DI prod (mul DI (ext DI rA) (ext DI simm16)))
1169 (set DI mac (join DI SI mac-machi mac-maclo))
1170 (set DI result (add mac prod))
1171 (set SI mac-machi (subword SI result 0))
1172 (set SI mac-maclo (subword SI result 1))
1173 (set BI sys-sr-ov (addc-oflag prod mac 0))
1174 )
1175 (if (andif sys-sr-ov sys-sr-ove)
1176 (raise-exception EXCEPT-RANGE))
1177 )
1178 ()
1179 )
1180
1181 (dni l-macu
1182 "l.macu reg/reg"
1183 ((MACH ORBIS-MACHS))
1184 "l.macu $rA,$rB"
1185 (+ OPC_MAC (f-op-25-5 0) rA rB (f-resv-10-7 0) OPC_MAC_MACU)
1186 (sequence ()
1187 (sequence ((DI prod) (DI mac) (DI result))
1188 (set DI prod (mul DI (zext DI rA) (zext DI rB)))
1189 (set DI mac (join DI SI mac-machi mac-maclo))
1190 (set DI result (add prod mac))
1191 (set SI mac-machi (subword SI result 0))
1192 (set SI mac-maclo (subword SI result 1))
1193 (set BI sys-sr-cy (addc-cflag prod mac 0))
1194 )
1195 (if (andif sys-sr-cy sys-sr-ove)
1196 (raise-exception EXCEPT-RANGE))
1197 )
1198 ()
1199 )
1200
1201 (dni l-msb
1202 "l.msb reg/reg"
1203 ((MACH ORBIS-MACHS))
1204 "l.msb $rA,$rB"
1205 (+ OPC_MAC (f-op-25-5 0) rA rB (f-resv-10-7 0) OPC_MAC_MSB)
1206 (sequence ()
1207 (sequence ((DI prod) (DI mac) (DI result))
1208 (set DI prod (mul DI (ext DI rA) (ext DI rB)))
1209 (set DI mac (join DI SI mac-machi mac-maclo))
1210 (set DI result (sub mac prod))
1211 (set SI mac-machi (subword SI result 0))
1212 (set SI mac-maclo (subword SI result 1))
1213 (set BI sys-sr-ov (subc-oflag mac result 0))
1214 )
1215 (if (andif sys-sr-ov sys-sr-ove)
1216 (raise-exception EXCEPT-RANGE))
1217 )
1218 ()
1219 )
1220
1221 (dni l-msbu
1222 "l.msbu reg/reg"
1223 ((MACH ORBIS-MACHS))
1224 "l.msbu $rA,$rB"
1225 (+ OPC_MAC (f-op-25-5 0) rA rB (f-resv-10-7 0) OPC_MAC_MSBU)
1226 (sequence ()
1227 (sequence ((DI prod) (DI mac) (DI result))
1228 (set DI prod (mul DI (zext DI rA) (zext DI rB)))
1229 (set DI mac (join DI SI mac-machi mac-maclo))
1230 (set DI result (sub mac prod))
1231 (set SI mac-machi (subword SI result 0))
1232 (set SI mac-maclo (subword SI result 1))
1233 (set BI sys-sr-cy (subc-cflag mac result 0))
1234 )
1235 (if (andif sys-sr-cy sys-sr-ove)
1236 (raise-exception EXCEPT-RANGE))
1237 )
1238 ()
1239 )
1240
1241 (define-pmacro (cust-insn cust-num)
1242 (begin
1243 (dni (.sym l- "cust" cust-num)
1244 (.str "l.cust" cust-num)
1245 ((MACH ORBIS-MACHS))
1246 (.str "l.cust" cust-num)
1247 (+ (.sym OPC_CUST cust-num) (f-resv-25-26 0))
1248 (nop)
1249 ()
1250 )
1251 )
1252 )
1253
1254 (cust-insn "1")
1255 (cust-insn "2")
1256 (cust-insn "3")
1257 (cust-insn "4")
1258 (cust-insn "5")
1259 (cust-insn "6")
1260 (cust-insn "7")
1261 (cust-insn "8")
1262