Home | History | Annotate | Line # | Download | only in opcodes
lm32-desc.h revision 1.7
      1 /* CPU data header for lm32.
      2 
      3 THIS FILE IS MACHINE GENERATED WITH CGEN.
      4 
      5 Copyright (C) 1996-2017 Free Software Foundation, Inc.
      6 
      7 This file is part of the GNU Binutils and/or GDB, the GNU debugger.
      8 
      9    This file is free software; you can redistribute it and/or modify
     10    it under the terms of the GNU General Public License as published by
     11    the Free Software Foundation; either version 3, or (at your option)
     12    any later version.
     13 
     14    It is distributed in the hope that it will be useful, but WITHOUT
     15    ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
     16    or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public
     17    License for more details.
     18 
     19    You should have received a copy of the GNU General Public License along
     20    with this program; if not, write to the Free Software Foundation, Inc.,
     21    51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
     22 
     23 */
     24 
     25 #ifndef LM32_CPU_H
     26 #define LM32_CPU_H
     27 
     28 #ifdef __cplusplus
     29 extern "C" {
     30 #endif
     31 
     32 #define CGEN_ARCH lm32
     33 
     34 /* Given symbol S, return lm32_cgen_<S>.  */
     35 #define CGEN_SYM(s) lm32##_cgen_##s
     36 
     37 
     38 /* Selected cpu families.  */
     39 #define HAVE_CPU_LM32BF
     40 
     41 #define CGEN_INSN_LSB0_P 1
     42 
     43 /* Minimum size of any insn (in bytes).  */
     44 #define CGEN_MIN_INSN_SIZE 4
     45 
     46 /* Maximum size of any insn (in bytes).  */
     47 #define CGEN_MAX_INSN_SIZE 4
     48 
     49 #define CGEN_INT_INSN_P 1
     50 
     51 /* Maximum number of syntax elements in an instruction.  */
     52 #define CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS 15
     53 
     54 /* CGEN_MNEMONIC_OPERANDS is defined if mnemonics have operands.
     55    e.g. In "b,a foo" the ",a" is an operand.  If mnemonics have operands
     56    we can't hash on everything up to the space.  */
     57 #define CGEN_MNEMONIC_OPERANDS
     58 
     59 /* Maximum number of fields in an instruction.  */
     60 #define CGEN_ACTUAL_MAX_IFMT_OPERANDS 5
     61 
     62 /* Enums.  */
     63 
     64 /* Enum declaration for opcodes.  */
     65 typedef enum opcodes {
     66   OP_ADD = 45, OP_ADDI = 13, OP_AND = 40, OP_ANDI = 8
     67  , OP_ANDHI = 24, OP_B = 48, OP_BI = 56, OP_BE = 17
     68  , OP_BG = 18, OP_BGE = 19, OP_BGEU = 20, OP_BGU = 21
     69  , OP_BNE = 23, OP_CALL = 54, OP_CALLI = 62, OP_CMPE = 57
     70  , OP_CMPEI = 25, OP_CMPG = 58, OP_CMPGI = 26, OP_CMPGE = 59
     71  , OP_CMPGEI = 27, OP_CMPGEU = 60, OP_CMPGEUI = 28, OP_CMPGU = 61
     72  , OP_CMPGUI = 29, OP_CMPNE = 63, OP_CMPNEI = 31, OP_DIVU = 35
     73  , OP_LB = 4, OP_LBU = 16, OP_LH = 7, OP_LHU = 11
     74  , OP_LW = 10, OP_MODU = 49, OP_MUL = 34, OP_MULI = 2
     75  , OP_NOR = 33, OP_NORI = 1, OP_OR = 46, OP_ORI = 14
     76  , OP_ORHI = 30, OP_RAISE = 43, OP_RCSR = 36, OP_SB = 12
     77  , OP_SEXTB = 44, OP_SEXTH = 55, OP_SH = 3, OP_SL = 47
     78  , OP_SLI = 15, OP_SR = 37, OP_SRI = 5, OP_SRU = 32
     79  , OP_SRUI = 0, OP_SUB = 50, OP_SW = 22, OP_USER = 51
     80  , OP_WCSR = 52, OP_XNOR = 41, OP_XNORI = 9, OP_XOR = 38
     81  , OP_XORI = 6
     82 } OPCODES;
     83 
     84 /* Attributes.  */
     85 
     86 /* Enum declaration for machine type selection.  */
     87 typedef enum mach_attr {
     88   MACH_BASE, MACH_LM32, MACH_MAX
     89 } MACH_ATTR;
     90 
     91 /* Enum declaration for instruction set selection.  */
     92 typedef enum isa_attr {
     93   ISA_LM32, ISA_MAX
     94 } ISA_ATTR;
     95 
     96 /* Number of architecture variants.  */
     97 #define MAX_ISAS  1
     98 #define MAX_MACHS ((int) MACH_MAX)
     99 
    100 /* Ifield support.  */
    101 
    102 /* Ifield attribute indices.  */
    103 
    104 /* Enum declaration for cgen_ifld attrs.  */
    105 typedef enum cgen_ifld_attr {
    106   CGEN_IFLD_VIRTUAL, CGEN_IFLD_PCREL_ADDR, CGEN_IFLD_ABS_ADDR, CGEN_IFLD_RESERVED
    107  , CGEN_IFLD_SIGN_OPT, CGEN_IFLD_SIGNED, CGEN_IFLD_END_BOOLS, CGEN_IFLD_START_NBOOLS = 31
    108  , CGEN_IFLD_MACH, CGEN_IFLD_END_NBOOLS
    109 } CGEN_IFLD_ATTR;
    110 
    111 /* Number of non-boolean elements in cgen_ifld_attr.  */
    112 #define CGEN_IFLD_NBOOL_ATTRS (CGEN_IFLD_END_NBOOLS - CGEN_IFLD_START_NBOOLS - 1)
    113 
    114 /* cgen_ifld attribute accessor macros.  */
    115 #define CGEN_ATTR_CGEN_IFLD_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_IFLD_MACH-CGEN_IFLD_START_NBOOLS-1].nonbitset)
    116 #define CGEN_ATTR_CGEN_IFLD_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_VIRTUAL)) != 0)
    117 #define CGEN_ATTR_CGEN_IFLD_PCREL_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_PCREL_ADDR)) != 0)
    118 #define CGEN_ATTR_CGEN_IFLD_ABS_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_ABS_ADDR)) != 0)
    119 #define CGEN_ATTR_CGEN_IFLD_RESERVED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_RESERVED)) != 0)
    120 #define CGEN_ATTR_CGEN_IFLD_SIGN_OPT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_SIGN_OPT)) != 0)
    121 #define CGEN_ATTR_CGEN_IFLD_SIGNED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_IFLD_SIGNED)) != 0)
    122 
    123 /* Enum declaration for lm32 ifield types.  */
    124 typedef enum ifield_type {
    125   LM32_F_NIL, LM32_F_ANYOF, LM32_F_OPCODE, LM32_F_R0
    126  , LM32_F_R1, LM32_F_R2, LM32_F_RESV0, LM32_F_SHIFT
    127  , LM32_F_IMM, LM32_F_UIMM, LM32_F_CSR, LM32_F_USER
    128  , LM32_F_EXCEPTION, LM32_F_BRANCH, LM32_F_CALL, LM32_F_MAX
    129 } IFIELD_TYPE;
    130 
    131 #define MAX_IFLD ((int) LM32_F_MAX)
    132 
    133 /* Hardware attribute indices.  */
    134 
    135 /* Enum declaration for cgen_hw attrs.  */
    136 typedef enum cgen_hw_attr {
    137   CGEN_HW_VIRTUAL, CGEN_HW_CACHE_ADDR, CGEN_HW_PC, CGEN_HW_PROFILE
    138  , CGEN_HW_END_BOOLS, CGEN_HW_START_NBOOLS = 31, CGEN_HW_MACH, CGEN_HW_END_NBOOLS
    139 } CGEN_HW_ATTR;
    140 
    141 /* Number of non-boolean elements in cgen_hw_attr.  */
    142 #define CGEN_HW_NBOOL_ATTRS (CGEN_HW_END_NBOOLS - CGEN_HW_START_NBOOLS - 1)
    143 
    144 /* cgen_hw attribute accessor macros.  */
    145 #define CGEN_ATTR_CGEN_HW_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_HW_MACH-CGEN_HW_START_NBOOLS-1].nonbitset)
    146 #define CGEN_ATTR_CGEN_HW_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_VIRTUAL)) != 0)
    147 #define CGEN_ATTR_CGEN_HW_CACHE_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_CACHE_ADDR)) != 0)
    148 #define CGEN_ATTR_CGEN_HW_PC_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_PC)) != 0)
    149 #define CGEN_ATTR_CGEN_HW_PROFILE_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_HW_PROFILE)) != 0)
    150 
    151 /* Enum declaration for lm32 hardware types.  */
    152 typedef enum cgen_hw_type {
    153   HW_H_MEMORY, HW_H_SINT, HW_H_UINT, HW_H_ADDR
    154  , HW_H_IADDR, HW_H_PC, HW_H_GR, HW_H_CSR
    155  , HW_MAX
    156 } CGEN_HW_TYPE;
    157 
    158 #define MAX_HW ((int) HW_MAX)
    159 
    160 /* Operand attribute indices.  */
    161 
    162 /* Enum declaration for cgen_operand attrs.  */
    163 typedef enum cgen_operand_attr {
    164   CGEN_OPERAND_VIRTUAL, CGEN_OPERAND_PCREL_ADDR, CGEN_OPERAND_ABS_ADDR, CGEN_OPERAND_SIGN_OPT
    165  , CGEN_OPERAND_SIGNED, CGEN_OPERAND_NEGATIVE, CGEN_OPERAND_RELAX, CGEN_OPERAND_SEM_ONLY
    166  , CGEN_OPERAND_END_BOOLS, CGEN_OPERAND_START_NBOOLS = 31, CGEN_OPERAND_MACH, CGEN_OPERAND_END_NBOOLS
    167 } CGEN_OPERAND_ATTR;
    168 
    169 /* Number of non-boolean elements in cgen_operand_attr.  */
    170 #define CGEN_OPERAND_NBOOL_ATTRS (CGEN_OPERAND_END_NBOOLS - CGEN_OPERAND_START_NBOOLS - 1)
    171 
    172 /* cgen_operand attribute accessor macros.  */
    173 #define CGEN_ATTR_CGEN_OPERAND_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_MACH-CGEN_OPERAND_START_NBOOLS-1].nonbitset)
    174 #define CGEN_ATTR_CGEN_OPERAND_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_VIRTUAL)) != 0)
    175 #define CGEN_ATTR_CGEN_OPERAND_PCREL_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_PCREL_ADDR)) != 0)
    176 #define CGEN_ATTR_CGEN_OPERAND_ABS_ADDR_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_ABS_ADDR)) != 0)
    177 #define CGEN_ATTR_CGEN_OPERAND_SIGN_OPT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_SIGN_OPT)) != 0)
    178 #define CGEN_ATTR_CGEN_OPERAND_SIGNED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_SIGNED)) != 0)
    179 #define CGEN_ATTR_CGEN_OPERAND_NEGATIVE_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_NEGATIVE)) != 0)
    180 #define CGEN_ATTR_CGEN_OPERAND_RELAX_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_RELAX)) != 0)
    181 #define CGEN_ATTR_CGEN_OPERAND_SEM_ONLY_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_OPERAND_SEM_ONLY)) != 0)
    182 
    183 /* Enum declaration for lm32 operand types.  */
    184 typedef enum cgen_operand_type {
    185   LM32_OPERAND_PC, LM32_OPERAND_R0, LM32_OPERAND_R1, LM32_OPERAND_R2
    186  , LM32_OPERAND_SHIFT, LM32_OPERAND_IMM, LM32_OPERAND_UIMM, LM32_OPERAND_BRANCH
    187  , LM32_OPERAND_CALL, LM32_OPERAND_CSR, LM32_OPERAND_USER, LM32_OPERAND_EXCEPTION
    188  , LM32_OPERAND_HI16, LM32_OPERAND_LO16, LM32_OPERAND_GP16, LM32_OPERAND_GOT16
    189  , LM32_OPERAND_GOTOFFHI16, LM32_OPERAND_GOTOFFLO16, LM32_OPERAND_MAX
    190 } CGEN_OPERAND_TYPE;
    191 
    192 /* Number of operands types.  */
    193 #define MAX_OPERANDS 18
    194 
    195 /* Maximum number of operands referenced by any insn.  */
    196 #define MAX_OPERAND_INSTANCES 5
    197 
    198 /* Insn attribute indices.  */
    199 
    200 /* Enum declaration for cgen_insn attrs.  */
    201 typedef enum cgen_insn_attr {
    202   CGEN_INSN_ALIAS, CGEN_INSN_VIRTUAL, CGEN_INSN_UNCOND_CTI, CGEN_INSN_COND_CTI
    203  , CGEN_INSN_SKIP_CTI, CGEN_INSN_DELAY_SLOT, CGEN_INSN_RELAXABLE, CGEN_INSN_RELAXED
    204  , CGEN_INSN_NO_DIS, CGEN_INSN_PBB, CGEN_INSN_END_BOOLS, CGEN_INSN_START_NBOOLS = 31
    205  , CGEN_INSN_MACH, CGEN_INSN_END_NBOOLS
    206 } CGEN_INSN_ATTR;
    207 
    208 /* Number of non-boolean elements in cgen_insn_attr.  */
    209 #define CGEN_INSN_NBOOL_ATTRS (CGEN_INSN_END_NBOOLS - CGEN_INSN_START_NBOOLS - 1)
    210 
    211 /* cgen_insn attribute accessor macros.  */
    212 #define CGEN_ATTR_CGEN_INSN_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_MACH-CGEN_INSN_START_NBOOLS-1].nonbitset)
    213 #define CGEN_ATTR_CGEN_INSN_ALIAS_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_ALIAS)) != 0)
    214 #define CGEN_ATTR_CGEN_INSN_VIRTUAL_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_VIRTUAL)) != 0)
    215 #define CGEN_ATTR_CGEN_INSN_UNCOND_CTI_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_UNCOND_CTI)) != 0)
    216 #define CGEN_ATTR_CGEN_INSN_COND_CTI_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_COND_CTI)) != 0)
    217 #define CGEN_ATTR_CGEN_INSN_SKIP_CTI_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_SKIP_CTI)) != 0)
    218 #define CGEN_ATTR_CGEN_INSN_DELAY_SLOT_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_DELAY_SLOT)) != 0)
    219 #define CGEN_ATTR_CGEN_INSN_RELAXABLE_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_RELAXABLE)) != 0)
    220 #define CGEN_ATTR_CGEN_INSN_RELAXED_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_RELAXED)) != 0)
    221 #define CGEN_ATTR_CGEN_INSN_NO_DIS_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_NO_DIS)) != 0)
    222 #define CGEN_ATTR_CGEN_INSN_PBB_VALUE(attrs) (((attrs)->bool_ & (1 << CGEN_INSN_PBB)) != 0)
    223 
    224 /* cgen.h uses things we just defined.  */
    225 #include "opcode/cgen.h"
    226 
    227 extern const struct cgen_ifld lm32_cgen_ifld_table[];
    228 
    229 /* Attributes.  */
    230 extern const CGEN_ATTR_TABLE lm32_cgen_hardware_attr_table[];
    231 extern const CGEN_ATTR_TABLE lm32_cgen_ifield_attr_table[];
    232 extern const CGEN_ATTR_TABLE lm32_cgen_operand_attr_table[];
    233 extern const CGEN_ATTR_TABLE lm32_cgen_insn_attr_table[];
    234 
    235 /* Hardware decls.  */
    236 
    237 extern CGEN_KEYWORD lm32_cgen_opval_h_gr;
    238 extern CGEN_KEYWORD lm32_cgen_opval_h_csr;
    239 
    240 extern const CGEN_HW_ENTRY lm32_cgen_hw_table[];
    241 
    242 
    243 
    244    #ifdef __cplusplus
    245    }
    246    #endif
    247 
    248 #endif /* LM32_CPU_H */
    249