1 1.1 christos /* AArch64 assembler/disassembler support. 2 1.1 christos 3 1.1.1.12 christos Copyright (C) 2009-2025 Free Software Foundation, Inc. 4 1.1 christos Contributed by ARM Ltd. 5 1.1 christos 6 1.1 christos This file is part of GNU Binutils. 7 1.1 christos 8 1.1 christos This program is free software; you can redistribute it and/or modify 9 1.1 christos it under the terms of the GNU General Public License as published by 10 1.1 christos the Free Software Foundation; either version 3 of the license, or 11 1.1 christos (at your option) any later version. 12 1.1 christos 13 1.1 christos This program is distributed in the hope that it will be useful, 14 1.1 christos but WITHOUT ANY WARRANTY; without even the implied warranty of 15 1.1 christos MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16 1.1 christos GNU General Public License for more details. 17 1.1 christos 18 1.1 christos You should have received a copy of the GNU General Public License 19 1.1 christos along with this program; see the file COPYING3. If not, 20 1.1 christos see <http://www.gnu.org/licenses/>. */ 21 1.1 christos 22 1.1 christos #ifndef OPCODE_AARCH64_H 23 1.1 christos #define OPCODE_AARCH64_H 24 1.1 christos 25 1.1 christos #include "bfd.h" 26 1.1.1.9 christos #include <stdint.h> 27 1.1 christos #include <assert.h> 28 1.1 christos #include <stdlib.h> 29 1.1 christos 30 1.1.1.9 christos #include "dis-asm.h" 31 1.1.1.9 christos 32 1.1.1.5 christos #ifdef __cplusplus 33 1.1.1.5 christos extern "C" { 34 1.1.1.5 christos #endif 35 1.1.1.5 christos 36 1.1 christos /* The offset for pc-relative addressing is currently defined to be 0. */ 37 1.1 christos #define AARCH64_PCREL_OFFSET 0 38 1.1 christos 39 1.1 christos typedef uint32_t aarch64_insn; 40 1.1 christos 41 1.1.1.10 christos /* An enum containing all known CPU features. The values act as bit positions 42 1.1.1.10 christos into aarch64_feature_set. */ 43 1.1.1.10 christos enum aarch64_feature_bit { 44 1.1.1.10 christos /* All processors. */ 45 1.1.1.10 christos AARCH64_FEATURE_V8, 46 1.1.1.10 christos /* ARMv8.6 processors. */ 47 1.1.1.10 christos AARCH64_FEATURE_V8_6A, 48 1.1.1.10 christos /* Bfloat16 insns. */ 49 1.1.1.10 christos AARCH64_FEATURE_BFLOAT16, 50 1.1.1.10 christos /* Armv8-A processors. */ 51 1.1.1.10 christos AARCH64_FEATURE_V8A, 52 1.1.1.10 christos /* SVE2 instructions. */ 53 1.1.1.10 christos AARCH64_FEATURE_SVE2, 54 1.1.1.10 christos /* ARMv8.2 processors. */ 55 1.1.1.10 christos AARCH64_FEATURE_V8_2A, 56 1.1.1.10 christos /* ARMv8.3 processors. */ 57 1.1.1.10 christos AARCH64_FEATURE_V8_3A, 58 1.1.1.10 christos AARCH64_FEATURE_SVE2_AES, 59 1.1.1.10 christos AARCH64_FEATURE_SVE2_BITPERM, 60 1.1.1.10 christos AARCH64_FEATURE_SVE2_SM4, 61 1.1.1.10 christos AARCH64_FEATURE_SVE2_SHA3, 62 1.1.1.10 christos /* ARMv8.4 processors. */ 63 1.1.1.10 christos AARCH64_FEATURE_V8_4A, 64 1.1.1.10 christos /* Armv8-R processors. */ 65 1.1.1.10 christos AARCH64_FEATURE_V8R, 66 1.1.1.10 christos /* Armv8.7 processors. */ 67 1.1.1.10 christos AARCH64_FEATURE_V8_7A, 68 1.1.1.10 christos /* Scalable Matrix Extension. */ 69 1.1.1.10 christos AARCH64_FEATURE_SME, 70 1.1.1.10 christos /* Atomic 64-byte load/store. */ 71 1.1.1.10 christos AARCH64_FEATURE_LS64, 72 1.1.1.10 christos /* v8.3 Pointer Authentication. */ 73 1.1.1.10 christos AARCH64_FEATURE_PAUTH, 74 1.1.1.10 christos /* FP instructions. */ 75 1.1.1.10 christos AARCH64_FEATURE_FP, 76 1.1.1.10 christos /* SIMD instructions. */ 77 1.1.1.10 christos AARCH64_FEATURE_SIMD, 78 1.1.1.10 christos /* CRC instructions. */ 79 1.1.1.10 christos AARCH64_FEATURE_CRC, 80 1.1.1.10 christos /* LSE instructions. */ 81 1.1.1.10 christos AARCH64_FEATURE_LSE, 82 1.1.1.12 christos /* LSFE instructions. */ 83 1.1.1.12 christos AARCH64_FEATURE_LSFE, 84 1.1.1.10 christos /* PAN instructions. */ 85 1.1.1.10 christos AARCH64_FEATURE_PAN, 86 1.1.1.10 christos /* LOR instructions. */ 87 1.1.1.10 christos AARCH64_FEATURE_LOR, 88 1.1.1.10 christos /* v8.1 SIMD instructions. */ 89 1.1.1.10 christos AARCH64_FEATURE_RDMA, 90 1.1.1.10 christos /* v8.1 features. */ 91 1.1.1.10 christos AARCH64_FEATURE_V8_1A, 92 1.1.1.10 christos /* v8.2 FP16 instructions. */ 93 1.1.1.10 christos AARCH64_FEATURE_F16, 94 1.1.1.10 christos /* RAS Extensions. */ 95 1.1.1.10 christos AARCH64_FEATURE_RAS, 96 1.1.1.10 christos /* Statistical Profiling. */ 97 1.1.1.10 christos AARCH64_FEATURE_PROFILE, 98 1.1.1.10 christos /* SVE instructions. */ 99 1.1.1.10 christos AARCH64_FEATURE_SVE, 100 1.1.1.10 christos /* RCPC instructions. */ 101 1.1.1.10 christos AARCH64_FEATURE_RCPC, 102 1.1.1.10 christos /* RCPC2 instructions. */ 103 1.1.1.10 christos AARCH64_FEATURE_RCPC2, 104 1.1.1.10 christos /* Complex # instructions. */ 105 1.1.1.10 christos AARCH64_FEATURE_COMPNUM, 106 1.1.1.10 christos /* JavaScript conversion instructions. */ 107 1.1.1.10 christos AARCH64_FEATURE_JSCVT, 108 1.1.1.10 christos /* Dot Product instructions. */ 109 1.1.1.10 christos AARCH64_FEATURE_DOTPROD, 110 1.1.1.10 christos /* SM3 & SM4 instructions. */ 111 1.1.1.10 christos AARCH64_FEATURE_SM4, 112 1.1.1.10 christos /* SHA2 instructions. */ 113 1.1.1.10 christos AARCH64_FEATURE_SHA2, 114 1.1.1.10 christos /* SHA3 instructions. */ 115 1.1.1.10 christos AARCH64_FEATURE_SHA3, 116 1.1.1.10 christos /* AES instructions. */ 117 1.1.1.10 christos AARCH64_FEATURE_AES, 118 1.1.1.10 christos /* v8.2 FP16FML ins. */ 119 1.1.1.10 christos AARCH64_FEATURE_F16_FML, 120 1.1.1.10 christos /* ARMv8.5 processors. */ 121 1.1.1.10 christos AARCH64_FEATURE_V8_5A, 122 1.1.1.10 christos /* v8.5 Flag Manipulation version 2. */ 123 1.1.1.10 christos AARCH64_FEATURE_FLAGMANIP, 124 1.1.1.10 christos /* FRINT[32,64][Z,X] insns. */ 125 1.1.1.10 christos AARCH64_FEATURE_FRINTTS, 126 1.1.1.10 christos /* SB instruction. */ 127 1.1.1.10 christos AARCH64_FEATURE_SB, 128 1.1.1.10 christos /* Execution and Data Prediction Restriction instructions. */ 129 1.1.1.10 christos AARCH64_FEATURE_PREDRES, 130 1.1.1.10 christos /* DC CVADP. */ 131 1.1.1.10 christos AARCH64_FEATURE_CVADP, 132 1.1.1.10 christos /* Random Number instructions. */ 133 1.1.1.10 christos AARCH64_FEATURE_RNG, 134 1.1.1.10 christos /* SCXTNUM_ELx. */ 135 1.1.1.10 christos AARCH64_FEATURE_SCXTNUM, 136 1.1.1.10 christos /* ID_PFR2 instructions. */ 137 1.1.1.10 christos AARCH64_FEATURE_ID_PFR2, 138 1.1.1.10 christos /* SSBS mechanism enabled. */ 139 1.1.1.10 christos AARCH64_FEATURE_SSBS, 140 1.1.1.12 christos /* Compare and branch instructions. */ 141 1.1.1.12 christos AARCH64_FEATURE_CMPBR, 142 1.1.1.10 christos /* Memory Tagging Extension. */ 143 1.1.1.10 christos AARCH64_FEATURE_MEMTAG, 144 1.1.1.12 christos /* Outer Cacheable Cache Maintenance Operation. */ 145 1.1.1.12 christos AARCH64_FEATURE_OCCMO, 146 1.1.1.10 christos /* Transactional Memory Extension. */ 147 1.1.1.10 christos AARCH64_FEATURE_TME, 148 1.1.1.10 christos /* XS memory attribute. */ 149 1.1.1.10 christos AARCH64_FEATURE_XS, 150 1.1.1.10 christos /* WFx instructions with timeout. */ 151 1.1.1.10 christos AARCH64_FEATURE_WFXT, 152 1.1.1.10 christos /* Standardization of memory operations. */ 153 1.1.1.10 christos AARCH64_FEATURE_MOPS, 154 1.1.1.10 christos /* Hinted conditional branches. */ 155 1.1.1.10 christos AARCH64_FEATURE_HBC, 156 1.1.1.10 christos /* Matrix Multiply instructions. */ 157 1.1.1.10 christos AARCH64_FEATURE_I8MM, 158 1.1.1.10 christos AARCH64_FEATURE_F32MM, 159 1.1.1.10 christos AARCH64_FEATURE_F64MM, 160 1.1.1.10 christos /* v8.4 Flag Manipulation. */ 161 1.1.1.10 christos AARCH64_FEATURE_FLAGM, 162 1.1.1.10 christos /* Armv9.0-A processors. */ 163 1.1.1.10 christos AARCH64_FEATURE_V9A, 164 1.1.1.10 christos /* SME F64F64. */ 165 1.1.1.10 christos AARCH64_FEATURE_SME_F64F64, 166 1.1.1.10 christos /* SME I16I64. */ 167 1.1.1.10 christos AARCH64_FEATURE_SME_I16I64, 168 1.1.1.10 christos /* Armv8.8 processors. */ 169 1.1.1.10 christos AARCH64_FEATURE_V8_8A, 170 1.1.1.10 christos /* Common Short Sequence Compression instructions. */ 171 1.1.1.10 christos AARCH64_FEATURE_CSSC, 172 1.1.1.10 christos /* Armv8.9-A processors. */ 173 1.1.1.10 christos AARCH64_FEATURE_V8_9A, 174 1.1.1.10 christos /* Check Feature Status Extension. */ 175 1.1.1.10 christos AARCH64_FEATURE_CHK, 176 1.1.1.10 christos /* Guarded Control Stack. */ 177 1.1.1.10 christos AARCH64_FEATURE_GCS, 178 1.1.1.10 christos /* SPE Call Return branch records. */ 179 1.1.1.10 christos AARCH64_FEATURE_SPE_CRR, 180 1.1.1.10 christos /* SPE Filter by data source. */ 181 1.1.1.10 christos AARCH64_FEATURE_SPE_FDS, 182 1.1.1.10 christos /* Additional SPE events. */ 183 1.1.1.10 christos AARCH64_FEATURE_SPEv1p4, 184 1.1.1.10 christos /* SME2. */ 185 1.1.1.10 christos AARCH64_FEATURE_SME2, 186 1.1.1.10 christos /* Translation Hardening Extension. */ 187 1.1.1.10 christos AARCH64_FEATURE_THE, 188 1.1.1.10 christos /* LSE128. */ 189 1.1.1.10 christos AARCH64_FEATURE_LSE128, 190 1.1.1.12 christos /* LSUI - Unprivileged Load Store. */ 191 1.1.1.12 christos AARCH64_FEATURE_LSUI, 192 1.1.1.10 christos /* ARMv8.9-A RAS Extensions. */ 193 1.1.1.10 christos AARCH64_FEATURE_RASv2, 194 1.1.1.11 christos /* Delegated SError exceptions for EL3. */ 195 1.1.1.11 christos AARCH64_FEATURE_E3DSE, 196 1.1.1.10 christos /* System Control Register2. */ 197 1.1.1.10 christos AARCH64_FEATURE_SCTLR2, 198 1.1.1.10 christos /* Fine Grained Traps. */ 199 1.1.1.10 christos AARCH64_FEATURE_FGT2, 200 1.1.1.10 christos /* Physical Fault Address. */ 201 1.1.1.10 christos AARCH64_FEATURE_PFAR, 202 1.1.1.10 christos /* Address Translate Stage 1. */ 203 1.1.1.10 christos AARCH64_FEATURE_ATS1A, 204 1.1.1.10 christos /* Memory Attribute Index Enhancement. */ 205 1.1.1.10 christos AARCH64_FEATURE_AIE, 206 1.1.1.10 christos /* Stage 1 Permission Indirection Extension. */ 207 1.1.1.10 christos AARCH64_FEATURE_S1PIE, 208 1.1.1.10 christos /* Stage 2 Permission Indirection Extension. */ 209 1.1.1.10 christos AARCH64_FEATURE_S2PIE, 210 1.1.1.10 christos /* Stage 1 Permission Overlay Extension. */ 211 1.1.1.10 christos AARCH64_FEATURE_S1POE, 212 1.1.1.10 christos /* Stage 2 Permission Overlay Extension. */ 213 1.1.1.10 christos AARCH64_FEATURE_S2POE, 214 1.1.1.10 christos /* Extension to Translation Control Registers. */ 215 1.1.1.10 christos AARCH64_FEATURE_TCR2, 216 1.1.1.10 christos /* Speculation Prediction Restriction instructions. */ 217 1.1.1.10 christos AARCH64_FEATURE_PREDRES2, 218 1.1.1.10 christos /* Instrumentation Extension. */ 219 1.1.1.10 christos AARCH64_FEATURE_ITE, 220 1.1.1.10 christos /* 128-bit page table descriptor, system registers 221 1.1.1.12 christos and instructions. */ 222 1.1.1.10 christos AARCH64_FEATURE_D128, 223 1.1.1.10 christos /* Armv8.9-A/Armv9.4-A architecture Debug extension. */ 224 1.1.1.10 christos AARCH64_FEATURE_DEBUGv8p9, 225 1.1.1.10 christos /* Performance Monitors Extension. */ 226 1.1.1.10 christos AARCH64_FEATURE_PMUv3p9, 227 1.1.1.10 christos /* Performance Monitors Snapshots Extension. */ 228 1.1.1.10 christos AARCH64_FEATURE_PMUv3_SS, 229 1.1.1.10 christos /* Performance Monitors Instruction Counter Extension. */ 230 1.1.1.10 christos AARCH64_FEATURE_PMUv3_ICNTR, 231 1.1.1.10 christos /* System Performance Monitors Extension */ 232 1.1.1.10 christos AARCH64_FEATURE_SPMU, 233 1.1.1.11 christos /* System Performance Monitors Extension version 2 */ 234 1.1.1.11 christos AARCH64_FEATURE_SPMU2, 235 1.1.1.10 christos /* Performance Monitors Synchronous-Exception-Based Event Extension. */ 236 1.1.1.10 christos AARCH64_FEATURE_SEBEP, 237 1.1.1.10 christos /* SME2.1 instructions. */ 238 1.1.1.10 christos AARCH64_FEATURE_SME2p1, 239 1.1.1.10 christos /* SVE2.1 instructions. */ 240 1.1.1.10 christos AARCH64_FEATURE_SVE2p1, 241 1.1.1.12 christos /* SVE_F16F32MM instructions. */ 242 1.1.1.12 christos AARCH64_FEATURE_SVE_F16F32MM, 243 1.1.1.12 christos /* F8F32MM instructions. */ 244 1.1.1.12 christos AARCH64_FEATURE_F8F32MM, 245 1.1.1.12 christos /* F8F16MM instructions. */ 246 1.1.1.12 christos AARCH64_FEATURE_F8F16MM, 247 1.1.1.12 christos /* SVE_PMULL128 extension. */ 248 1.1.1.12 christos AARCH64_FEATURE_SVE_AES, 249 1.1.1.12 christos /* SVE AES2 instructions. */ 250 1.1.1.12 christos AARCH64_FEATURE_SVE_AES2, 251 1.1.1.12 christos /* SSVE_AES extension. */ 252 1.1.1.12 christos AARCH64_FEATURE_SSVE_AES, 253 1.1.1.10 christos /* RCPC3 instructions. */ 254 1.1.1.10 christos AARCH64_FEATURE_RCPC3, 255 1.1.1.11 christos /* Enhanced Software Step Extension. */ 256 1.1.1.11 christos AARCH64_FEATURE_STEP2, 257 1.1.1.10 christos /* Checked Pointer Arithmetic instructions. */ 258 1.1.1.10 christos AARCH64_FEATURE_CPA, 259 1.1.1.10 christos /* FAMINMAX instructions. */ 260 1.1.1.10 christos AARCH64_FEATURE_FAMINMAX, 261 1.1.1.10 christos /* FP8 instructions. */ 262 1.1.1.10 christos AARCH64_FEATURE_FP8, 263 1.1.1.11 christos /* LUT instructions. */ 264 1.1.1.11 christos AARCH64_FEATURE_LUT, 265 1.1.1.11 christos /* Branch Record Buffer Extension */ 266 1.1.1.11 christos AARCH64_FEATURE_BRBE, 267 1.1.1.11 christos /* SME LUTv2 instructions. */ 268 1.1.1.11 christos AARCH64_FEATURE_SME_LUTv2, 269 1.1.1.11 christos /* FP8FMA instructions. */ 270 1.1.1.11 christos AARCH64_FEATURE_FP8FMA, 271 1.1.1.11 christos /* FP8DOT4 instructions. */ 272 1.1.1.11 christos AARCH64_FEATURE_FP8DOT4, 273 1.1.1.11 christos /* FP8DOT2 instructions. */ 274 1.1.1.11 christos AARCH64_FEATURE_FP8DOT2, 275 1.1.1.11 christos /* SSVE FP8FMA instructions. */ 276 1.1.1.11 christos AARCH64_FEATURE_SSVE_FP8FMA, 277 1.1.1.11 christos /* SSVE FP8DOT4 instructions. */ 278 1.1.1.11 christos AARCH64_FEATURE_SSVE_FP8DOT4, 279 1.1.1.11 christos /* SSVE FP8DOT2 instructions. */ 280 1.1.1.11 christos AARCH64_FEATURE_SSVE_FP8DOT2, 281 1.1.1.11 christos /* SME F8F32 instructions. */ 282 1.1.1.11 christos AARCH64_FEATURE_SME_F8F32, 283 1.1.1.11 christos /* SME F8F16 instructions. */ 284 1.1.1.11 christos AARCH64_FEATURE_SME_F8F16, 285 1.1.1.12 christos /* Non-widening half-precision FP16 to FP16 arithmetic for SME2. */ 286 1.1.1.12 christos AARCH64_FEATURE_SME_F16F16, 287 1.1.1.12 christos /* FEAT_SVE_BFSCALE. */ 288 1.1.1.12 christos AARCH64_FEATURE_SVE_BFSCALE, 289 1.1.1.12 christos /* SVE Z-targeting non-widening BFloat16 instructions. */ 290 1.1.1.12 christos AARCH64_FEATURE_SVE_B16B16, 291 1.1.1.12 christos /* SME non-widening BFloat16 instructions. */ 292 1.1.1.12 christos AARCH64_FEATURE_SME_B16B16, 293 1.1.1.12 christos /* SVE2.2. */ 294 1.1.1.12 christos AARCH64_FEATURE_SVE2p2, 295 1.1.1.12 christos /* SME2.2. */ 296 1.1.1.12 christos AARCH64_FEATURE_SME2p2, 297 1.1.1.12 christos /* Armv9.1-A processors. */ 298 1.1.1.12 christos AARCH64_FEATURE_V9_1A, 299 1.1.1.12 christos /* Armv9.2-A processors. */ 300 1.1.1.12 christos AARCH64_FEATURE_V9_2A, 301 1.1.1.12 christos /* Armv9.3-A processors. */ 302 1.1.1.12 christos AARCH64_FEATURE_V9_3A, 303 1.1.1.12 christos /* Armv9.4-A processors. */ 304 1.1.1.12 christos AARCH64_FEATURE_V9_4A, 305 1.1.1.12 christos /* Armv9.5-A processors. */ 306 1.1.1.12 christos AARCH64_FEATURE_V9_5A, 307 1.1.1.12 christos /* Armv9.6-A processors. */ 308 1.1.1.12 christos AARCH64_FEATURE_V9_6A, 309 1.1.1.12 christos /* FPRCVT instructions. */ 310 1.1.1.12 christos AARCH64_FEATURE_FPRCVT, 311 1.1.1.12 christos /* Point of Physical Storage. */ 312 1.1.1.12 christos AARCH64_FEATURE_PoPS, 313 1.1.1.11 christos 314 1.1.1.11 christos /* Virtual features. These are used to gate instructions that are enabled 315 1.1.1.11 christos by either of two (or more) sets of command line flags. */ 316 1.1.1.12 christos /* +sve2 or +ssve-aes */ 317 1.1.1.12 christos AARCH64_FEATURE_SVE2_SSVE_AES, 318 1.1.1.11 christos /* +fp8fma+sve or +ssve-fp8fma */ 319 1.1.1.11 christos AARCH64_FEATURE_FP8FMA_SVE, 320 1.1.1.11 christos /* +fp8dot4+sve or +ssve-fp8dot4 */ 321 1.1.1.11 christos AARCH64_FEATURE_FP8DOT4_SVE, 322 1.1.1.11 christos /* +fp8dot2+sve or +ssve-fp8dot2 */ 323 1.1.1.11 christos AARCH64_FEATURE_FP8DOT2_SVE, 324 1.1.1.11 christos /* +sme-f16f16 or +sme-f8f16 */ 325 1.1.1.11 christos AARCH64_FEATURE_SME_F16F16_F8F16, 326 1.1.1.12 christos /* +sve or +sme2p2 */ 327 1.1.1.12 christos AARCH64_FEATURE_SVE_SME2p2, 328 1.1.1.12 christos /* +sve2 or +sme2 */ 329 1.1.1.12 christos AARCH64_FEATURE_SVE2_SME2, 330 1.1.1.12 christos /* +sve2p1 or +sme */ 331 1.1.1.12 christos AARCH64_FEATURE_SVE2p1_SME, 332 1.1.1.12 christos /* +sve2p1 or +sme2 */ 333 1.1.1.12 christos AARCH64_FEATURE_SVE2p1_SME2, 334 1.1.1.12 christos /* +sve2p1 or +sme2p1 */ 335 1.1.1.12 christos AARCH64_FEATURE_SVE2p1_SME2p1, 336 1.1.1.12 christos /* +sve2p2 or +sme2p2 */ 337 1.1.1.12 christos AARCH64_FEATURE_SVE2p2_SME2p2, 338 1.1.1.10 christos AARCH64_NUM_FEATURES 339 1.1.1.10 christos }; 340 1.1.1.10 christos 341 1.1.1.12 christos typedef uint64_t aarch64_feature_word; 342 1.1.1.12 christos #define AARCH64_BITS_PER_FEATURE_WORD 64 343 1.1.1.12 christos 344 1.1.1.12 christos #define AA64_REPLICATE(SEP, BODY, ...) \ 345 1.1.1.12 christos BODY (0, __VA_ARGS__) SEP \ 346 1.1.1.12 christos BODY (1, __VA_ARGS__) SEP \ 347 1.1.1.12 christos BODY (2, __VA_ARGS__) 348 1.1.1.12 christos 349 1.1.1.12 christos /* Some useful SEP operators for use with replication. */ 350 1.1.1.12 christos #define REP_COMMA , 351 1.1.1.12 christos #define REP_SEMICOLON ; 352 1.1.1.12 christos #define REP_OR_OR || 353 1.1.1.12 christos #define REP_AND_AND && 354 1.1.1.12 christos #define REP_PLUS + 355 1.1.1.12 christos 356 1.1.1.12 christos /* Not currently needed, but if an empty SEP is required define: 357 1.1.1.12 christos #define REP_NO_SEP 358 1.1.1.12 christos Then use REP_NO_SEP in the SEP field. */ 359 1.1.1.12 christos 360 1.1.1.12 christos /* Used to generate one instance of VAL for each value of ELT (ELT is 361 1.1.1.12 christos not otherwise used). */ 362 1.1.1.12 christos #define AA64_REPVAL(ELT, VAL) VAL 363 1.1.1.12 christos 364 1.1.1.12 christos /* static_assert requires C11 (or C++11) or later. Support older 365 1.1.1.12 christos versions by disabling this check since compilers without this are 366 1.1.1.12 christos pretty uncommon these days. */ 367 1.1.1.12 christos #if ((defined __STDC_VERSION__ && __STDC_VERSION__ >= 201112L) \ 368 1.1.1.12 christos || (defined __cplusplus && __cplusplus >= 201103L)) 369 1.1.1.12 christos static_assert ((AA64_REPLICATE (REP_PLUS, AA64_REPVAL, 370 1.1.1.12 christos AARCH64_BITS_PER_FEATURE_WORD)) 371 1.1.1.12 christos >= AARCH64_NUM_FEATURES, 372 1.1.1.12 christos "Insufficient repetitions in AA64_REPLICATE()"); 373 1.1.1.12 christos #endif 374 1.1.1.12 christos 375 1.1.1.10 christos /* These macros take an initial argument X that gives the index into 376 1.1.1.10 christos an aarch64_feature_set. The macros then return the bitmask for 377 1.1.1.10 christos that array index. */ 378 1.1.1.10 christos 379 1.1.1.10 christos /* A mask in which feature bit BIT is set and all other bits are clear. */ 380 1.1.1.12 christos #define AARCH64_UINT64_BIT(X, BIT) \ 381 1.1.1.12 christos ((X) == (BIT) / AARCH64_BITS_PER_FEATURE_WORD \ 382 1.1.1.12 christos ? 1ULL << (BIT) % AARCH64_BITS_PER_FEATURE_WORD \ 383 1.1.1.12 christos : 0) 384 1.1.1.10 christos 385 1.1.1.10 christos /* A mask that includes only AARCH64_FEATURE_<NAME>. */ 386 1.1.1.10 christos #define AARCH64_FEATBIT(X, NAME) \ 387 1.1.1.10 christos AARCH64_UINT64_BIT (X, AARCH64_FEATURE_##NAME) 388 1.1.1.10 christos 389 1.1.1.10 christos /* A mask of the features that are enabled by each architecture version, 390 1.1.1.10 christos excluding those that are inherited from other architecture versions. */ 391 1.1.1.10 christos #define AARCH64_ARCH_V8A_FEATURES(X) (AARCH64_FEATBIT (X, V8A) \ 392 1.1.1.10 christos | AARCH64_FEATBIT (X, FP) \ 393 1.1.1.10 christos | AARCH64_FEATBIT (X, RAS) \ 394 1.1.1.10 christos | AARCH64_FEATBIT (X, SIMD) \ 395 1.1.1.10 christos | AARCH64_FEATBIT (X, CHK)) 396 1.1.1.10 christos #define AARCH64_ARCH_V8_1A_FEATURES(X) (AARCH64_FEATBIT (X, V8_1A) \ 397 1.1.1.10 christos | AARCH64_FEATBIT (X, CRC) \ 398 1.1.1.10 christos | AARCH64_FEATBIT (X, LSE) \ 399 1.1.1.10 christos | AARCH64_FEATBIT (X, PAN) \ 400 1.1.1.10 christos | AARCH64_FEATBIT (X, LOR) \ 401 1.1.1.10 christos | AARCH64_FEATBIT (X, RDMA)) 402 1.1.1.10 christos #define AARCH64_ARCH_V8_2A_FEATURES(X) (AARCH64_FEATBIT (X, V8_2A)) 403 1.1.1.10 christos #define AARCH64_ARCH_V8_3A_FEATURES(X) (AARCH64_FEATBIT (X, V8_3A) \ 404 1.1.1.10 christos | AARCH64_FEATBIT (X, PAUTH) \ 405 1.1.1.10 christos | AARCH64_FEATBIT (X, RCPC) \ 406 1.1.1.10 christos | AARCH64_FEATBIT (X, COMPNUM) \ 407 1.1.1.10 christos | AARCH64_FEATBIT (X, JSCVT)) 408 1.1.1.10 christos #define AARCH64_ARCH_V8_4A_FEATURES(X) (AARCH64_FEATBIT (X, V8_4A) \ 409 1.1.1.10 christos | AARCH64_FEATBIT (X, RCPC2) \ 410 1.1.1.10 christos | AARCH64_FEATBIT (X, DOTPROD) \ 411 1.1.1.10 christos | AARCH64_FEATBIT (X, FLAGM) \ 412 1.1.1.10 christos | AARCH64_FEATBIT (X, F16_FML)) 413 1.1.1.10 christos #define AARCH64_ARCH_V8_5A_FEATURES(X) (AARCH64_FEATBIT (X, V8_5A) \ 414 1.1.1.10 christos | AARCH64_FEATBIT (X, FLAGMANIP) \ 415 1.1.1.10 christos | AARCH64_FEATBIT (X, FRINTTS) \ 416 1.1.1.10 christos | AARCH64_FEATBIT (X, SB) \ 417 1.1.1.10 christos | AARCH64_FEATBIT (X, PREDRES) \ 418 1.1.1.10 christos | AARCH64_FEATBIT (X, CVADP) \ 419 1.1.1.10 christos | AARCH64_FEATBIT (X, SCXTNUM) \ 420 1.1.1.10 christos | AARCH64_FEATBIT (X, ID_PFR2) \ 421 1.1.1.10 christos | AARCH64_FEATBIT (X, SSBS)) 422 1.1.1.10 christos #define AARCH64_ARCH_V8_6A_FEATURES(X) (AARCH64_FEATBIT (X, V8_6A) \ 423 1.1.1.10 christos | AARCH64_FEATBIT (X, BFLOAT16) \ 424 1.1.1.10 christos | AARCH64_FEATBIT (X, I8MM)) 425 1.1.1.10 christos #define AARCH64_ARCH_V8_7A_FEATURES(X) (AARCH64_FEATBIT (X, V8_7A) \ 426 1.1.1.10 christos | AARCH64_FEATBIT (X, XS) \ 427 1.1.1.10 christos | AARCH64_FEATBIT (X, WFXT) \ 428 1.1.1.10 christos | AARCH64_FEATBIT (X, LS64)) 429 1.1.1.10 christos #define AARCH64_ARCH_V8_8A_FEATURES(X) (AARCH64_FEATBIT (X, V8_8A) \ 430 1.1.1.10 christos | AARCH64_FEATBIT (X, MOPS) \ 431 1.1.1.10 christos | AARCH64_FEATBIT (X, HBC)) 432 1.1.1.10 christos #define AARCH64_ARCH_V8_9A_FEATURES(X) (AARCH64_FEATBIT (X, V8_9A) \ 433 1.1.1.11 christos | AARCH64_FEATBIT (X, CSSC) \ 434 1.1.1.10 christos | AARCH64_FEATBIT (X, SPEv1p4) \ 435 1.1.1.10 christos | AARCH64_FEATBIT (X, SPE_CRR) \ 436 1.1.1.10 christos | AARCH64_FEATBIT (X, SPE_FDS) \ 437 1.1.1.10 christos | AARCH64_FEATBIT (X, RASv2) \ 438 1.1.1.10 christos | AARCH64_FEATBIT (X, SCTLR2) \ 439 1.1.1.10 christos | AARCH64_FEATBIT (X, FGT2) \ 440 1.1.1.10 christos | AARCH64_FEATBIT (X, PFAR) \ 441 1.1.1.10 christos | AARCH64_FEATBIT (X, ATS1A) \ 442 1.1.1.10 christos | AARCH64_FEATBIT (X, AIE) \ 443 1.1.1.10 christos | AARCH64_FEATBIT (X, S1PIE) \ 444 1.1.1.10 christos | AARCH64_FEATBIT (X, S2PIE) \ 445 1.1.1.10 christos | AARCH64_FEATBIT (X, S1POE) \ 446 1.1.1.10 christos | AARCH64_FEATBIT (X, S2POE) \ 447 1.1.1.10 christos | AARCH64_FEATBIT (X, TCR2) \ 448 1.1.1.10 christos | AARCH64_FEATBIT (X, DEBUGv8p9) \ 449 1.1.1.10 christos | AARCH64_FEATBIT (X, PMUv3p9) \ 450 1.1.1.10 christos | AARCH64_FEATBIT (X, PMUv3_SS) \ 451 1.1.1.10 christos | AARCH64_FEATBIT (X, PMUv3_ICNTR) \ 452 1.1.1.10 christos | AARCH64_FEATBIT (X, SPMU) \ 453 1.1.1.10 christos | AARCH64_FEATBIT (X, SEBEP) \ 454 1.1.1.10 christos | AARCH64_FEATBIT (X, PREDRES2) \ 455 1.1.1.10 christos ) 456 1.1.1.10 christos 457 1.1.1.10 christos #define AARCH64_ARCH_V9A_FEATURES(X) (AARCH64_FEATBIT (X, V9A) \ 458 1.1.1.10 christos | AARCH64_FEATBIT (X, F16) \ 459 1.1.1.10 christos | AARCH64_FEATBIT (X, SVE) \ 460 1.1.1.10 christos | AARCH64_FEATBIT (X, SVE2)) 461 1.1.1.12 christos #define AARCH64_ARCH_V9_1A_FEATURES(X) (AARCH64_FEATBIT (X, V9_1A) \ 462 1.1.1.12 christos | AARCH64_ARCH_V8_6A_FEATURES (X)) 463 1.1.1.12 christos #define AARCH64_ARCH_V9_2A_FEATURES(X) (AARCH64_FEATBIT (X, V9_2A) \ 464 1.1.1.12 christos | AARCH64_ARCH_V8_7A_FEATURES (X)) 465 1.1.1.12 christos #define AARCH64_ARCH_V9_3A_FEATURES(X) (AARCH64_FEATBIT (X, V9_3A) \ 466 1.1.1.12 christos | AARCH64_ARCH_V8_8A_FEATURES (X)) 467 1.1.1.12 christos #define AARCH64_ARCH_V9_4A_FEATURES(X) (AARCH64_FEATBIT (X, V9_4A) \ 468 1.1.1.12 christos | AARCH64_ARCH_V8_9A_FEATURES (X) \ 469 1.1.1.11 christos | AARCH64_FEATBIT (X, SVE2p1)) 470 1.1.1.11 christos #define AARCH64_ARCH_V9_5A_FEATURES(X) (AARCH64_FEATBIT (X, V9_5A) \ 471 1.1.1.11 christos | AARCH64_FEATBIT (X, CPA) \ 472 1.1.1.11 christos | AARCH64_FEATBIT (X, LUT) \ 473 1.1.1.11 christos | AARCH64_FEATBIT (X, FAMINMAX)\ 474 1.1.1.11 christos | AARCH64_FEATBIT (X, E3DSE) \ 475 1.1.1.11 christos | AARCH64_FEATBIT (X, SPMU2) \ 476 1.1.1.11 christos | AARCH64_FEATBIT (X, STEP2) \ 477 1.1.1.11 christos ) 478 1.1.1.12 christos #define AARCH64_ARCH_V9_6A_FEATURES(X) (AARCH64_FEATBIT (X, V9_6A) \ 479 1.1.1.12 christos | AARCH64_FEATBIT (X, CMPBR) \ 480 1.1.1.12 christos | AARCH64_FEATBIT (X, FPRCVT) \ 481 1.1.1.12 christos | AARCH64_FEATBIT (X, LSUI) \ 482 1.1.1.12 christos | AARCH64_FEATBIT (X, OCCMO) \ 483 1.1.1.12 christos | AARCH64_FEATBIT (X, SVE2p2)) 484 1.1.1.9 christos 485 1.1 christos /* Architectures are the sum of the base and extensions. */ 486 1.1.1.10 christos #define AARCH64_ARCH_V8A(X) (AARCH64_FEATBIT (X, V8) \ 487 1.1.1.10 christos | AARCH64_ARCH_V8A_FEATURES (X)) 488 1.1.1.10 christos #define AARCH64_ARCH_V8_1A(X) (AARCH64_ARCH_V8A (X) \ 489 1.1.1.10 christos | AARCH64_ARCH_V8_1A_FEATURES (X)) 490 1.1.1.10 christos #define AARCH64_ARCH_V8_2A(X) (AARCH64_ARCH_V8_1A (X) \ 491 1.1.1.10 christos | AARCH64_ARCH_V8_2A_FEATURES (X)) 492 1.1.1.10 christos #define AARCH64_ARCH_V8_3A(X) (AARCH64_ARCH_V8_2A (X) \ 493 1.1.1.10 christos | AARCH64_ARCH_V8_3A_FEATURES (X)) 494 1.1.1.10 christos #define AARCH64_ARCH_V8_4A(X) (AARCH64_ARCH_V8_3A (X) \ 495 1.1.1.10 christos | AARCH64_ARCH_V8_4A_FEATURES (X)) 496 1.1.1.10 christos #define AARCH64_ARCH_V8_5A(X) (AARCH64_ARCH_V8_4A (X) \ 497 1.1.1.10 christos | AARCH64_ARCH_V8_5A_FEATURES (X)) 498 1.1.1.10 christos #define AARCH64_ARCH_V8_6A(X) (AARCH64_ARCH_V8_5A (X) \ 499 1.1.1.10 christos | AARCH64_ARCH_V8_6A_FEATURES (X)) 500 1.1.1.10 christos #define AARCH64_ARCH_V8_7A(X) (AARCH64_ARCH_V8_6A (X) \ 501 1.1.1.10 christos | AARCH64_ARCH_V8_7A_FEATURES (X)) 502 1.1.1.10 christos #define AARCH64_ARCH_V8_8A(X) (AARCH64_ARCH_V8_7A (X) \ 503 1.1.1.10 christos | AARCH64_ARCH_V8_8A_FEATURES (X)) 504 1.1.1.10 christos #define AARCH64_ARCH_V8_9A(X) (AARCH64_ARCH_V8_8A (X) \ 505 1.1.1.10 christos | AARCH64_ARCH_V8_9A_FEATURES (X)) 506 1.1.1.10 christos #define AARCH64_ARCH_V8R(X) ((AARCH64_ARCH_V8_4A (X) \ 507 1.1.1.10 christos | AARCH64_FEATBIT (X, V8R)) \ 508 1.1.1.10 christos & ~AARCH64_FEATBIT (X, V8A) \ 509 1.1.1.10 christos & ~AARCH64_FEATBIT (X, LOR)) 510 1.1.1.10 christos 511 1.1.1.10 christos #define AARCH64_ARCH_V9A(X) (AARCH64_ARCH_V8_5A (X) \ 512 1.1.1.10 christos | AARCH64_ARCH_V9A_FEATURES (X)) 513 1.1.1.10 christos #define AARCH64_ARCH_V9_1A(X) (AARCH64_ARCH_V9A (X) \ 514 1.1.1.10 christos | AARCH64_ARCH_V9_1A_FEATURES (X)) 515 1.1.1.10 christos #define AARCH64_ARCH_V9_2A(X) (AARCH64_ARCH_V9_1A (X) \ 516 1.1.1.10 christos | AARCH64_ARCH_V9_2A_FEATURES (X)) 517 1.1.1.10 christos #define AARCH64_ARCH_V9_3A(X) (AARCH64_ARCH_V9_2A (X) \ 518 1.1.1.10 christos | AARCH64_ARCH_V9_3A_FEATURES (X)) 519 1.1.1.10 christos #define AARCH64_ARCH_V9_4A(X) (AARCH64_ARCH_V9_3A (X) \ 520 1.1.1.10 christos | AARCH64_ARCH_V9_4A_FEATURES (X)) 521 1.1.1.11 christos #define AARCH64_ARCH_V9_5A(X) (AARCH64_ARCH_V9_4A (X) \ 522 1.1.1.11 christos | AARCH64_ARCH_V9_5A_FEATURES (X)) 523 1.1.1.12 christos #define AARCH64_ARCH_V9_6A(X) (AARCH64_ARCH_V9_5A (X) \ 524 1.1.1.12 christos | AARCH64_ARCH_V9_6A_FEATURES (X)) 525 1.1.1.9 christos 526 1.1.1.10 christos #define AARCH64_ARCH_NONE(X) 0 527 1.1 christos 528 1.1 christos /* CPU-specific features. */ 529 1.1.1.10 christos typedef struct { 530 1.1.1.12 christos aarch64_feature_word flags[AA64_REPLICATE (REP_PLUS, AA64_REPVAL, 1)]; 531 1.1.1.10 christos } aarch64_feature_set; 532 1.1.1.10 christos 533 1.1.1.12 christos #define AARCH64_CPU_HAS_FEATURE_BODY(ELT, CPU, FEAT) \ 534 1.1.1.12 christos ((~(CPU).flags[ELT] & AARCH64_FEATBIT (ELT, FEAT)) == 0) 535 1.1.1.12 christos #define AARCH64_CPU_HAS_FEATURE(CPU, FEAT) \ 536 1.1.1.12 christos (AA64_REPLICATE (REP_AND_AND, AARCH64_CPU_HAS_FEATURE_BODY, CPU, FEAT)) 537 1.1.1.12 christos 538 1.1.1.12 christos #define AARCH64_CPU_HAS_ALL_FEATURES_BODY(ELT, CPU, FEAT) \ 539 1.1.1.12 christos ((~(CPU).flags[ELT] & (FEAT).flags[ELT]) == 0) 540 1.1.1.12 christos #define AARCH64_CPU_HAS_ALL_FEATURES(CPU, FEAT) \ 541 1.1.1.12 christos (AA64_REPLICATE (REP_AND_AND, AARCH64_CPU_HAS_ALL_FEATURES_BODY, CPU, FEAT)) 542 1.1.1.5 christos 543 1.1.1.12 christos #define AARCH64_CPU_HAS_ANY_FEATURES_BODY(ELT, CPU, FEAT) \ 544 1.1.1.12 christos (((CPU).flags[ELT] & (FEAT).flags[ELT]) != 0) 545 1.1.1.5 christos #define AARCH64_CPU_HAS_ANY_FEATURES(CPU,FEAT) \ 546 1.1.1.12 christos (AA64_REPLICATE (REP_OR_OR, AARCH64_CPU_HAS_ANY_FEATURES_BODY, CPU, FEAT)) 547 1.1 christos 548 1.1.1.12 christos #define AARCH64_SET_FEATURE_BODY(ELT, DEST, FEAT) \ 549 1.1.1.12 christos (DEST).flags[ELT] = FEAT (ELT) 550 1.1.1.10 christos #define AARCH64_SET_FEATURE(DEST, FEAT) \ 551 1.1.1.12 christos (AA64_REPLICATE (REP_COMMA, AARCH64_SET_FEATURE_BODY, DEST, FEAT)) 552 1.1.1.10 christos 553 1.1.1.12 christos #define AARCH64_CLEAR_FEATURE_BODY(ELT, DEST, SRC, FEAT) \ 554 1.1.1.12 christos (DEST).flags[ELT] = ((SRC).flags[ELT] \ 555 1.1.1.12 christos & ~AARCH64_FEATBIT (ELT, FEAT)) 556 1.1.1.10 christos #define AARCH64_CLEAR_FEATURE(DEST, SRC, FEAT) \ 557 1.1.1.12 christos (AA64_REPLICATE (REP_COMMA, AARCH64_CLEAR_FEATURE_BODY, DEST, SRC, FEAT)) 558 1.1.1.10 christos 559 1.1.1.12 christos #define AARCH64_MERGE_FEATURE_SETS_BODY(ELT, TARG, F1, F2) \ 560 1.1.1.12 christos (TARG).flags[ELT] = (F1).flags[ELT] | (F2).flags[ELT]; 561 1.1.1.12 christos #define AARCH64_MERGE_FEATURE_SETS(TARG, F1, F2) \ 562 1.1.1.12 christos do \ 563 1.1.1.12 christos { \ 564 1.1.1.12 christos AA64_REPLICATE (REP_SEMICOLON, \ 565 1.1.1.12 christos AARCH64_MERGE_FEATURE_SETS_BODY, TARG, F1, F2); \ 566 1.1.1.12 christos } \ 567 1.1 christos while (0) 568 1.1 christos 569 1.1.1.12 christos #define AARCH64_CLEAR_FEATURES_BODY(ELT, TARG, F1, F2) \ 570 1.1.1.12 christos (TARG).flags[ELT] = (F1).flags[ELT] &~ (F2).flags[ELT]; 571 1.1.1.12 christos #define AARCH64_CLEAR_FEATURES(TARG,F1,F2) \ 572 1.1.1.12 christos do \ 573 1.1.1.12 christos { \ 574 1.1.1.12 christos AA64_REPLICATE (REP_SEMICOLON, \ 575 1.1.1.12 christos AARCH64_CLEAR_FEATURES_BODY, TARG, F1, F2); \ 576 1.1.1.12 christos } \ 577 1.1 christos while (0) 578 1.1 christos 579 1.1.1.10 christos /* aarch64_feature_set initializers for no features and all features, 580 1.1.1.10 christos respectively. */ 581 1.1.1.12 christos #define AARCH64_NO_FEATURES { { AA64_REPLICATE (REP_COMMA, AA64_REPVAL, 0) } } 582 1.1.1.12 christos #define AARCH64_ALL_FEATURES { { AA64_REPLICATE (REP_COMMA, AA64_REPVAL, -1) } } 583 1.1.1.10 christos 584 1.1.1.10 christos /* An aarch64_feature_set initializer for a single feature, 585 1.1.1.10 christos AARCH64_FEATURE_<FEAT>. */ 586 1.1.1.12 christos #define AARCH64_FEATURE_BODY(ELT, FEAT) \ 587 1.1.1.12 christos AARCH64_FEATBIT (ELT, FEAT) 588 1.1.1.12 christos #define AARCH64_FEATURE(FEAT) \ 589 1.1.1.12 christos { { AA64_REPLICATE (REP_COMMA, AARCH64_FEATURE_BODY, FEAT) } } 590 1.1.1.10 christos 591 1.1.1.10 christos /* An aarch64_feature_set initializer for a specific architecture version, 592 1.1.1.10 christos including all the features that are enabled by default for that architecture 593 1.1.1.10 christos version. */ 594 1.1.1.12 christos #define AARCH64_ARCH_FEATURES_BODY(ELT, ARCH) \ 595 1.1.1.12 christos AARCH64_ARCH_##ARCH (ELT) 596 1.1.1.12 christos #define AARCH64_ARCH_FEATURES(ARCH) \ 597 1.1.1.12 christos { { AA64_REPLICATE (REP_COMMA, AARCH64_ARCH_FEATURES_BODY, ARCH) } } 598 1.1.1.10 christos 599 1.1.1.10 christos /* Used by AARCH64_CPU_FEATURES. */ 600 1.1.1.10 christos #define AARCH64_OR_FEATURES_1(X, ARCH, F1) \ 601 1.1.1.10 christos (AARCH64_FEATBIT (X, F1) | AARCH64_ARCH_##ARCH (X)) 602 1.1.1.10 christos #define AARCH64_OR_FEATURES_2(X, ARCH, F1, F2) \ 603 1.1.1.10 christos (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_1 (X, ARCH, F2)) 604 1.1.1.10 christos #define AARCH64_OR_FEATURES_3(X, ARCH, F1, ...) \ 605 1.1.1.10 christos (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_2 (X, ARCH, __VA_ARGS__)) 606 1.1.1.10 christos #define AARCH64_OR_FEATURES_4(X, ARCH, F1, ...) \ 607 1.1.1.10 christos (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_3 (X, ARCH, __VA_ARGS__)) 608 1.1.1.10 christos #define AARCH64_OR_FEATURES_5(X, ARCH, F1, ...) \ 609 1.1.1.10 christos (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_4 (X, ARCH, __VA_ARGS__)) 610 1.1.1.10 christos #define AARCH64_OR_FEATURES_6(X, ARCH, F1, ...) \ 611 1.1.1.10 christos (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_5 (X, ARCH, __VA_ARGS__)) 612 1.1.1.10 christos #define AARCH64_OR_FEATURES_7(X, ARCH, F1, ...) \ 613 1.1.1.10 christos (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_6 (X, ARCH, __VA_ARGS__)) 614 1.1.1.10 christos #define AARCH64_OR_FEATURES_8(X, ARCH, F1, ...) \ 615 1.1.1.10 christos (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_7 (X, ARCH, __VA_ARGS__)) 616 1.1.1.10 christos #define AARCH64_OR_FEATURES_9(X, ARCH, F1, ...) \ 617 1.1.1.10 christos (AARCH64_FEATBIT (X, F1) | AARCH64_OR_FEATURES_8 (X, ARCH, __VA_ARGS__)) 618 1.1.1.10 christos 619 1.1.1.10 christos /* An aarch64_feature_set initializer for a CPU that implements architecture 620 1.1.1.10 christos version ARCH, and additionally provides the N features listed in "...". */ 621 1.1.1.12 christos #define AARCH64_CPU_FEATURES_BODY(ELT, ARCH, N, ...) \ 622 1.1.1.12 christos AARCH64_OR_FEATURES_##N (ELT, ARCH, __VA_ARGS__) 623 1.1.1.10 christos #define AARCH64_CPU_FEATURES(ARCH, N, ...) \ 624 1.1.1.12 christos { { AA64_REPLICATE (REP_COMMA, AARCH64_CPU_FEATURES_BODY, \ 625 1.1.1.12 christos ARCH, N, __VA_ARGS__) } } 626 1.1.1.10 christos 627 1.1.1.10 christos /* An aarch64_feature_set initializer for the N features listed in "...". */ 628 1.1.1.10 christos #define AARCH64_FEATURES(N, ...) \ 629 1.1.1.10 christos AARCH64_CPU_FEATURES (NONE, N, __VA_ARGS__) 630 1.1 christos 631 1.1 christos enum aarch64_operand_class 632 1.1 christos { 633 1.1 christos AARCH64_OPND_CLASS_NIL, 634 1.1 christos AARCH64_OPND_CLASS_INT_REG, 635 1.1 christos AARCH64_OPND_CLASS_MODIFIED_REG, 636 1.1 christos AARCH64_OPND_CLASS_FP_REG, 637 1.1 christos AARCH64_OPND_CLASS_SIMD_REG, 638 1.1 christos AARCH64_OPND_CLASS_SIMD_ELEMENT, 639 1.1 christos AARCH64_OPND_CLASS_SISD_REG, 640 1.1 christos AARCH64_OPND_CLASS_SIMD_REGLIST, 641 1.1.1.6 christos AARCH64_OPND_CLASS_SVE_REG, 642 1.1.1.10 christos AARCH64_OPND_CLASS_SVE_REGLIST, 643 1.1.1.6 christos AARCH64_OPND_CLASS_PRED_REG, 644 1.1.1.10 christos AARCH64_OPND_CLASS_ZA_ACCESS, 645 1.1 christos AARCH64_OPND_CLASS_ADDRESS, 646 1.1 christos AARCH64_OPND_CLASS_IMMEDIATE, 647 1.1 christos AARCH64_OPND_CLASS_SYSTEM, 648 1.1.1.2 christos AARCH64_OPND_CLASS_COND, 649 1.1 christos }; 650 1.1 christos 651 1.1 christos /* Operand code that helps both parsing and coding. 652 1.1 christos Keep AARCH64_OPERANDS synced. */ 653 1.1 christos 654 1.1 christos enum aarch64_opnd 655 1.1 christos { 656 1.1 christos AARCH64_OPND_NIL, /* no operand---MUST BE FIRST!*/ 657 1.1 christos 658 1.1 christos AARCH64_OPND_Rd, /* Integer register as destination. */ 659 1.1 christos AARCH64_OPND_Rn, /* Integer register as source. */ 660 1.1 christos AARCH64_OPND_Rm, /* Integer register as source. */ 661 1.1 christos AARCH64_OPND_Rt, /* Integer register used in ld/st instructions. */ 662 1.1 christos AARCH64_OPND_Rt2, /* Integer register used in ld/st pair instructions. */ 663 1.1.1.10 christos AARCH64_OPND_X16, /* Integer register x16 in chkfeat instruction. */ 664 1.1.1.9 christos AARCH64_OPND_Rt_LS64, /* Integer register used in LS64 instructions. */ 665 1.1.1.8 christos AARCH64_OPND_Rt_SP, /* Integer Rt or SP used in STG instructions. */ 666 1.1 christos AARCH64_OPND_Rs, /* Integer register used in ld/st exclusive. */ 667 1.1 christos AARCH64_OPND_Ra, /* Integer register used in ddp_3src instructions. */ 668 1.1 christos AARCH64_OPND_Rt_SYS, /* Integer register used in system instructions. */ 669 1.1 christos 670 1.1 christos AARCH64_OPND_Rd_SP, /* Integer Rd or SP. */ 671 1.1 christos AARCH64_OPND_Rn_SP, /* Integer Rn or SP. */ 672 1.1.1.6 christos AARCH64_OPND_Rm_SP, /* Integer Rm or SP. */ 673 1.1.1.3 christos AARCH64_OPND_PAIRREG, /* Paired register operand. */ 674 1.1.1.10 christos AARCH64_OPND_PAIRREG_OR_XZR, /* Paired register operand, optionally xzr. */ 675 1.1 christos AARCH64_OPND_Rm_EXT, /* Integer Rm extended. */ 676 1.1 christos AARCH64_OPND_Rm_SFT, /* Integer Rm shifted. */ 677 1.1.1.10 christos AARCH64_OPND_Rm_LSL, /* Integer Rm shifted (LSL-only). */ 678 1.1 christos 679 1.1 christos AARCH64_OPND_Fd, /* Floating-point Fd. */ 680 1.1 christos AARCH64_OPND_Fn, /* Floating-point Fn. */ 681 1.1 christos AARCH64_OPND_Fm, /* Floating-point Fm. */ 682 1.1 christos AARCH64_OPND_Fa, /* Floating-point Fa. */ 683 1.1 christos AARCH64_OPND_Ft, /* Floating-point Ft. */ 684 1.1 christos AARCH64_OPND_Ft2, /* Floating-point Ft2. */ 685 1.1 christos 686 1.1 christos AARCH64_OPND_Sd, /* AdvSIMD Scalar Sd. */ 687 1.1 christos AARCH64_OPND_Sn, /* AdvSIMD Scalar Sn. */ 688 1.1 christos AARCH64_OPND_Sm, /* AdvSIMD Scalar Sm. */ 689 1.1 christos 690 1.1.1.7 christos AARCH64_OPND_Va, /* AdvSIMD Vector Va. */ 691 1.1 christos AARCH64_OPND_Vd, /* AdvSIMD Vector Vd. */ 692 1.1 christos AARCH64_OPND_Vn, /* AdvSIMD Vector Vn. */ 693 1.1 christos AARCH64_OPND_Vm, /* AdvSIMD Vector Vm. */ 694 1.1 christos AARCH64_OPND_VdD1, /* AdvSIMD <Vd>.D[1]; for FMOV only. */ 695 1.1 christos AARCH64_OPND_VnD1, /* AdvSIMD <Vn>.D[1]; for FMOV only. */ 696 1.1 christos AARCH64_OPND_Ed, /* AdvSIMD Vector Element Vd. */ 697 1.1 christos AARCH64_OPND_En, /* AdvSIMD Vector Element Vn. */ 698 1.1 christos AARCH64_OPND_Em, /* AdvSIMD Vector Element Vm. */ 699 1.1.1.7 christos AARCH64_OPND_Em16, /* AdvSIMD Vector Element Vm restricted to V0 - V15 when 700 1.1.1.11 christos qualifier is S_H or S_2B. */ 701 1.1.1.11 christos AARCH64_OPND_Em8, /* AdvSIMD Vector Element Vm restricted to V0 - V7, 702 1.1.1.11 christos used only with qualifier S_B. */ 703 1.1.1.11 christos AARCH64_OPND_Em_INDEX1_14, /* AdvSIMD 1-bit encoded index in Vm at [14] */ 704 1.1.1.11 christos AARCH64_OPND_Em_INDEX2_13, /* AdvSIMD 2-bit encoded index in Vm at [14:13] */ 705 1.1.1.11 christos AARCH64_OPND_Em_INDEX3_12, /* AdvSIMD 3-bit encoded index in Vm at [14:12] */ 706 1.1 christos AARCH64_OPND_LVn, /* AdvSIMD Vector register list used in e.g. TBL. */ 707 1.1 christos AARCH64_OPND_LVt, /* AdvSIMD Vector register list used in ld/st. */ 708 1.1 christos AARCH64_OPND_LVt_AL, /* AdvSIMD Vector register list for loading single 709 1.1 christos structure to all lanes. */ 710 1.1.1.11 christos AARCH64_OPND_LVn_LUT, /* AdvSIMD Vector register list used in lut. */ 711 1.1 christos AARCH64_OPND_LEt, /* AdvSIMD Vector Element list. */ 712 1.1 christos 713 1.1.1.6 christos AARCH64_OPND_CRn, /* Co-processor register in CRn field. */ 714 1.1.1.6 christos AARCH64_OPND_CRm, /* Co-processor register in CRm field. */ 715 1.1 christos 716 1.1 christos AARCH64_OPND_IDX, /* AdvSIMD EXT index operand. */ 717 1.1.1.7 christos AARCH64_OPND_MASK, /* AdvSIMD EXT index operand. */ 718 1.1 christos AARCH64_OPND_IMM_VLSL,/* Immediate for shifting vector registers left. */ 719 1.1 christos AARCH64_OPND_IMM_VLSR,/* Immediate for shifting vector registers right. */ 720 1.1 christos AARCH64_OPND_SIMD_IMM,/* AdvSIMD modified immediate without shift. */ 721 1.1 christos AARCH64_OPND_SIMD_IMM_SFT, /* AdvSIMD modified immediate with shift. */ 722 1.1 christos AARCH64_OPND_SIMD_FPIMM,/* AdvSIMD 8-bit fp immediate. */ 723 1.1 christos AARCH64_OPND_SHLL_IMM,/* Immediate shift for AdvSIMD SHLL instruction 724 1.1 christos (no encoding). */ 725 1.1 christos AARCH64_OPND_IMM0, /* Immediate for #0. */ 726 1.1 christos AARCH64_OPND_FPIMM0, /* Immediate for #0.0. */ 727 1.1 christos AARCH64_OPND_FPIMM, /* Floating-point Immediate. */ 728 1.1 christos AARCH64_OPND_IMMR, /* Immediate #<immr> in e.g. BFM. */ 729 1.1 christos AARCH64_OPND_IMMS, /* Immediate #<imms> in e.g. BFM. */ 730 1.1 christos AARCH64_OPND_WIDTH, /* Immediate #<width> in e.g. BFI. */ 731 1.1 christos AARCH64_OPND_IMM, /* Immediate. */ 732 1.1.1.7 christos AARCH64_OPND_IMM_2, /* Immediate. */ 733 1.1.1.12 christos AARCH64_OPND_IMMP1_2, /* Immediate plus 1. */ 734 1.1.1.12 christos AARCH64_OPND_IMMS1_2, /* Immediate minus 1. */ 735 1.1 christos AARCH64_OPND_UIMM3_OP1,/* Unsigned 3-bit immediate in the op1 field. */ 736 1.1 christos AARCH64_OPND_UIMM3_OP2,/* Unsigned 3-bit immediate in the op2 field. */ 737 1.1 christos AARCH64_OPND_UIMM4, /* Unsigned 4-bit immediate in the CRm field. */ 738 1.1.1.7 christos AARCH64_OPND_UIMM4_ADDG,/* Unsigned 4-bit immediate in addg/subg. */ 739 1.1 christos AARCH64_OPND_UIMM7, /* Unsigned 7-bit immediate in the CRm:op2 fields. */ 740 1.1.1.7 christos AARCH64_OPND_UIMM10, /* Unsigned 10-bit immediate in addg/subg. */ 741 1.1 christos AARCH64_OPND_BIT_NUM, /* Immediate. */ 742 1.1 christos AARCH64_OPND_EXCEPTION,/* imm16 operand in exception instructions. */ 743 1.1.1.8 christos AARCH64_OPND_UNDEFINED,/* imm16 operand in undefined instruction. */ 744 1.1 christos AARCH64_OPND_CCMP_IMM,/* Immediate in conditional compare instructions. */ 745 1.1.1.6 christos AARCH64_OPND_SIMM5, /* 5-bit signed immediate in the imm5 field. */ 746 1.1 christos AARCH64_OPND_NZCV, /* Flag bit specifier giving an alternative value for 747 1.1 christos each condition flag. */ 748 1.1 christos 749 1.1 christos AARCH64_OPND_LIMM, /* Logical Immediate. */ 750 1.1 christos AARCH64_OPND_AIMM, /* Arithmetic immediate. */ 751 1.1 christos AARCH64_OPND_HALF, /* #<imm16>{, LSL #<shift>} operand in move wide. */ 752 1.1 christos AARCH64_OPND_FBITS, /* FP #<fbits> operand in e.g. SCVTF */ 753 1.1 christos AARCH64_OPND_IMM_MOV, /* Immediate operand for the MOV alias. */ 754 1.1.1.6 christos AARCH64_OPND_IMM_ROT1, /* Immediate rotate operand for FCMLA. */ 755 1.1.1.6 christos AARCH64_OPND_IMM_ROT2, /* Immediate rotate operand for indexed FCMLA. */ 756 1.1.1.6 christos AARCH64_OPND_IMM_ROT3, /* Immediate rotate operand for FCADD. */ 757 1.1 christos 758 1.1 christos AARCH64_OPND_COND, /* Standard condition as the last operand. */ 759 1.1.1.2 christos AARCH64_OPND_COND1, /* Same as the above, but excluding AL and NV. */ 760 1.1 christos 761 1.1 christos AARCH64_OPND_ADDR_ADRP, /* Memory address for ADRP */ 762 1.1.1.12 christos AARCH64_OPND_ADDR_PCREL9, /* 9-bit PC-relative address for e.g. CB<cc>. */ 763 1.1 christos AARCH64_OPND_ADDR_PCREL14, /* 14-bit PC-relative address for e.g. TBZ. */ 764 1.1 christos AARCH64_OPND_ADDR_PCREL19, /* 19-bit PC-relative address for e.g. LDR. */ 765 1.1 christos AARCH64_OPND_ADDR_PCREL21, /* 21-bit PC-relative address for e.g. ADR. */ 766 1.1 christos AARCH64_OPND_ADDR_PCREL26, /* 26-bit PC-relative address for e.g. BL. */ 767 1.1 christos 768 1.1 christos AARCH64_OPND_ADDR_SIMPLE, /* Address of ld/st exclusive. */ 769 1.1 christos AARCH64_OPND_ADDR_REGOFF, /* Address of register offset. */ 770 1.1 christos AARCH64_OPND_ADDR_SIMM7, /* Address of signed 7-bit immediate. */ 771 1.1 christos AARCH64_OPND_ADDR_SIMM9, /* Address of signed 9-bit immediate. */ 772 1.1 christos AARCH64_OPND_ADDR_SIMM9_2, /* Same as the above, but the immediate is 773 1.1 christos negative or unaligned and there is 774 1.1 christos no writeback allowed. This operand code 775 1.1 christos is only used to support the programmer- 776 1.1 christos friendly feature of using LDR/STR as the 777 1.1 christos the mnemonic name for LDUR/STUR instructions 778 1.1 christos wherever there is no ambiguity. */ 779 1.1.1.6 christos AARCH64_OPND_ADDR_SIMM10, /* Address of signed 10-bit immediate. */ 780 1.1.1.7 christos AARCH64_OPND_ADDR_SIMM11, /* Address with a signed 11-bit (multiple of 781 1.1.1.7 christos 16) immediate. */ 782 1.1 christos AARCH64_OPND_ADDR_UIMM12, /* Address of unsigned 12-bit immediate. */ 783 1.1.1.7 christos AARCH64_OPND_ADDR_SIMM13, /* Address with a signed 13-bit (multiple of 784 1.1.1.7 christos 16) immediate. */ 785 1.1 christos AARCH64_OPND_SIMD_ADDR_SIMPLE,/* Address of ld/st multiple structures. */ 786 1.1.1.7 christos AARCH64_OPND_ADDR_OFFSET, /* Address with an optional 9-bit immediate. */ 787 1.1 christos AARCH64_OPND_SIMD_ADDR_POST, /* Address of ld/st multiple post-indexed. */ 788 1.1 christos 789 1.1 christos AARCH64_OPND_SYSREG, /* System register operand. */ 790 1.1.1.10 christos AARCH64_OPND_SYSREG128, /* 128-bit system register operand. */ 791 1.1 christos AARCH64_OPND_PSTATEFIELD, /* PSTATE field name operand. */ 792 1.1 christos AARCH64_OPND_SYSREG_AT, /* System register <at_op> operand. */ 793 1.1 christos AARCH64_OPND_SYSREG_DC, /* System register <dc_op> operand. */ 794 1.1 christos AARCH64_OPND_SYSREG_IC, /* System register <ic_op> operand. */ 795 1.1 christos AARCH64_OPND_SYSREG_TLBI, /* System register <tlbi_op> operand. */ 796 1.1.1.10 christos AARCH64_OPND_SYSREG_TLBIP, /* System register <tlbip_op> operand. */ 797 1.1.1.7 christos AARCH64_OPND_SYSREG_SR, /* System register RCTX operand. */ 798 1.1 christos AARCH64_OPND_BARRIER, /* Barrier operand. */ 799 1.1.1.9 christos AARCH64_OPND_BARRIER_DSB_NXS, /* Barrier operand for DSB nXS variant. */ 800 1.1 christos AARCH64_OPND_BARRIER_ISB, /* Barrier operand for ISB. */ 801 1.1 christos AARCH64_OPND_PRFOP, /* Prefetch operation. */ 802 1.1.1.10 christos AARCH64_OPND_RPRFMOP, /* Range prefetch operation. */ 803 1.1.1.5 christos AARCH64_OPND_BARRIER_PSB, /* Barrier operand for PSB. */ 804 1.1.1.10 christos AARCH64_OPND_BARRIER_GCSB, /* Barrier operand for GCSB. */ 805 1.1.1.7 christos AARCH64_OPND_BTI_TARGET, /* BTI {<target>}. */ 806 1.1.1.12 christos AARCH64_OPND_STSHH_POLICY, /* STSHH {<policy>}. */ 807 1.1.1.11 christos AARCH64_OPND_BRBOP, /* BRB operation IALL or INJ in bit 5. */ 808 1.1.1.11 christos AARCH64_OPND_Rt_IN_SYS_ALIASES, /* Defaulted and omitted Rt used in SYS aliases such as brb. */ 809 1.1.1.10 christos AARCH64_OPND_LSE128_Rt, /* LSE128 <Xt1>. */ 810 1.1.1.10 christos AARCH64_OPND_LSE128_Rt2, /* LSE128 <Xt2>. */ 811 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_S4x16, /* SVE [<Xn|SP>, #<simm4>*16]. */ 812 1.1.1.8 christos AARCH64_OPND_SVE_ADDR_RI_S4x32, /* SVE [<Xn|SP>, #<simm4>*32]. */ 813 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_S4xVL, /* SVE [<Xn|SP>, #<simm4>, MUL VL]. */ 814 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_S4x2xVL, /* SVE [<Xn|SP>, #<simm4>*2, MUL VL]. */ 815 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_S4x3xVL, /* SVE [<Xn|SP>, #<simm4>*3, MUL VL]. */ 816 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_S4x4xVL, /* SVE [<Xn|SP>, #<simm4>*4, MUL VL]. */ 817 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_S6xVL, /* SVE [<Xn|SP>, #<simm6>, MUL VL]. */ 818 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_S9xVL, /* SVE [<Xn|SP>, #<simm9>, MUL VL]. */ 819 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_U6, /* SVE [<Xn|SP>, #<uimm6>]. */ 820 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_U6x2, /* SVE [<Xn|SP>, #<uimm6>*2]. */ 821 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_U6x4, /* SVE [<Xn|SP>, #<uimm6>*4]. */ 822 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RI_U6x8, /* SVE [<Xn|SP>, #<uimm6>*8]. */ 823 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RR, /* SVE [<Xn|SP>{, <Xm|XZR>}]. */ 824 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RR_LSL1, /* SVE [<Xn|SP>{, <Xm|XZR>, LSL #1}]. */ 825 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RR_LSL2, /* SVE [<Xn|SP>{, <Xm|XZR>, LSL #2}]. */ 826 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RR_LSL3, /* SVE [<Xn|SP>{, <Xm|XZR>, LSL #3}]. */ 827 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RR_LSL4, /* SVE [<Xn|SP>{, <Xm|XZR>, LSL #4}]. */ 828 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RM, /* SVE [<Xn|SP>, <Xm|XZR>]. */ 829 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RM_LSL1, /* SVE [<Xn|SP>, <Xm|XZR>, LSL #1]. */ 830 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RM_LSL2, /* SVE [<Xn|SP>, <Xm|XZR>, LSL #2]. */ 831 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RM_LSL3, /* SVE [<Xn|SP>, <Xm|XZR>, LSL #3]. */ 832 1.1.1.12 christos AARCH64_OPND_SVE_ADDR_RM_LSL4, /* SVE [<Xn|SP>, <Xm|XZR>, LSL #4]. */ 833 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RX, /* SVE [<Xn|SP>, <Xm>]. */ 834 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RX_LSL1, /* SVE [<Xn|SP>, <Xm>, LSL #1]. */ 835 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RX_LSL2, /* SVE [<Xn|SP>, <Xm>, LSL #2]. */ 836 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RX_LSL3, /* SVE [<Xn|SP>, <Xm>, LSL #3]. */ 837 1.1.1.11 christos AARCH64_OPND_SVE_ADDR_RX_LSL4, /* SVE [<Xn|SP>, <Xm>, LSL #4]. */ 838 1.1.1.8 christos AARCH64_OPND_SVE_ADDR_ZX, /* SVE [Zn.<T>{, <Xm>}]. */ 839 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ, /* SVE [<Xn|SP>, Zm.D]. */ 840 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_LSL1, /* SVE [<Xn|SP>, Zm.D, LSL #1]. */ 841 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_LSL2, /* SVE [<Xn|SP>, Zm.D, LSL #2]. */ 842 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_LSL3, /* SVE [<Xn|SP>, Zm.D, LSL #3]. */ 843 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_XTW_14, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW]. 844 1.1.1.6 christos Bit 14 controls S/U choice. */ 845 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_XTW_22, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW]. 846 1.1.1.6 christos Bit 22 controls S/U choice. */ 847 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_XTW1_14, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #1]. 848 1.1.1.6 christos Bit 14 controls S/U choice. */ 849 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_XTW1_22, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #1]. 850 1.1.1.6 christos Bit 22 controls S/U choice. */ 851 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_XTW2_14, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #2]. 852 1.1.1.6 christos Bit 14 controls S/U choice. */ 853 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_XTW2_22, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #2]. 854 1.1.1.6 christos Bit 22 controls S/U choice. */ 855 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_XTW3_14, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #3]. 856 1.1.1.6 christos Bit 14 controls S/U choice. */ 857 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_RZ_XTW3_22, /* SVE [<Xn|SP>, Zm.<T>, (S|U)XTW #3]. 858 1.1.1.6 christos Bit 22 controls S/U choice. */ 859 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_ZI_U5, /* SVE [Zn.<T>, #<uimm5>]. */ 860 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_ZI_U5x2, /* SVE [Zn.<T>, #<uimm5>*2]. */ 861 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_ZI_U5x4, /* SVE [Zn.<T>, #<uimm5>*4]. */ 862 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_ZI_U5x8, /* SVE [Zn.<T>, #<uimm5>*8]. */ 863 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_ZZ_LSL, /* SVE [Zn.<T>, Zm,<T>, LSL #<msz>]. */ 864 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_ZZ_SXTW, /* SVE [Zn.<T>, Zm,<T>, SXTW #<msz>]. */ 865 1.1.1.6 christos AARCH64_OPND_SVE_ADDR_ZZ_UXTW, /* SVE [Zn.<T>, Zm,<T>, UXTW #<msz>]. */ 866 1.1.1.6 christos AARCH64_OPND_SVE_AIMM, /* SVE unsigned arithmetic immediate. */ 867 1.1.1.6 christos AARCH64_OPND_SVE_ASIMM, /* SVE signed arithmetic immediate. */ 868 1.1.1.6 christos AARCH64_OPND_SVE_FPIMM8, /* SVE 8-bit floating-point immediate. */ 869 1.1.1.6 christos AARCH64_OPND_SVE_I1_HALF_ONE, /* SVE choice between 0.5 and 1.0. */ 870 1.1.1.6 christos AARCH64_OPND_SVE_I1_HALF_TWO, /* SVE choice between 0.5 and 2.0. */ 871 1.1.1.6 christos AARCH64_OPND_SVE_I1_ZERO_ONE, /* SVE choice between 0.0 and 1.0. */ 872 1.1.1.6 christos AARCH64_OPND_SVE_IMM_ROT1, /* SVE 1-bit rotate operand (90 or 270). */ 873 1.1.1.6 christos AARCH64_OPND_SVE_IMM_ROT2, /* SVE 2-bit rotate operand (N*90). */ 874 1.1.1.8 christos AARCH64_OPND_SVE_IMM_ROT3, /* SVE cadd 1-bit rotate (90 or 270). */ 875 1.1.1.6 christos AARCH64_OPND_SVE_INV_LIMM, /* SVE inverted logical immediate. */ 876 1.1.1.6 christos AARCH64_OPND_SVE_LIMM, /* SVE logical immediate. */ 877 1.1.1.6 christos AARCH64_OPND_SVE_LIMM_MOV, /* SVE logical immediate for MOV. */ 878 1.1.1.6 christos AARCH64_OPND_SVE_PATTERN, /* SVE vector pattern enumeration. */ 879 1.1.1.6 christos AARCH64_OPND_SVE_PATTERN_SCALED, /* Likewise, with additional MUL factor. */ 880 1.1.1.6 christos AARCH64_OPND_SVE_PRFOP, /* SVE prefetch operation. */ 881 1.1.1.6 christos AARCH64_OPND_SVE_Pd, /* SVE p0-p15 in Pd. */ 882 1.1.1.10 christos AARCH64_OPND_SVE_PNd, /* SVE pn0-pn15 in Pd. */ 883 1.1.1.6 christos AARCH64_OPND_SVE_Pg3, /* SVE p0-p7 in Pg. */ 884 1.1.1.6 christos AARCH64_OPND_SVE_Pg4_5, /* SVE p0-p15 in Pg, bits [8,5]. */ 885 1.1.1.6 christos AARCH64_OPND_SVE_Pg4_10, /* SVE p0-p15 in Pg, bits [13,10]. */ 886 1.1.1.10 christos AARCH64_OPND_SVE_PNg4_10, /* SVE pn0-pn15 in Pg, bits [13,10]. */ 887 1.1.1.6 christos AARCH64_OPND_SVE_Pg4_16, /* SVE p0-p15 in Pg, bits [19,16]. */ 888 1.1.1.6 christos AARCH64_OPND_SVE_Pm, /* SVE p0-p15 in Pm. */ 889 1.1.1.6 christos AARCH64_OPND_SVE_Pn, /* SVE p0-p15 in Pn. */ 890 1.1.1.10 christos AARCH64_OPND_SVE_PNn, /* SVE pn0-pn15 in Pn. */ 891 1.1.1.6 christos AARCH64_OPND_SVE_Pt, /* SVE p0-p15 in Pt. */ 892 1.1.1.10 christos AARCH64_OPND_SVE_PNt, /* SVE pn0-pn15 in Pt. */ 893 1.1.1.6 christos AARCH64_OPND_SVE_Rm, /* Integer Rm or ZR, alt. SVE position. */ 894 1.1.1.6 christos AARCH64_OPND_SVE_Rn_SP, /* Integer Rn or SP, alt. SVE position. */ 895 1.1.1.6 christos AARCH64_OPND_SVE_SHLIMM_PRED, /* SVE shift left amount (predicated). */ 896 1.1.1.6 christos AARCH64_OPND_SVE_SHLIMM_UNPRED, /* SVE shift left amount (unpredicated). */ 897 1.1.1.8 christos AARCH64_OPND_SVE_SHLIMM_UNPRED_22, /* SVE 3 bit shift left unpred. */ 898 1.1.1.6 christos AARCH64_OPND_SVE_SHRIMM_PRED, /* SVE shift right amount (predicated). */ 899 1.1.1.6 christos AARCH64_OPND_SVE_SHRIMM_UNPRED, /* SVE shift right amount (unpredicated). */ 900 1.1.1.8 christos AARCH64_OPND_SVE_SHRIMM_UNPRED_22, /* SVE 3 bit shift right unpred. */ 901 1.1.1.6 christos AARCH64_OPND_SVE_SIMM5, /* SVE signed 5-bit immediate. */ 902 1.1.1.6 christos AARCH64_OPND_SVE_SIMM5B, /* SVE secondary signed 5-bit immediate. */ 903 1.1.1.6 christos AARCH64_OPND_SVE_SIMM6, /* SVE signed 6-bit immediate. */ 904 1.1.1.6 christos AARCH64_OPND_SVE_SIMM8, /* SVE signed 8-bit immediate. */ 905 1.1.1.6 christos AARCH64_OPND_SVE_UIMM3, /* SVE unsigned 3-bit immediate. */ 906 1.1.1.6 christos AARCH64_OPND_SVE_UIMM7, /* SVE unsigned 7-bit immediate. */ 907 1.1.1.6 christos AARCH64_OPND_SVE_UIMM8, /* SVE unsigned 8-bit immediate. */ 908 1.1.1.6 christos AARCH64_OPND_SVE_UIMM8_53, /* SVE split unsigned 8-bit immediate. */ 909 1.1.1.11 christos AARCH64_OPND_SVE_UIMM4, /* SVE unsigned 4-bit immediate. */ 910 1.1.1.6 christos AARCH64_OPND_SVE_VZn, /* Scalar SIMD&FP register in Zn field. */ 911 1.1.1.6 christos AARCH64_OPND_SVE_Vd, /* Scalar SIMD&FP register in Vd. */ 912 1.1.1.6 christos AARCH64_OPND_SVE_Vm, /* Scalar SIMD&FP register in Vm. */ 913 1.1.1.6 christos AARCH64_OPND_SVE_Vn, /* Scalar SIMD&FP register in Vn. */ 914 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_vrsb_1, /* Tile to vector, two registers (B). */ 915 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_vrsh_1, /* Tile to vector, two registers (H). */ 916 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_vrss_1, /* Tile to vector, two registers (S). */ 917 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_vrsd_1, /* Tile to vector, two registers (D). */ 918 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_vrsb_2, /* Tile to vector, four registers (B). */ 919 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_vrsh_2, /* Tile to vector, four registers (H). */ 920 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_vrss_2, /* Tile to vector, four registers (S). */ 921 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_vrsd_2, /* Tile to vector, four registers (D). */ 922 1.1.1.11 christos AARCH64_OPND_SME_ZA_ARRAY4, /* Tile to vector, single (BHSDQ). */ 923 1.1.1.6 christos AARCH64_OPND_SVE_Za_5, /* SVE vector register in Za, bits [9,5]. */ 924 1.1.1.6 christos AARCH64_OPND_SVE_Za_16, /* SVE vector register in Za, bits [20,16]. */ 925 1.1.1.6 christos AARCH64_OPND_SVE_Zd, /* SVE vector register in Zd. */ 926 1.1.1.6 christos AARCH64_OPND_SVE_Zm_5, /* SVE vector register in Zm, bits [9,5]. */ 927 1.1.1.6 christos AARCH64_OPND_SVE_Zm_16, /* SVE vector register in Zm, bits [20,16]. */ 928 1.1.1.11 christos AARCH64_OPND_SVE_Zm1_23_INDEX, /* SVE bit index in Zm, bit 23. */ 929 1.1.1.11 christos AARCH64_OPND_SVE_Zm2_22_INDEX, /* SVE bit index in Zm, bits [23,22]. */ 930 1.1.1.6 christos AARCH64_OPND_SVE_Zm3_INDEX, /* z0-z7[0-3] in Zm, bits [20,16]. */ 931 1.1.1.8 christos AARCH64_OPND_SVE_Zm3_11_INDEX, /* z0-z7[0-7] in Zm3_INDEX plus bit 11. */ 932 1.1.1.11 christos AARCH64_OPND_SVE_Zm3_12_INDEX, /* SVE bit index in Zm, bits 12 plus bit [23,22]. */ 933 1.1.1.10 christos AARCH64_OPND_SVE_Zm3_19_INDEX, /* z0-z7[0-3] in Zm3_INDEX plus bit 19. */ 934 1.1.1.10 christos AARCH64_OPND_SVE_Zm3_22_INDEX, /* z0-z7[0-7] in Zm3_INDEX plus bit 22. */ 935 1.1.1.11 christos AARCH64_OPND_SVE_Zm3_10_INDEX, /* z0-z7[0-15] in Zm3_INDEX plus bit 11:10. */ 936 1.1.1.8 christos AARCH64_OPND_SVE_Zm4_11_INDEX, /* z0-z15[0-3] in Zm plus bit 11. */ 937 1.1.1.6 christos AARCH64_OPND_SVE_Zm4_INDEX, /* z0-z15[0-1] in Zm, bits [20,16]. */ 938 1.1.1.6 christos AARCH64_OPND_SVE_Zn, /* SVE vector register in Zn. */ 939 1.1.1.6 christos AARCH64_OPND_SVE_Zn_INDEX, /* Indexed SVE vector register, for DUP. */ 940 1.1.1.11 christos AARCH64_OPND_SVE_Zn_5_INDEX, /* Indexed SVE vector register, for DUPQ. */ 941 1.1.1.6 christos AARCH64_OPND_SVE_ZnxN, /* SVE vector register list in Zn. */ 942 1.1.1.6 christos AARCH64_OPND_SVE_Zt, /* SVE vector register in Zt. */ 943 1.1.1.6 christos AARCH64_OPND_SVE_ZtxN, /* SVE vector register list in Zt. */ 944 1.1.1.10 christos AARCH64_OPND_SME_Zdnx2, /* SVE vector register list from [4:1]*2. */ 945 1.1.1.10 christos AARCH64_OPND_SME_Zdnx4, /* SVE vector register list from [4:2]*4. */ 946 1.1.1.10 christos AARCH64_OPND_SME_Zm, /* SVE vector register list in 4-bit Zm. */ 947 1.1.1.12 christos AARCH64_OPND_SME_Zm_17, /* SVE vector register list in [20:17]. */ 948 1.1.1.10 christos AARCH64_OPND_SME_Zmx2, /* SVE vector register list from [20:17]*2. */ 949 1.1.1.10 christos AARCH64_OPND_SME_Zmx4, /* SVE vector register list from [20:18]*4. */ 950 1.1.1.10 christos AARCH64_OPND_SME_Znx2, /* SVE vector register list from [9:6]*2. */ 951 1.1.1.11 christos AARCH64_OPND_SME_Znx2_BIT_INDEX, /* SVE vector register list encoding a bit index from [9:6]*2. */ 952 1.1.1.10 christos AARCH64_OPND_SME_Znx4, /* SVE vector register list from [9:7]*4. */ 953 1.1.1.10 christos AARCH64_OPND_SME_Ztx2_STRIDED, /* SVE vector register list in [4:0]&23. */ 954 1.1.1.10 christos AARCH64_OPND_SME_Ztx4_STRIDED, /* SVE vector register list in [4:0]&19. */ 955 1.1.1.11 christos AARCH64_OPND_SME_ZAda_1b, /* SME <ZAda>.H, 1-bits. */ 956 1.1.1.9 christos AARCH64_OPND_SME_ZAda_2b, /* SME <ZAda>.S, 2-bits. */ 957 1.1.1.9 christos AARCH64_OPND_SME_ZAda_3b, /* SME <ZAda>.D, 3-bits. */ 958 1.1.1.9 christos AARCH64_OPND_SME_ZA_HV_idx_src, /* SME source ZA tile vector. */ 959 1.1.1.10 christos AARCH64_OPND_SME_ZA_HV_idx_srcxN, /* SME N source ZA tile vectors. */ 960 1.1.1.9 christos AARCH64_OPND_SME_ZA_HV_idx_dest, /* SME destination ZA tile vector. */ 961 1.1.1.10 christos AARCH64_OPND_SME_ZA_HV_idx_destxN, /* SME N dest ZA tile vectors. */ 962 1.1.1.10 christos AARCH64_OPND_SME_Pdx2, /* Predicate register list in [3:1]. */ 963 1.1.1.10 christos AARCH64_OPND_SME_PdxN, /* Predicate register list in [3:0]. */ 964 1.1.1.9 christos AARCH64_OPND_SME_Pm, /* SME scalable predicate register, bits [15:13]. */ 965 1.1.1.10 christos AARCH64_OPND_SME_PNd3, /* Predicate-as-counter register, bits [3:0]. */ 966 1.1.1.10 christos AARCH64_OPND_SME_PNg3, /* Predicate-as-counter register, bits [12:10]. */ 967 1.1.1.10 christos AARCH64_OPND_SME_PNn, /* Predicate-as-counter register, bits [8:5]. */ 968 1.1.1.10 christos AARCH64_OPND_SME_PNn3_INDEX1, /* Indexed pred-as-counter reg, bits [8:5]. */ 969 1.1.1.10 christos AARCH64_OPND_SME_PNn3_INDEX2, /* Indexed pred-as-counter reg, bits [9:5]. */ 970 1.1.1.9 christos AARCH64_OPND_SME_list_of_64bit_tiles, /* SME list of ZA tiles. */ 971 1.1.1.10 christos AARCH64_OPND_SME_ZA_HV_idx_ldstr, /* SME destination ZA tile vector. */ 972 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_off1x4, /* SME ZA[<Wv>, #<imm1>*4:<imm1>*4+3]. */ 973 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_off2x2, /* SME ZA[<Wv>, #<imm2>*2:<imm2>*2+1]. */ 974 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_off2x4, /* SME ZA[<Wv>, #<imm2>*4:<imm2>*4+3]. */ 975 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_off3_0, /* SME ZA[<Wv>{, #<imm3>}]. */ 976 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_off3_5, /* SME ZA[<Wv>{, #<imm3>}]. */ 977 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_off3x2, /* SME ZA[<Wv>, #<imm3>*2:<imm3>*2+1]. */ 978 1.1.1.10 christos AARCH64_OPND_SME_ZA_array_off4, /* SME ZA[<Wv>{, #<imm>}]. */ 979 1.1.1.9 christos AARCH64_OPND_SME_ADDR_RI_U4xVL, /* SME [<Xn|SP>{, #<imm>, MUL VL}]. */ 980 1.1.1.9 christos AARCH64_OPND_SME_SM_ZA, /* SME {SM | ZA}. */ 981 1.1.1.10 christos AARCH64_OPND_SME_PnT_Wm_imm, /* SME <Pn>.<T>[<Wm>, #<imm>]. */ 982 1.1.1.10 christos AARCH64_OPND_SME_SHRIMM4, /* 4-bit right shift, bits [19:16]. */ 983 1.1.1.10 christos AARCH64_OPND_SME_SHRIMM5, /* size + 5-bit right shift, bits [23:22,20:16]. */ 984 1.1.1.10 christos AARCH64_OPND_SME_Zm_INDEX1, /* Zn.T[index], bits [19:16,10]. */ 985 1.1.1.10 christos AARCH64_OPND_SME_Zm_INDEX2, /* Zn.T[index], bits [19:16,11:10]. */ 986 1.1.1.11 christos AARCH64_OPND_SME_Zm_INDEX2_3, /* Zn.T[index], bits [19:16,10,3]. */ 987 1.1.1.10 christos AARCH64_OPND_SME_Zm_INDEX3_1, /* Zn.T[index], bits [19:16,10,2:1]. */ 988 1.1.1.10 christos AARCH64_OPND_SME_Zm_INDEX3_2, /* Zn.T[index], bits [19:16,11:10,2]. */ 989 1.1.1.11 christos AARCH64_OPND_SME_Zm_INDEX3_3, /* Zn.T[index], bits [19:16,11:10,3]. */ 990 1.1.1.10 christos AARCH64_OPND_SME_Zm_INDEX3_10, /* Zn.T[index], bits [19:16,15,11:10]. */ 991 1.1.1.10 christos AARCH64_OPND_SME_Zm_INDEX4_1, /* Zn.T[index], bits [19:16,11:10,2:1]. */ 992 1.1.1.11 christos AARCH64_OPND_SME_Zm_INDEX4_2, /* Zn.T[index], bits [19:16,11:10,3:2]. */ 993 1.1.1.11 christos AARCH64_OPND_SME_Zm_INDEX4_3, /* Zn.T[index], bits [19:16,15,11,10,3]. */ 994 1.1.1.10 christos AARCH64_OPND_SME_Zm_INDEX4_10, /* Zn.T[index], bits [19:16,15,12:10]. */ 995 1.1.1.10 christos AARCH64_OPND_SME_Zn_INDEX1_16, /* Zn[index], bits [9:5] and [16:16]. */ 996 1.1.1.10 christos AARCH64_OPND_SME_Zn_INDEX2_15, /* Zn[index], bits [9:5] and [16:15]. */ 997 1.1.1.10 christos AARCH64_OPND_SME_Zn_INDEX2_16, /* Zn[index], bits [9:5] and [17:16]. */ 998 1.1.1.12 christos AARCH64_OPND_SME_Zn_INDEX2_19, /* Zn[index], bits [9:5] and [20:19]. */ 999 1.1.1.10 christos AARCH64_OPND_SME_Zn_INDEX3_14, /* Zn[index], bits [9:5] and [16:14]. */ 1000 1.1.1.10 christos AARCH64_OPND_SME_Zn_INDEX3_15, /* Zn[index], bits [9:5] and [17:15]. */ 1001 1.1.1.10 christos AARCH64_OPND_SME_Zn_INDEX4_14, /* Zn[index], bits [9:5] and [17:14]. */ 1002 1.1.1.11 christos AARCH64_OPND_SVE_Zn0_INDEX, /* Zn[index], bits [9:5]. */ 1003 1.1.1.11 christos AARCH64_OPND_SVE_Zn1_17_INDEX, /* Zn[index], bits [9:5,17]. */ 1004 1.1.1.11 christos AARCH64_OPND_SVE_Zn2_18_INDEX, /* Zn[index], bits [9:5,18:17]. */ 1005 1.1.1.11 christos AARCH64_OPND_SVE_Zn3_22_INDEX, /* Zn[index], bits [9:5,18:17,22]. */ 1006 1.1.1.11 christos AARCH64_OPND_SVE_Zd0_INDEX, /* Zn[index], bits [4:0]. */ 1007 1.1.1.11 christos AARCH64_OPND_SVE_Zd1_17_INDEX, /* Zn[index], bits [4:0,17]. */ 1008 1.1.1.11 christos AARCH64_OPND_SVE_Zd2_18_INDEX, /* Zn[index], bits [4:0,18:17]. */ 1009 1.1.1.11 christos AARCH64_OPND_SVE_Zd3_22_INDEX, /* Zn[index], bits [4:0,18:17,22]. */ 1010 1.1.1.10 christos AARCH64_OPND_SME_VLxN_10, /* VLx2 or VLx4, in bit 10. */ 1011 1.1.1.10 christos AARCH64_OPND_SME_VLxN_13, /* VLx2 or VLx4, in bit 13. */ 1012 1.1.1.10 christos AARCH64_OPND_SME_ZT0, /* The fixed token zt0/ZT0 (not encoded). */ 1013 1.1.1.10 christos AARCH64_OPND_SME_ZT0_INDEX, /* ZT0[<imm>], bits [14:12]. */ 1014 1.1.1.12 christos AARCH64_OPND_SME_ZT0_INDEX_MUL_VL,/* ZT0[<imm>], bits [13:12]. */ 1015 1.1.1.10 christos AARCH64_OPND_SME_ZT0_LIST, /* { zt0/ZT0 } (not encoded). */ 1016 1.1.1.8 christos AARCH64_OPND_TME_UIMM16, /* TME unsigned 16-bit immediate. */ 1017 1.1.1.7 christos AARCH64_OPND_SM3_IMM2, /* SM3 encodes lane in bits [13, 14]. */ 1018 1.1.1.9 christos AARCH64_OPND_MOPS_ADDR_Rd, /* [Rd]!, in bits [0, 4]. */ 1019 1.1.1.9 christos AARCH64_OPND_MOPS_ADDR_Rs, /* [Rs]!, in bits [16, 20]. */ 1020 1.1.1.9 christos AARCH64_OPND_MOPS_WB_Rn, /* Rn!, in bits [5, 9]. */ 1021 1.1.1.9 christos AARCH64_OPND_CSSC_SIMM8, /* CSSC signed 8-bit immediate. */ 1022 1.1.1.9 christos AARCH64_OPND_CSSC_UIMM8, /* CSSC unsigned 8-bit immediate. */ 1023 1.1.1.10 christos AARCH64_OPND_RCPC3_ADDR_OPT_POSTIND, /* [<Xn|SP>]{, #<imm>}. */ 1024 1.1.1.10 christos AARCH64_OPND_RCPC3_ADDR_OPT_PREIND_WB, /* [<Xn|SP>] or [<Xn|SP>, #<imm>]!. */ 1025 1.1.1.10 christos AARCH64_OPND_RCPC3_ADDR_POSTIND, /* [<Xn|SP>], #<imm>. */ 1026 1.1.1.10 christos AARCH64_OPND_RCPC3_ADDR_PREIND_WB, /* [<Xn|SP>, #<imm>]!. */ 1027 1.1.1.11 christos AARCH64_OPND_RCPC3_ADDR_OFFSET, 1028 1.1 christos }; 1029 1.1 christos 1030 1.1 christos /* Qualifier constrains an operand. It either specifies a variant of an 1031 1.1 christos operand type or limits values available to an operand type. 1032 1.1 christos 1033 1.1.1.11 christos N.B. Order is important. 1034 1.1.1.11 christos Keep aarch64_opnd_qualifiers (opcodes/aarch64-opc.c) synced. */ 1035 1.1 christos 1036 1.1 christos enum aarch64_opnd_qualifier 1037 1.1 christos { 1038 1.1 christos /* Indicating no further qualification on an operand. */ 1039 1.1 christos AARCH64_OPND_QLF_NIL, 1040 1.1 christos 1041 1.1 christos /* Qualifying an operand which is a general purpose (integer) register; 1042 1.1 christos indicating the operand data size or a specific register. */ 1043 1.1 christos AARCH64_OPND_QLF_W, /* Wn, WZR or WSP. */ 1044 1.1 christos AARCH64_OPND_QLF_X, /* Xn, XZR or XSP. */ 1045 1.1 christos AARCH64_OPND_QLF_WSP, /* WSP. */ 1046 1.1 christos AARCH64_OPND_QLF_SP, /* SP. */ 1047 1.1 christos 1048 1.1 christos /* Qualifying an operand which is a floating-point register, a SIMD 1049 1.1 christos vector element or a SIMD vector element list; indicating operand data 1050 1.1 christos size or the size of each SIMD vector element in the case of a SIMD 1051 1.1 christos vector element list. 1052 1.1 christos These qualifiers are also used to qualify an address operand to 1053 1.1 christos indicate the size of data element a load/store instruction is 1054 1.1 christos accessing. 1055 1.1 christos They are also used for the immediate shift operand in e.g. SSHR. Such 1056 1.1 christos a use is only for the ease of operand encoding/decoding and qualifier 1057 1.1 christos sequence matching; such a use should not be applied widely; use the value 1058 1.1 christos constraint qualifiers for immediate operands wherever possible. */ 1059 1.1 christos AARCH64_OPND_QLF_S_B, 1060 1.1 christos AARCH64_OPND_QLF_S_H, 1061 1.1 christos AARCH64_OPND_QLF_S_S, 1062 1.1 christos AARCH64_OPND_QLF_S_D, 1063 1.1 christos AARCH64_OPND_QLF_S_Q, 1064 1.1.1.11 christos /* These type qualifiers have a special meaning in that they mean 2 x 1 byte, 1065 1.1.1.11 christos 4 x 1 byte or 2 x 2 byte are selected by the instruction. Other than that 1066 1.1.1.11 christos they have no difference with AARCH64_OPND_QLF_S_B in encoding. They are 1067 1.1.1.11 christos here purely for syntactical reasons and is an exception from normal 1068 1.1.1.11 christos AArch64 disassembly scheme. */ 1069 1.1.1.11 christos AARCH64_OPND_QLF_S_2B, 1070 1.1.1.7 christos AARCH64_OPND_QLF_S_4B, 1071 1.1.1.8 christos AARCH64_OPND_QLF_S_2H, 1072 1.1 christos 1073 1.1 christos /* Qualifying an operand which is a SIMD vector register or a SIMD vector 1074 1.1 christos register list; indicating register shape. 1075 1.1 christos They are also used for the immediate shift operand in e.g. SSHR. Such 1076 1.1 christos a use is only for the ease of operand encoding/decoding and qualifier 1077 1.1 christos sequence matching; such a use should not be applied widely; use the value 1078 1.1 christos constraint qualifiers for immediate operands wherever possible. */ 1079 1.1.1.7 christos AARCH64_OPND_QLF_V_4B, 1080 1.1 christos AARCH64_OPND_QLF_V_8B, 1081 1.1 christos AARCH64_OPND_QLF_V_16B, 1082 1.1.1.5 christos AARCH64_OPND_QLF_V_2H, 1083 1.1 christos AARCH64_OPND_QLF_V_4H, 1084 1.1 christos AARCH64_OPND_QLF_V_8H, 1085 1.1 christos AARCH64_OPND_QLF_V_2S, 1086 1.1 christos AARCH64_OPND_QLF_V_4S, 1087 1.1 christos AARCH64_OPND_QLF_V_1D, 1088 1.1 christos AARCH64_OPND_QLF_V_2D, 1089 1.1 christos AARCH64_OPND_QLF_V_1Q, 1090 1.1 christos 1091 1.1.1.6 christos AARCH64_OPND_QLF_P_Z, 1092 1.1.1.6 christos AARCH64_OPND_QLF_P_M, 1093 1.1.1.6 christos 1094 1.1.1.7 christos /* Used in scaled signed immediate that are scaled by a Tag granule 1095 1.1.1.7 christos like in stg, st2g, etc. */ 1096 1.1.1.7 christos AARCH64_OPND_QLF_imm_tag, 1097 1.1.1.7 christos 1098 1.1 christos /* Constraint on value. */ 1099 1.1.1.6 christos AARCH64_OPND_QLF_CR, /* CRn, CRm. */ 1100 1.1 christos AARCH64_OPND_QLF_imm_0_7, 1101 1.1 christos AARCH64_OPND_QLF_imm_0_15, 1102 1.1 christos AARCH64_OPND_QLF_imm_0_31, 1103 1.1 christos AARCH64_OPND_QLF_imm_0_63, 1104 1.1 christos AARCH64_OPND_QLF_imm_1_32, 1105 1.1 christos AARCH64_OPND_QLF_imm_1_64, 1106 1.1 christos 1107 1.1 christos /* Indicate whether an AdvSIMD modified immediate operand is shift-zeros 1108 1.1 christos or shift-ones. */ 1109 1.1 christos AARCH64_OPND_QLF_LSL, 1110 1.1 christos AARCH64_OPND_QLF_MSL, 1111 1.1 christos 1112 1.1 christos /* Special qualifier helping retrieve qualifier information during the 1113 1.1 christos decoding time (currently not in use). */ 1114 1.1 christos AARCH64_OPND_QLF_RETRIEVE, 1115 1.1.1.10 christos 1116 1.1.1.10 christos /* Special qualifier used for indicating error in qualifier retrieval. */ 1117 1.1.1.10 christos AARCH64_OPND_QLF_ERR, 1118 1.1.1.11 christos } ATTRIBUTE_PACKED; 1119 1.1 christos 1120 1.1 christos /* Instruction class. */ 1122 1.1 christos 1123 1.1 christos enum aarch64_insn_class 1124 1.1.1.8 christos { 1125 1.1 christos aarch64_misc, 1126 1.1 christos addsub_carry, 1127 1.1 christos addsub_ext, 1128 1.1 christos addsub_imm, 1129 1.1 christos addsub_shift, 1130 1.1 christos asimdall, 1131 1.1 christos asimddiff, 1132 1.1 christos asimdelem, 1133 1.1 christos asimdext, 1134 1.1 christos asimdimm, 1135 1.1 christos asimdins, 1136 1.1 christos asimdmisc, 1137 1.1 christos asimdperm, 1138 1.1 christos asimdsame, 1139 1.1 christos asimdshf, 1140 1.1 christos asimdtbl, 1141 1.1 christos asisddiff, 1142 1.1 christos asisdelem, 1143 1.1 christos asisdlse, 1144 1.1 christos asisdlsep, 1145 1.1 christos asisdlso, 1146 1.1 christos asisdlsop, 1147 1.1 christos asisdmisc, 1148 1.1 christos asisdone, 1149 1.1 christos asisdpair, 1150 1.1 christos asisdsame, 1151 1.1 christos asisdshf, 1152 1.1 christos bitfield, 1153 1.1 christos branch_imm, 1154 1.1 christos branch_reg, 1155 1.1 christos compbranch, 1156 1.1 christos condbranch, 1157 1.1 christos condcmp_imm, 1158 1.1 christos condcmp_reg, 1159 1.1 christos condsel, 1160 1.1 christos cryptoaes, 1161 1.1 christos cryptosha2, 1162 1.1 christos cryptosha3, 1163 1.1 christos dp_1src, 1164 1.1 christos dp_2src, 1165 1.1 christos dp_3src, 1166 1.1 christos exception, 1167 1.1 christos extract, 1168 1.1 christos float2fix, 1169 1.1 christos float2int, 1170 1.1 christos floatccmp, 1171 1.1 christos floatcmp, 1172 1.1 christos floatdp1, 1173 1.1 christos floatdp2, 1174 1.1 christos floatdp3, 1175 1.1 christos floatimm, 1176 1.1.1.12 christos floatsel, 1177 1.1.1.12 christos fprcvtfloat2int, 1178 1.1 christos fprcvtint2float, 1179 1.1 christos ldst_immpost, 1180 1.1 christos ldst_immpre, 1181 1.1.1.6 christos ldst_imm9, /* immpost or immpre */ 1182 1.1 christos ldst_imm10, /* LDRAA/LDRAB */ 1183 1.1 christos ldst_pos, 1184 1.1 christos ldst_regoff, 1185 1.1 christos ldst_unpriv, 1186 1.1 christos ldst_unscaled, 1187 1.1 christos ldstexcl, 1188 1.1 christos ldstnapair_offs, 1189 1.1 christos ldstpair_off, 1190 1.1 christos ldstpair_indexed, 1191 1.1 christos loadlit, 1192 1.1 christos log_imm, 1193 1.1.1.3 christos log_shift, 1194 1.1.1.10 christos lse_atomic, 1195 1.1 christos lse128_atomic, 1196 1.1 christos movewide, 1197 1.1 christos pcreladdr, 1198 1.1.1.10 christos ic_system, 1199 1.1.1.10 christos sme_fp_sd, 1200 1.1.1.9 christos sme_int_sd, 1201 1.1.1.10 christos sme_misc, 1202 1.1.1.9 christos sme_mov, 1203 1.1.1.10 christos sme_ldr, 1204 1.1.1.10 christos sme_psel, 1205 1.1.1.11 christos sme_shift, 1206 1.1.1.10 christos sme_size_12_bh, 1207 1.1.1.10 christos sme_size_12_bhs, 1208 1.1.1.11 christos sme_size_12_hs, 1209 1.1.1.10 christos sme_size_12_b, 1210 1.1.1.10 christos sme_size_22, 1211 1.1.1.10 christos sme_size_22_hsd, 1212 1.1.1.9 christos sme_sz_23, 1213 1.1.1.9 christos sme_str, 1214 1.1.1.9 christos sme_start, 1215 1.1.1.10 christos sme_stop, 1216 1.1.1.10 christos sme2_mov, 1217 1.1.1.6 christos sme2_movaz, 1218 1.1.1.6 christos sve_cpy, 1219 1.1.1.6 christos sve_index, 1220 1.1.1.6 christos sve_limm, 1221 1.1.1.6 christos sve_misc, 1222 1.1.1.6 christos sve_movprfx, 1223 1.1.1.6 christos sve_pred_zm, 1224 1.1.1.6 christos sve_shift_pred, 1225 1.1.1.12 christos sve_shift_unpred, 1226 1.1.1.6 christos sve_size_bh, 1227 1.1.1.6 christos sve_size_bhs, 1228 1.1.1.6 christos sve_size_bhsd, 1229 1.1.1.8 christos sve_size_hsd, 1230 1.1.1.12 christos sve_size_hsd2, 1231 1.1.1.6 christos sve_size_hsd3, 1232 1.1.1.8 christos sve_size_sd, 1233 1.1.1.12 christos sve_size_sd2, 1234 1.1.1.12 christos sve_size_sd3, 1235 1.1.1.8 christos sve_size_sd4, 1236 1.1.1.8 christos sve_size_13, 1237 1.1.1.8 christos sve_shift_tsz_hsd, 1238 1.1.1.8 christos sve_shift_tsz_bhsd, 1239 1.1 christos sve_size_tsz_bhs, 1240 1.1.1.7 christos testbranch, 1241 1.1.1.7 christos cryptosm3, 1242 1.1.1.7 christos cryptosm4, 1243 1.1.1.8 christos dotproduct, 1244 1.1.1.9 christos bfloat16, 1245 1.1.1.10 christos cssc, 1246 1.1.1.10 christos gcs, 1247 1.1.1.10 christos the, 1248 1.1.1.10 christos sve2_urqvs, 1249 1.1.1.11 christos sve_index1, 1250 1.1.1.11 christos rcpc3, 1251 1.1.1.11 christos lut, 1252 1.1 christos last_iclass = lut 1253 1.1 christos }; 1254 1.1 christos 1255 1.1 christos /* Opcode enumerators. */ 1256 1.1 christos 1257 1.1 christos enum aarch64_op 1258 1.1 christos { 1259 1.1 christos OP_NIL, 1260 1.1 christos OP_STRB_POS, 1261 1.1 christos OP_LDRB_POS, 1262 1.1 christos OP_LDRSB_POS, 1263 1.1 christos OP_STRH_POS, 1264 1.1 christos OP_LDRH_POS, 1265 1.1 christos OP_LDRSH_POS, 1266 1.1 christos OP_STR_POS, 1267 1.1 christos OP_LDR_POS, 1268 1.1 christos OP_STRF_POS, 1269 1.1 christos OP_LDRF_POS, 1270 1.1 christos OP_LDRSW_POS, 1271 1.1 christos OP_PRFM_POS, 1272 1.1 christos 1273 1.1 christos OP_STURB, 1274 1.1 christos OP_LDURB, 1275 1.1 christos OP_LDURSB, 1276 1.1 christos OP_STURH, 1277 1.1 christos OP_LDURH, 1278 1.1 christos OP_LDURSH, 1279 1.1 christos OP_STUR, 1280 1.1 christos OP_LDUR, 1281 1.1 christos OP_STURV, 1282 1.1 christos OP_LDURV, 1283 1.1 christos OP_LDURSW, 1284 1.1 christos OP_PRFUM, 1285 1.1 christos 1286 1.1 christos OP_LDR_LIT, 1287 1.1 christos OP_LDRV_LIT, 1288 1.1 christos OP_LDRSW_LIT, 1289 1.1 christos OP_PRFM_LIT, 1290 1.1 christos 1291 1.1 christos OP_ADD, 1292 1.1 christos OP_B, 1293 1.1 christos OP_BL, 1294 1.1 christos 1295 1.1 christos OP_MOVN, 1296 1.1 christos OP_MOVZ, 1297 1.1 christos OP_MOVK, 1298 1.1 christos 1299 1.1 christos OP_MOV_IMM_LOG, /* MOV alias for moving bitmask immediate. */ 1300 1.1 christos OP_MOV_IMM_WIDE, /* MOV alias for moving wide immediate. */ 1301 1.1 christos OP_MOV_IMM_WIDEN, /* MOV alias for moving wide immediate (negated). */ 1302 1.1 christos 1303 1.1 christos OP_MOV_V, /* MOV alias for moving vector register. */ 1304 1.1 christos 1305 1.1 christos OP_ASR_IMM, 1306 1.1 christos OP_LSR_IMM, 1307 1.1 christos OP_LSL_IMM, 1308 1.1 christos 1309 1.1 christos OP_BIC, 1310 1.1 christos 1311 1.1 christos OP_UBFX, 1312 1.1 christos OP_BFXIL, 1313 1.1 christos OP_SBFX, 1314 1.1 christos OP_SBFIZ, 1315 1.1.1.5 christos OP_BFI, 1316 1.1 christos OP_BFC, /* ARMv8.2. */ 1317 1.1 christos OP_UBFIZ, 1318 1.1 christos OP_UXTB, 1319 1.1 christos OP_UXTH, 1320 1.1 christos OP_UXTW, 1321 1.1 christos 1322 1.1 christos OP_CINC, 1323 1.1 christos OP_CINV, 1324 1.1 christos OP_CNEG, 1325 1.1 christos OP_CSET, 1326 1.1 christos OP_CSETM, 1327 1.1 christos 1328 1.1 christos OP_FCVT, 1329 1.1 christos OP_FCVTN, 1330 1.1 christos OP_FCVTN2, 1331 1.1 christos OP_FCVTL, 1332 1.1 christos OP_FCVTL2, 1333 1.1 christos OP_FCVTXN_S, /* Scalar version. */ 1334 1.1 christos 1335 1.1 christos OP_ROR_IMM, 1336 1.1 christos 1337 1.1 christos OP_SXTL, 1338 1.1 christos OP_SXTL2, 1339 1.1 christos OP_UXTL, 1340 1.1 christos OP_UXTL2, 1341 1.1.1.6 christos 1342 1.1.1.10 christos OP_MOV_P_P, 1343 1.1.1.6 christos OP_MOV_PN_PN, 1344 1.1.1.6 christos OP_MOV_Z_P_Z, 1345 1.1.1.6 christos OP_MOV_Z_V, 1346 1.1.1.6 christos OP_MOV_Z_Z, 1347 1.1.1.6 christos OP_MOV_Z_Zi, 1348 1.1.1.6 christos OP_MOVM_P_P_P, 1349 1.1.1.6 christos OP_MOVS_P_P, 1350 1.1.1.6 christos OP_MOVZS_P_P_P, 1351 1.1.1.6 christos OP_MOVZ_P_P_P, 1352 1.1.1.6 christos OP_NOTS_P_P_P_Z, 1353 1.1.1.6 christos OP_NOT_P_P_P_Z, 1354 1.1.1.6 christos 1355 1.1.1.6 christos OP_FCMLA_ELEM, /* ARMv8.3, indexed element version. */ 1356 1.1 christos 1357 1.1 christos OP_TOTAL_NUM, /* Pseudo. */ 1358 1.1 christos }; 1359 1.1.1.7 christos 1360 1.1.1.7 christos /* Error types. */ 1361 1.1.1.7 christos enum err_type 1362 1.1.1.7 christos { 1363 1.1.1.7 christos ERR_OK, 1364 1.1.1.7 christos ERR_UND, 1365 1.1.1.7 christos ERR_UNP, 1366 1.1.1.7 christos ERR_NYI, 1367 1.1.1.7 christos ERR_VFI, 1368 1.1.1.7 christos ERR_NR_ENTRIES 1369 1.1.1.7 christos }; 1370 1.1 christos 1371 1.1.1.10 christos /* Maximum number of operands an instruction can have. */ 1372 1.1 christos #define AARCH64_MAX_OPND_NUM 7 1373 1.1 christos /* Maximum number of qualifier sequences an instruction can have. */ 1374 1.1.1.11 christos #define AARCH64_MAX_QLF_SEQ_NUM 10 1375 1.1.1.11 christos /* Operand qualifier typedef */ 1376 1.1 christos typedef enum aarch64_opnd_qualifier aarch64_opnd_qualifier_t; 1377 1.1 christos /* Operand qualifier sequence typedef. */ 1378 1.1 christos typedef aarch64_opnd_qualifier_t \ 1379 1.1 christos aarch64_opnd_qualifier_seq_t [AARCH64_MAX_OPND_NUM]; 1380 1.1 christos 1381 1.1.1.9 christos /* FIXME: improve the efficiency. */ 1382 1.1 christos static inline bool 1383 1.1 christos empty_qualifier_sequence_p (const aarch64_opnd_qualifier_t *qualifiers) 1384 1.1 christos { 1385 1.1 christos int i; 1386 1.1 christos for (i = 0; i < AARCH64_MAX_OPND_NUM; ++i) 1387 1.1.1.9 christos if (qualifiers[i] != AARCH64_OPND_QLF_NIL) 1388 1.1.1.9 christos return false; 1389 1.1 christos return true; 1390 1.1 christos } 1391 1.1.1.7 christos 1392 1.1.1.7 christos /* Forward declare error reporting type. */ 1393 1.1.1.7 christos typedef struct aarch64_operand_error aarch64_operand_error; 1394 1.1.1.7 christos /* Forward declare instruction sequence type. */ 1395 1.1.1.7 christos typedef struct aarch64_instr_sequence aarch64_instr_sequence; 1396 1.1.1.7 christos /* Forward declare instruction definition. */ 1397 1.1.1.7 christos typedef struct aarch64_inst aarch64_inst; 1398 1.1 christos 1399 1.1 christos /* This structure holds information for a particular opcode. */ 1400 1.1 christos 1401 1.1 christos struct aarch64_opcode 1402 1.1 christos { 1403 1.1 christos /* The name of the mnemonic. */ 1404 1.1 christos const char *name; 1405 1.1 christos 1406 1.1 christos /* The opcode itself. Those bits which will be filled in with 1407 1.1 christos operands are zeroes. */ 1408 1.1 christos aarch64_insn opcode; 1409 1.1 christos 1410 1.1 christos /* The opcode mask. This is used by the disassembler. This is a 1411 1.1 christos mask containing ones indicating those bits which must match the 1412 1.1 christos opcode field, and zeroes indicating those bits which need not 1413 1.1 christos match (and are presumably filled in by operands). */ 1414 1.1 christos aarch64_insn mask; 1415 1.1 christos 1416 1.1 christos /* Instruction class. */ 1417 1.1 christos enum aarch64_insn_class iclass; 1418 1.1 christos 1419 1.1 christos /* Enumerator identifier. */ 1420 1.1 christos enum aarch64_op op; 1421 1.1 christos 1422 1.1 christos /* Which architecture variant provides this instruction. */ 1423 1.1 christos const aarch64_feature_set *avariant; 1424 1.1 christos 1425 1.1 christos /* An array of operand codes. Each code is an index into the 1426 1.1 christos operand table. They appear in the order which the operands must 1427 1.1 christos appear in assembly code, and are terminated by a zero. */ 1428 1.1 christos enum aarch64_opnd operands[AARCH64_MAX_OPND_NUM]; 1429 1.1 christos 1430 1.1 christos /* A list of operand qualifier code sequence. Each operand qualifier 1431 1.1 christos code qualifies the corresponding operand code. Each operand 1432 1.1 christos qualifier sequence specifies a valid opcode variant and related 1433 1.1 christos constraint on operands. */ 1434 1.1 christos aarch64_opnd_qualifier_seq_t qualifiers_list[AARCH64_MAX_QLF_SEQ_NUM]; 1435 1.1 christos 1436 1.1.1.7 christos /* Flags providing information about this instruction */ 1437 1.1.1.7 christos uint64_t flags; 1438 1.1.1.7 christos 1439 1.1.1.7 christos /* Extra constraints on the instruction that the verifier checks. */ 1440 1.1.1.5 christos uint32_t constraints; 1441 1.1.1.6 christos 1442 1.1.1.6 christos /* If nonzero, this operand and operand 0 are both registers and 1443 1.1.1.6 christos are required to have the same register number. */ 1444 1.1.1.6 christos unsigned char tied_operand; 1445 1.1.1.5 christos 1446 1.1.1.7 christos /* If non-NULL, a function to verify that a given instruction is valid. */ 1447 1.1.1.9 christos enum err_type (* verifier) (const struct aarch64_inst *, const aarch64_insn, 1448 1.1.1.7 christos bfd_vma, bool, aarch64_operand_error *, 1449 1.1 christos struct aarch64_instr_sequence *); 1450 1.1 christos }; 1451 1.1 christos 1452 1.1 christos typedef struct aarch64_opcode aarch64_opcode; 1453 1.1 christos 1454 1.1.1.9 christos /* Table describing all the AArch64 opcodes. */ 1455 1.1 christos extern const aarch64_opcode aarch64_opcode_table[]; 1456 1.1 christos 1457 1.1 christos /* Opcode flags. */ 1458 1.1 christos #define F_ALIAS (1 << 0) 1459 1.1 christos #define F_HAS_ALIAS (1 << 1) 1460 1.1 christos /* Disassembly preference priority 1-3 (the larger the higher). If nothing 1461 1.1 christos is specified, it is the priority 0 by default, i.e. the lowest priority. */ 1462 1.1 christos #define F_P1 (1 << 2) 1463 1.1 christos #define F_P2 (2 << 2) 1464 1.1 christos #define F_P3 (3 << 2) 1465 1.1 christos /* Flag an instruction that is truly conditional executed, e.g. b.cond. */ 1466 1.1 christos #define F_COND (1 << 4) 1467 1.1 christos /* Instruction has the field of 'sf'. */ 1468 1.1 christos #define F_SF (1 << 5) 1469 1.1 christos /* Instruction has the field of 'size:Q'. */ 1470 1.1 christos #define F_SIZEQ (1 << 6) 1471 1.1 christos /* Floating-point instruction has the field of 'type'. */ 1472 1.1 christos #define F_FPTYPE (1 << 7) 1473 1.1 christos /* AdvSIMD scalar instruction has the field of 'size'. */ 1474 1.1 christos #define F_SSIZE (1 << 8) 1475 1.1 christos /* AdvSIMD vector register arrangement specifier encoded in "imm5<3:0>:Q". */ 1476 1.1 christos #define F_T (1 << 9) 1477 1.1 christos /* Size of GPR operand in AdvSIMD instructions encoded in Q. */ 1478 1.1 christos #define F_GPRSIZE_IN_Q (1 << 10) 1479 1.1 christos /* Size of Rt load signed instruction encoded in opc[0], i.e. bit 22. */ 1480 1.1 christos #define F_LDS_SIZE (1 << 11) 1481 1.1 christos /* Optional operand; assume maximum of 1 operand can be optional. */ 1482 1.1 christos #define F_OPD0_OPT (1 << 12) 1483 1.1 christos #define F_OPD1_OPT (2 << 12) 1484 1.1 christos #define F_OPD2_OPT (3 << 12) 1485 1.1 christos #define F_OPD3_OPT (4 << 12) 1486 1.1 christos #define F_OPD4_OPT (5 << 12) 1487 1.1 christos /* Default value for the optional operand when omitted from the assembly. */ 1488 1.1 christos #define F_DEFAULT(X) (((X) & 0x1f) << 15) 1489 1.1 christos /* Instruction that is an alias of another instruction needs to be 1490 1.1 christos encoded/decoded by converting it to/from the real form, followed by 1491 1.1 christos the encoding/decoding according to the rules of the real opcode. 1492 1.1 christos This compares to the direct coding using the alias's information. 1493 1.1 christos N.B. this flag requires F_ALIAS to be used together. */ 1494 1.1 christos #define F_CONV (1 << 20) 1495 1.1 christos /* Use together with F_ALIAS to indicate an alias opcode is a programmer 1496 1.1 christos friendly pseudo instruction available only in the assembly code (thus will 1497 1.1 christos not show up in the disassembly). */ 1498 1.1 christos #define F_PSEUDO (1 << 21) 1499 1.1 christos /* Instruction has miscellaneous encoding/decoding rules. */ 1500 1.1 christos #define F_MISC (1 << 22) 1501 1.1 christos /* Instruction has the field of 'N'; used in conjunction with F_SF. */ 1502 1.1 christos #define F_N (1 << 23) 1503 1.1 christos /* Opcode dependent field. */ 1504 1.1.1.3 christos #define F_OD(X) (((X) & 0x7) << 24) 1505 1.1.1.3 christos /* Instruction has the field of 'sz'. */ 1506 1.1.1.6 christos #define F_LSE_SZ (1 << 27) 1507 1.1.1.6 christos /* Require an exact qualifier match, even for NIL qualifiers. */ 1508 1.1.1.7 christos #define F_STRICT (1ULL << 28) 1509 1.1.1.7 christos /* This system instruction is used to read system registers. */ 1510 1.1.1.7 christos #define F_SYS_READ (1ULL << 29) 1511 1.1.1.7 christos /* This system instruction is used to write system registers. */ 1512 1.1.1.7 christos #define F_SYS_WRITE (1ULL << 30) 1513 1.1.1.7 christos /* This instruction has an extra constraint on it that imposes a requirement on 1514 1.1.1.7 christos subsequent instructions. */ 1515 1.1.1.10 christos #define F_SCAN (1ULL << 31) 1516 1.1.1.10 christos /* Instruction takes a pair of optional operands. If we specify the Nth operand 1517 1.1.1.10 christos to be optional, then we also implicitly specify (N+1)th operand to also be 1518 1.1.1.10 christos optional. */ 1519 1.1.1.10 christos #define F_OPD_PAIR_OPT (1ULL << 32) 1520 1.1.1.10 christos /* This instruction does not allow the full range of values that the 1521 1.1.1.12 christos width of fields in the assembler instruction would theoretically 1522 1.1.1.10 christos allow. This impacts the constraints on assembly but yields no 1523 1.1.1.10 christos impact on disassembly. */ 1524 1.1.1.10 christos #define F_OPD_NARROW (1ULL << 33) 1525 1.1.1.10 christos /* For the instruction with size[22:23] field. */ 1526 1.1.1.10 christos #define F_OPD_SIZE (1ULL << 34) 1527 1.1.1.10 christos /* RCPC3 instruction has the field of 'size'. */ 1528 1.1.1.11 christos #define F_RCPC3_SIZE (1ULL << 35) 1529 1.1.1.11 christos /* This instruction need VGx2 or VGx4 mandatorily in the operand passed to 1530 1.1.1.11 christos assembler. */ 1531 1.1.1.11 christos #define F_VG_REQ (1ULL << 36) 1532 1.1.1.11 christos 1533 1.1.1.11 christos /* 4-bit flag field to indicate subclass of instructions. 1534 1.1.1.11 christos Note the overlap between the set of subclass flags in each logical category 1535 1.1.1.11 christos (F_LDST_*, F_ARITH_*, F_BRANCH_* etc.); The usage of flags as 1536 1.1.1.11 christos iclass-specific enums is intentional. */ 1537 1.1.1.11 christos #define F_SUBCLASS (15ULL << 37) 1538 1.1.1.11 christos 1539 1.1.1.11 christos #define F_LDST_LOAD (1ULL << 37) 1540 1.1.1.11 christos #define F_LDST_STORE (2ULL << 37) 1541 1.1.1.11 christos /* Subclasses to denote add, sub and mov insns. */ 1542 1.1.1.11 christos #define F_ARITH_ADD (1ULL << 37) 1543 1.1.1.11 christos #define F_ARITH_SUB (2ULL << 37) 1544 1.1.1.11 christos #define F_ARITH_MOV (3ULL << 37) 1545 1.1.1.11 christos /* Subclasses to denote call and ret insns. */ 1546 1.1.1.11 christos #define F_BRANCH_CALL (1ULL << 37) 1547 1.1.1.11 christos #define F_BRANCH_RET (2ULL << 37) 1548 1.1.1.11 christos /* Subclass to denote that only tag update is involved. */ 1549 1.1.1.11 christos #define F_DP_TAG_ONLY (1ULL << 37) 1550 1.1.1.11 christos 1551 1.1.1.12 christos #define F_SUBCLASS_OTHER (F_SUBCLASS) 1552 1.1.1.12 christos 1553 1.1.1.12 christos /* For LSFE instructions with size[30:31] field. */ 1554 1.1.1.12 christos #define F_LSFE_SZ (1ULL << 41) 1555 1.1.1.12 christos 1556 1.1.1.12 christos /* When parsing immediate values, register names should not be misinterpreted 1557 1.1.1.12 christos as symbols. However, for backwards compatibility we need to permit some 1558 1.1.1.12 christos newer register names within older instructions. These flags specify which 1559 1.1.1.12 christos register names are invalid immediate value, and are required for all 1560 1.1.1.12 christos instructions with immediate operands (and are otherwise ignored). */ 1561 1.1.1.12 christos #define F_INVALID_IMM_SYMS (3ULL << 42) 1562 1.1.1.12 christos 1563 1.1.1.12 christos /* Any GP or SIMD register except WSP/SP. */ 1564 1.1.1.12 christos #define F_INVALID_IMM_SYMS_1 (1ULL << 42) 1565 1.1.1.12 christos 1566 1.1.1.12 christos /* As above, plus WSP/SP, and Z and P registers. */ 1567 1.1.1.12 christos #define F_INVALID_IMM_SYMS_2 (2ULL << 42) 1568 1.1.1.12 christos 1569 1.1.1.12 christos /* As above, plus PN registers. */ 1570 1.1.1.12 christos #define F_INVALID_IMM_SYMS_3 (3ULL << 42) 1571 1.1.1.12 christos 1572 1.1.1.7 christos /* Next bit is 44. */ 1573 1.1.1.7 christos 1574 1.1.1.7 christos /* Instruction constraints. */ 1575 1.1.1.7 christos /* This instruction has a predication constraint on the instruction at PC+4. */ 1576 1.1.1.7 christos #define C_SCAN_MOVPRFX (1U << 0) 1577 1.1.1.7 christos /* This instruction's operation width is determined by the operand with the 1578 1.1.1.7 christos largest element size. */ 1579 1.1.1.9 christos #define C_MAX_ELEM (1U << 1) 1580 1.1.1.9 christos #define C_SCAN_MOPS_P (1U << 2) 1581 1.1.1.9 christos #define C_SCAN_MOPS_M (2U << 2) 1582 1.1.1.9 christos #define C_SCAN_MOPS_E (3U << 2) 1583 1.1.1.9 christos #define C_SCAN_MOPS_PME (3U << 2) 1584 1.1 christos /* Next bit is 4. */ 1585 1.1.1.9 christos 1586 1.1 christos static inline bool 1587 1.1 christos alias_opcode_p (const aarch64_opcode *opcode) 1588 1.1.1.9 christos { 1589 1.1 christos return (opcode->flags & F_ALIAS) != 0; 1590 1.1 christos } 1591 1.1.1.9 christos 1592 1.1 christos static inline bool 1593 1.1 christos opcode_has_alias (const aarch64_opcode *opcode) 1594 1.1.1.9 christos { 1595 1.1 christos return (opcode->flags & F_HAS_ALIAS) != 0; 1596 1.1 christos } 1597 1.1 christos 1598 1.1 christos /* Priority for disassembling preference. */ 1599 1.1 christos static inline int 1600 1.1 christos opcode_priority (const aarch64_opcode *opcode) 1601 1.1 christos { 1602 1.1 christos return (opcode->flags >> 2) & 0x3; 1603 1.1 christos } 1604 1.1.1.9 christos 1605 1.1 christos static inline bool 1606 1.1 christos pseudo_opcode_p (const aarch64_opcode *opcode) 1607 1.1.1.9 christos { 1608 1.1 christos return (opcode->flags & F_PSEUDO) != 0lu; 1609 1.1 christos } 1610 1.1.1.11 christos 1611 1.1.1.11 christos /* Whether the opcode has the specific subclass flag. 1612 1.1.1.11 christos N.B. The overlap between F_LDST_*, F_ARITH_*, and F_BRANCH_* etc. subclass 1613 1.1.1.11 christos flags means that the callers of this function have the responsibility of 1614 1.1.1.11 christos checking for the flags appropriate for the specific iclass. */ 1615 1.1.1.11 christos static inline bool 1616 1.1.1.11 christos aarch64_opcode_subclass_p (const aarch64_opcode *opcode, uint64_t flag) 1617 1.1.1.11 christos { 1618 1.1.1.11 christos return ((opcode->flags & F_SUBCLASS) == flag); 1619 1.1.1.11 christos } 1620 1.1.1.10 christos 1621 1.1.1.10 christos /* Deal with two possible scenarios: If F_OP_PAIR_OPT not set, as is the case 1622 1.1.1.10 christos by default, F_OPDn_OPT must equal IDX + 1, else F_OPDn_OPT must be in range 1623 1.1.1.9 christos [IDX, IDX + 1]. */ 1624 1.1 christos static inline bool 1625 1.1 christos optional_operand_p (const aarch64_opcode *opcode, unsigned int idx) 1626 1.1.1.10 christos { 1627 1.1.1.10 christos if (opcode->flags & F_OPD_PAIR_OPT) 1628 1.1.1.10 christos return (((opcode->flags >> 12) & 0x7) == idx 1629 1.1.1.9 christos || ((opcode->flags >> 12) & 0x7) == idx + 1); 1630 1.1 christos return ((opcode->flags >> 12) & 0x7) == idx + 1; 1631 1.1 christos } 1632 1.1 christos 1633 1.1 christos static inline aarch64_insn 1634 1.1 christos get_optional_operand_default_value (const aarch64_opcode *opcode) 1635 1.1 christos { 1636 1.1 christos return (opcode->flags >> 15) & 0x1f; 1637 1.1 christos } 1638 1.1 christos 1639 1.1 christos static inline unsigned int 1640 1.1 christos get_opcode_dependent_value (const aarch64_opcode *opcode) 1641 1.1 christos { 1642 1.1 christos return (opcode->flags >> 24) & 0x7; 1643 1.1 christos } 1644 1.1.1.9 christos 1645 1.1.1.11 christos static inline bool 1646 1.1.1.11 christos get_opcode_dependent_vg_status (const aarch64_opcode *opcode) 1647 1.1.1.11 christos { 1648 1.1.1.11 christos return (opcode->flags >> 36) & 0x1; 1649 1.1.1.11 christos } 1650 1.1.1.11 christos 1651 1.1 christos static inline bool 1652 1.1 christos opcode_has_special_coder (const aarch64_opcode *opcode) 1653 1.1.1.3 christos { 1654 1.1.1.10 christos return (opcode->flags & (F_SF | F_LSE_SZ | F_SIZEQ | F_FPTYPE | F_SSIZE | F_T 1655 1.1.1.12 christos | F_GPRSIZE_IN_Q | F_LDS_SIZE | F_MISC | F_N | F_COND 1656 1.1 christos | F_OPD_SIZE | F_RCPC3_SIZE | F_LSFE_SZ )) != 0; 1657 1.1 christos } 1658 1.1 christos 1659 1.1 christos struct aarch64_name_value_pair 1661 1.1 christos { 1662 1.1 christos const char * name; 1663 1.1 christos aarch64_insn value; 1664 1.1 christos }; 1665 1.1 christos 1666 1.1.1.9 christos extern const struct aarch64_name_value_pair aarch64_operand_modifiers []; 1667 1.1 christos extern const struct aarch64_name_value_pair aarch64_barrier_options [16]; 1668 1.1.1.5 christos extern const struct aarch64_name_value_pair aarch64_barrier_dsb_nxs_options [4]; 1669 1.1 christos extern const struct aarch64_name_value_pair aarch64_prfops [32]; 1670 1.1.1.8 christos extern const struct aarch64_name_value_pair aarch64_hint_options []; 1671 1.1.1.8 christos 1672 1.1 christos #define AARCH64_MAX_SYSREG_NAME_LEN 32 1673 1.1 christos 1674 1.1.1.2 christos typedef struct 1675 1.1.1.2 christos { 1676 1.1.1.2 christos const char * name; 1677 1.1.1.8 christos aarch64_insn value; 1678 1.1.1.8 christos uint32_t flags; 1679 1.1.1.8 christos 1680 1.1.1.8 christos /* A set of features, all of which are required for this system register to be 1681 1.1.1.2 christos available. */ 1682 1.1.1.2 christos aarch64_feature_set features; 1683 1.1.1.2 christos } aarch64_sys_reg; 1684 1.1.1.2 christos 1685 1.1.1.9 christos extern const aarch64_sys_reg aarch64_sys_regs []; 1686 1.1.1.10 christos extern const aarch64_sys_reg aarch64_pstatefields []; 1687 1.1.1.10 christos extern bool aarch64_sys_reg_deprecated_p (const uint32_t); 1688 1.1.1.9 christos extern bool aarch64_sys_reg_128bit_p (const uint32_t); 1689 1.1.1.9 christos extern bool aarch64_sys_reg_alias_p (const uint32_t); 1690 1.1.1.2 christos extern bool aarch64_pstatefield_supported_p (const aarch64_feature_set, 1691 1.1.1.2 christos const aarch64_sys_reg *); 1692 1.1.1.2 christos 1693 1.1.1.5 christos typedef struct 1694 1.1 christos { 1695 1.1.1.5 christos const char *name; 1696 1.1.1.10 christos uint32_t value; 1697 1.1.1.10 christos uint32_t flags ; 1698 1.1.1.10 christos 1699 1.1.1.10 christos /* A set of features, all of which are required for this system instruction to be 1700 1.1 christos available. */ 1701 1.1 christos aarch64_feature_set features; 1702 1.1.1.9 christos } aarch64_sys_ins_reg; 1703 1.1.1.9 christos 1704 1.1.1.5 christos extern bool aarch64_sys_ins_reg_has_xt (const aarch64_sys_ins_reg *); 1705 1.1.1.10 christos extern bool 1706 1.1.1.10 christos aarch64_sys_ins_reg_supported_p (const aarch64_feature_set, 1707 1.1.1.5 christos const char *reg_name, 1708 1.1 christos uint32_t, const aarch64_feature_set *); 1709 1.1 christos 1710 1.1 christos extern const aarch64_sys_ins_reg aarch64_sys_regs_ic []; 1711 1.1 christos extern const aarch64_sys_ins_reg aarch64_sys_regs_dc []; 1712 1.1.1.7 christos extern const aarch64_sys_ins_reg aarch64_sys_regs_at []; 1713 1.1 christos extern const aarch64_sys_ins_reg aarch64_sys_regs_tlbi []; 1714 1.1 christos extern const aarch64_sys_ins_reg aarch64_sys_regs_sr []; 1715 1.1 christos 1716 1.1 christos /* Shift/extending operator kinds. 1717 1.1 christos N.B. order is important; keep aarch64_operand_modifiers synced. */ 1718 1.1 christos enum aarch64_modifier_kind 1719 1.1 christos { 1720 1.1 christos AARCH64_MOD_NONE, 1721 1.1 christos AARCH64_MOD_MSL, 1722 1.1 christos AARCH64_MOD_ROR, 1723 1.1 christos AARCH64_MOD_ASR, 1724 1.1 christos AARCH64_MOD_LSR, 1725 1.1 christos AARCH64_MOD_LSL, 1726 1.1 christos AARCH64_MOD_UXTB, 1727 1.1 christos AARCH64_MOD_UXTH, 1728 1.1 christos AARCH64_MOD_UXTW, 1729 1.1 christos AARCH64_MOD_UXTX, 1730 1.1 christos AARCH64_MOD_SXTB, 1731 1.1 christos AARCH64_MOD_SXTH, 1732 1.1.1.6 christos AARCH64_MOD_SXTW, 1733 1.1.1.6 christos AARCH64_MOD_SXTX, 1734 1.1 christos AARCH64_MOD_MUL, 1735 1.1 christos AARCH64_MOD_MUL_VL, 1736 1.1.1.9 christos }; 1737 1.1 christos 1738 1.1 christos bool 1739 1.1 christos aarch64_extend_operator_p (enum aarch64_modifier_kind); 1740 1.1 christos 1741 1.1 christos enum aarch64_modifier_kind 1742 1.1 christos aarch64_get_operand_modifier (const struct aarch64_name_value_pair *); 1743 1.1 christos /* Condition. */ 1744 1.1 christos 1745 1.1 christos typedef struct 1746 1.1 christos { 1747 1.1.1.6 christos /* A list of names with the first one as the disassembly preference; 1748 1.1 christos terminated by NULL if fewer than 3. */ 1749 1.1 christos const char *names[4]; 1750 1.1 christos aarch64_insn value; 1751 1.1 christos } aarch64_cond; 1752 1.1 christos 1753 1.1 christos extern const aarch64_cond aarch64_conds[16]; 1754 1.1 christos 1755 1.1 christos const aarch64_cond* get_cond_from_value (aarch64_insn value); 1756 1.1.1.10 christos const aarch64_cond* get_inverted_cond (const aarch64_cond *cond); 1757 1.1.1.10 christos 1758 1.1.1.10 christos /* Information about a reference to part of ZA. */ 1760 1.1.1.10 christos struct aarch64_indexed_za 1761 1.1.1.10 christos { 1762 1.1.1.10 christos /* Which tile is being accessed. Unused (and 0) for an index into ZA. */ 1763 1.1.1.10 christos int regno; 1764 1.1.1.10 christos 1765 1.1.1.10 christos struct 1766 1.1.1.10 christos { 1767 1.1.1.10 christos /* The 32-bit index register. */ 1768 1.1.1.10 christos int regno; 1769 1.1.1.10 christos 1770 1.1.1.10 christos /* The first (or only) immediate offset. */ 1771 1.1.1.10 christos int64_t imm; 1772 1.1.1.10 christos 1773 1.1.1.10 christos /* The last immediate offset minus the first immediate offset. 1774 1.1.1.10 christos Unlike the range size, this is guaranteed not to overflow 1775 1.1.1.10 christos when the end offset > the start offset. */ 1776 1.1.1.10 christos uint64_t countm1; 1777 1.1.1.10 christos } index; 1778 1.1.1.10 christos 1779 1.1.1.10 christos /* The vector group size, or 0 if none. */ 1780 1.1.1.10 christos unsigned group_size : 8; 1781 1.1.1.10 christos 1782 1.1.1.10 christos /* True if a tile access is vertical, false if it is horizontal. 1783 1.1.1.10 christos Unused (and 0) for an index into ZA. */ 1784 1.1.1.10 christos unsigned v : 1; 1785 1.1.1.10 christos }; 1786 1.1.1.10 christos 1787 1.1.1.10 christos /* Information about a list of registers. */ 1788 1.1.1.10 christos struct aarch64_reglist 1789 1.1.1.10 christos { 1790 1.1.1.10 christos unsigned first_regno : 8; 1791 1.1.1.10 christos unsigned num_regs : 8; 1792 1.1.1.10 christos /* The difference between the nth and the n+1th register. */ 1793 1.1.1.10 christos unsigned stride : 8; 1794 1.1.1.10 christos /* 1 if it is a list of reg element. */ 1795 1.1.1.10 christos unsigned has_index : 1; 1796 1.1.1.10 christos /* Lane index; valid only when has_index is 1. */ 1797 1.1 christos int64_t index; 1798 1.1 christos }; 1799 1.1 christos 1800 1.1 christos /* Structure representing an operand. */ 1801 1.1 christos 1802 1.1 christos struct aarch64_opnd_info 1803 1.1 christos { 1804 1.1 christos enum aarch64_opnd type; 1805 1.1 christos aarch64_opnd_qualifier_t qualifier; 1806 1.1 christos int idx; 1807 1.1 christos 1808 1.1 christos union 1809 1.1 christos { 1810 1.1 christos struct 1811 1.1 christos { 1812 1.1 christos unsigned regno; 1813 1.1.1.5 christos } reg; 1814 1.1.1.5 christos struct 1815 1.1 christos { 1816 1.1 christos unsigned int regno; 1817 1.1.1.10 christos int64_t index; 1818 1.1 christos } reglane; 1819 1.1 christos /* e.g. LVn. */ 1820 1.1 christos struct aarch64_reglist reglist; 1821 1.1 christos /* e.g. immediate or pc relative address offset. */ 1822 1.1 christos struct 1823 1.1 christos { 1824 1.1 christos int64_t value; 1825 1.1 christos unsigned is_fp : 1; 1826 1.1 christos } imm; 1827 1.1 christos /* e.g. address in STR (register offset). */ 1828 1.1 christos struct 1829 1.1 christos { 1830 1.1 christos unsigned base_regno; 1831 1.1 christos struct 1832 1.1 christos { 1833 1.1 christos union 1834 1.1 christos { 1835 1.1 christos int imm; 1836 1.1 christos unsigned regno; 1837 1.1 christos }; 1838 1.1 christos unsigned is_reg; 1839 1.1 christos } offset; 1840 1.1 christos unsigned pcrel : 1; /* PC-relative. */ 1841 1.1 christos unsigned writeback : 1; 1842 1.1.1.7 christos unsigned preind : 1; /* Pre-indexed. */ 1843 1.1.1.7 christos unsigned postind : 1; /* Post-indexed. */ 1844 1.1.1.7 christos } addr; 1845 1.1.1.7 christos 1846 1.1.1.7 christos struct 1847 1.1.1.7 christos { 1848 1.1.1.7 christos /* The encoding of the system register. */ 1849 1.1.1.7 christos aarch64_insn value; 1850 1.1.1.7 christos 1851 1.1.1.7 christos /* The system register flags. */ 1852 1.1.1.9 christos uint32_t flags; 1853 1.1.1.10 christos } sysreg; 1854 1.1.1.9 christos 1855 1.1 christos /* ZA tile vector, e.g. <ZAn><HV>.D[<Wv>{, <imm>}] */ 1856 1.1 christos struct aarch64_indexed_za indexed_za; 1857 1.1 christos 1858 1.1 christos const aarch64_cond *cond; 1859 1.1 christos /* The encoding of the PSTATE field. */ 1860 1.1.1.5 christos aarch64_insn pstatefield; 1861 1.1 christos const aarch64_sys_ins_reg *sysins_op; 1862 1.1 christos const struct aarch64_name_value_pair *barrier; 1863 1.1 christos const struct aarch64_name_value_pair *hint_option; 1864 1.1 christos const struct aarch64_name_value_pair *prfop; 1865 1.1 christos }; 1866 1.1 christos 1867 1.1 christos /* Operand shifter; in use when the operand is a register offset address, 1868 1.1 christos add/sub extended reg, etc. e.g. <R><m>{, <extend> {#<amount>}}. */ 1869 1.1 christos struct 1870 1.1 christos { 1871 1.1 christos enum aarch64_modifier_kind kind; 1872 1.1.1.6 christos unsigned operator_present: 1; /* Only valid during encoding. */ 1873 1.1 christos /* Value of the 'S' field in ld/st reg offset; used only in decoding. */ 1874 1.1 christos unsigned amount_present: 1; 1875 1.1 christos int64_t amount; 1876 1.1 christos } shifter; 1877 1.1 christos 1878 1.1 christos unsigned skip:1; /* Operand is not completed if there is a fixup needed 1879 1.1 christos to be done on it. In some (but not all) of these 1880 1.1 christos cases, we need to tell libopcodes to skip the 1881 1.1 christos constraint checking and the encoding for this 1882 1.1 christos operand, so that the libopcodes can pick up the 1883 1.1 christos right opcode before the operand is fixed-up. This 1884 1.1 christos flag should only be used during the 1885 1.1 christos assembling/encoding. */ 1886 1.1 christos unsigned present:1; /* Whether this operand is present in the assembly 1887 1.1 christos line; not used during the disassembly. */ 1888 1.1 christos }; 1889 1.1 christos 1890 1.1 christos typedef struct aarch64_opnd_info aarch64_opnd_info; 1891 1.1 christos 1892 1.1 christos /* Structure representing an instruction. 1893 1.1 christos 1894 1.1 christos It is used during both the assembling and disassembling. The assembler 1895 1.1 christos fills an aarch64_inst after a successful parsing and then passes it to the 1896 1.1 christos encoding routine to do the encoding. During the disassembling, the 1897 1.1 christos disassembler calls the decoding routine to decode a binary instruction; on a 1898 1.1 christos successful return, such a structure will be filled with information of the 1899 1.1 christos instruction; then the disassembler uses the information to print out the 1900 1.1 christos instruction. */ 1901 1.1 christos 1902 1.1 christos struct aarch64_inst 1903 1.1 christos { 1904 1.1 christos /* The value of the binary instruction. */ 1905 1.1 christos aarch64_insn value; 1906 1.1 christos 1907 1.1.1.12 christos /* Corresponding opcode entry. */ 1908 1.1 christos const aarch64_opcode *opcode; 1909 1.1 christos 1910 1.1 christos /* Condition for a truly conditional-executed instruction, e.g. b.cond. */ 1911 1.1 christos const aarch64_cond *cond; 1912 1.1 christos 1913 1.1 christos /* Operands information. */ 1914 1.1.1.7 christos aarch64_opnd_info operands[AARCH64_MAX_OPND_NUM]; 1915 1.1.1.7 christos }; 1916 1.1.1.10 christos 1917 1.1.1.7 christos /* Defining the HINT #imm values for the aarch64_hint_options. */ 1918 1.1.1.7 christos #define HINT_OPD_CSYNC 0x11 1919 1.1.1.7 christos #define HINT_OPD_DSYNC 0x13 1920 1.1.1.12 christos #define HINT_OPD_C 0x22 1921 1.1.1.12 christos #define HINT_OPD_J 0x24 1922 1.1.1.7 christos #define HINT_OPD_JC 0x26 1923 1.1.1.7 christos #define HINT_OPD_KEEP 0x30 1924 1.1 christos #define HINT_OPD_STRM 0x31 1925 1.1 christos #define HINT_OPD_NULL 0x00 1926 1.1 christos 1927 1.1 christos 1928 1.1 christos /* Diagnosis related declaration and interface. */ 1930 1.1 christos 1931 1.1 christos /* Operand error kind enumerators. 1932 1.1 christos 1933 1.1.1.9 christos AARCH64_OPDE_RECOVERABLE 1934 1.1.1.9 christos Less severe error found during the parsing, very possibly because that 1935 1.1.1.9 christos GAS has picked up a wrong instruction template for the parsing. 1936 1.1.1.9 christos 1937 1.1.1.9 christos AARCH64_OPDE_A_SHOULD_FOLLOW_B 1938 1.1.1.9 christos The instruction forms (or is expected to form) part of a sequence, 1939 1.1.1.9 christos but the preceding instruction in the sequence wasn't the expected one. 1940 1.1.1.9 christos The message refers to two strings: the name of the current instruction, 1941 1.1.1.9 christos followed by the name of the expected preceding instruction. 1942 1.1.1.9 christos 1943 1.1.1.9 christos AARCH64_OPDE_EXPECTED_A_AFTER_B 1944 1.1 christos Same as AARCH64_OPDE_A_SHOULD_FOLLOW_B, but shifting the focus 1945 1.1 christos so that the current instruction is assumed to be the incorrect one: 1946 1.1 christos "since the previous instruction was B, the current one should be A". 1947 1.1 christos 1948 1.1 christos AARCH64_OPDE_SYNTAX_ERROR 1949 1.1 christos General syntax error; it can be either a user error, or simply because 1950 1.1 christos that GAS is trying a wrong instruction template. 1951 1.1 christos 1952 1.1 christos AARCH64_OPDE_FATAL_SYNTAX_ERROR 1953 1.1 christos Definitely a user syntax error. 1954 1.1 christos 1955 1.1.1.10 christos AARCH64_OPDE_INVALID_VARIANT 1956 1.1.1.10 christos No syntax error, but the operands are not a valid combination, e.g. 1957 1.1.1.10 christos FMOV D0,S0 1958 1.1.1.10 christos 1959 1.1.1.10 christos The following errors are only reported against an asm string that is 1960 1.1.1.10 christos syntactically valid and that has valid operand qualifiers. 1961 1.1.1.10 christos 1962 1.1.1.10 christos AARCH64_OPDE_INVALID_VG_SIZE 1963 1.1.1.10 christos Error about a "VGx<n>" modifier in a ZA index not having the 1964 1.1.1.10 christos correct <n>. This error effectively forms a pair with 1965 1.1.1.10 christos AARCH64_OPDE_REG_LIST_LENGTH, since both errors relate to the number 1966 1.1.1.10 christos of vectors that an instruction operates on. However, the "VGx<n>" 1967 1.1.1.10 christos modifier is optional, whereas a register list always has a known 1968 1.1.1.10 christos and explicit length. It therefore seems better to place more 1969 1.1.1.10 christos importance on the register list length when selecting an opcode table 1970 1.1.1.10 christos entry. This in turn means that having an incorrect register length 1971 1.1.1.10 christos should be more severe than having an incorrect "VGx<n>". 1972 1.1.1.10 christos 1973 1.1.1.10 christos AARCH64_OPDE_REG_LIST_LENGTH 1974 1.1.1.10 christos Error about a register list operand having an unexpected number of 1975 1.1.1.10 christos registers. This error is low severity because there might be another 1976 1.1.1.10 christos opcode entry that supports the given number of registers. 1977 1.1.1.10 christos 1978 1.1.1.10 christos AARCH64_OPDE_REG_LIST_STRIDE 1979 1.1.1.10 christos Error about a register list operand having the correct number 1980 1.1.1.10 christos (and type) of registers, but an unexpected stride. This error is 1981 1.1.1.10 christos more severe than AARCH64_OPDE_REG_LIST_LENGTH because it implies 1982 1.1.1.9 christos that the length is known to be correct. However, it is lower than 1983 1.1.1.9 christos many other errors, since some instructions have forms that share 1984 1.1.1.9 christos the same number of registers but have different strides. 1985 1.1.1.9 christos 1986 1.1.1.6 christos AARCH64_OPDE_UNTIED_IMMS 1987 1.1.1.6 christos The asm failed to use the same immediate for a destination operand 1988 1.1.1.6 christos and a tied source operand. 1989 1.1.1.6 christos 1990 1.1 christos AARCH64_OPDE_UNTIED_OPERAND 1991 1.1 christos The asm failed to use the same register for a destination operand 1992 1.1 christos and a tied source operand. 1993 1.1 christos 1994 1.1 christos AARCH64_OPDE_OUT_OF_RANGE 1995 1.1 christos Error about some immediate value out of a valid range. 1996 1.1 christos 1997 1.1 christos AARCH64_OPDE_UNALIGNED 1998 1.1 christos Error about some immediate value not properly aligned (i.e. not being a 1999 1.1 christos multiple times of a certain value). 2000 1.1 christos 2001 1.1.1.10 christos AARCH64_OPDE_OTHER_ERROR 2002 1.1.1.10 christos Error of the highest severity and used for any severe issue that does not 2003 1.1.1.10 christos fall into any of the above categories. 2004 1.1.1.10 christos 2005 1.1.1.10 christos AARCH64_OPDE_INVALID_REGNO 2006 1.1.1.10 christos A register was syntactically valid and had the right type, but it was 2007 1.1.1.10 christos outside the range supported by the associated operand field. This is 2008 1.1.1.9 christos a high severity error because there are currently no instructions that 2009 1.1.1.12 christos would accept the operands that precede the erroneous one (if any) and 2010 1.1 christos yet still accept a wider range of registers. 2011 1.1 christos 2012 1.1 christos AARCH64_OPDE_RECOVERABLE, AARCH64_OPDE_SYNTAX_ERROR and 2013 1.1 christos AARCH64_OPDE_FATAL_SYNTAX_ERROR are only detected by GAS while the 2014 1.1 christos AARCH64_OPDE_INVALID_VARIANT error can only be spotted by libopcodes as 2015 1.1 christos only libopcodes has the information about the valid variants of each 2016 1.1 christos instruction. 2017 1.1.1.10 christos 2018 1.1.1.10 christos The enumerators have an increasing severity. This is helpful when there are 2019 1.1.1.10 christos multiple instruction templates available for a given mnemonic name (e.g. 2020 1.1.1.10 christos FMOV); this mechanism will help choose the most suitable template from which 2021 1.1 christos the generated diagnostics can most closely describe the issues, if any. 2022 1.1 christos 2023 1.1 christos This enum needs to be kept up-to-date with operand_mismatch_kind_names 2024 1.1 christos in tc-aarch64.c. */ 2025 1.1 christos 2026 1.1.1.9 christos enum aarch64_operand_error_kind 2027 1.1.1.9 christos { 2028 1.1 christos AARCH64_OPDE_NIL, 2029 1.1 christos AARCH64_OPDE_RECOVERABLE, 2030 1.1 christos AARCH64_OPDE_A_SHOULD_FOLLOW_B, 2031 1.1.1.10 christos AARCH64_OPDE_EXPECTED_A_AFTER_B, 2032 1.1.1.10 christos AARCH64_OPDE_SYNTAX_ERROR, 2033 1.1.1.10 christos AARCH64_OPDE_FATAL_SYNTAX_ERROR, 2034 1.1.1.9 christos AARCH64_OPDE_INVALID_VARIANT, 2035 1.1.1.6 christos AARCH64_OPDE_INVALID_VG_SIZE, 2036 1.1 christos AARCH64_OPDE_REG_LIST_LENGTH, 2037 1.1 christos AARCH64_OPDE_REG_LIST_STRIDE, 2038 1.1.1.10 christos AARCH64_OPDE_UNTIED_IMMS, 2039 1.1.1.10 christos AARCH64_OPDE_UNTIED_OPERAND, 2040 1.1 christos AARCH64_OPDE_OUT_OF_RANGE, 2041 1.1 christos AARCH64_OPDE_UNALIGNED, 2042 1.1 christos AARCH64_OPDE_OTHER_ERROR, 2043 1.1 christos AARCH64_OPDE_INVALID_REGNO 2044 1.1 christos }; 2045 1.1 christos 2046 1.1 christos /* N.B. GAS assumes that this structure work well with shallow copy. */ 2047 1.1 christos struct aarch64_operand_error 2048 1.1.1.9 christos { 2049 1.1.1.9 christos enum aarch64_operand_error_kind kind; 2050 1.1.1.9 christos int index; 2051 1.1.1.9 christos const char *error; 2052 1.1.1.9 christos /* Some data for extra information. */ 2053 1.1.1.9 christos union { 2054 1.1 christos int i; 2055 1.1 christos const char *s; 2056 1.1.1.7 christos } data[3]; 2057 1.1.1.7 christos bool non_fatal; 2058 1.1.1.7 christos }; 2059 1.1.1.7 christos 2060 1.1.1.9 christos /* AArch64 sequence structure used to track instructions with F_SCAN 2061 1.1.1.9 christos dependencies for both assembler and disassembler. */ 2062 1.1.1.7 christos struct aarch64_instr_sequence 2063 1.1.1.7 christos { 2064 1.1.1.9 christos /* The instructions in the sequence, starting with the one that 2065 1.1.1.9 christos caused it to be opened. */ 2066 1.1.1.9 christos aarch64_inst *instr; 2067 1.1.1.7 christos /* The number of instructions already in the sequence. */ 2068 1.1 christos int num_added_insns; 2069 1.1 christos /* The number of instructions allocated to the sequence. */ 2070 1.1 christos int num_allocated_insns; 2071 1.1.1.9 christos }; 2072 1.1 christos 2073 1.1 christos /* Encoding entrypoint. */ 2074 1.1.1.7 christos 2075 1.1 christos extern bool 2076 1.1 christos aarch64_opcode_encode (const aarch64_opcode *, const aarch64_inst *, 2077 1.1 christos aarch64_insn *, aarch64_opnd_qualifier_t *, 2078 1.1 christos aarch64_operand_error *, aarch64_instr_sequence *); 2079 1.1 christos 2080 1.1 christos extern const aarch64_opcode * 2081 1.1 christos aarch64_replace_opcode (struct aarch64_inst *, 2082 1.1 christos const aarch64_opcode *); 2083 1.1 christos 2084 1.1 christos /* Given the opcode enumerator OP, return the pointer to the corresponding 2085 1.1 christos opcode entry. */ 2086 1.1.1.9 christos 2087 1.1.1.9 christos extern const aarch64_opcode * 2088 1.1.1.9 christos aarch64_get_opcode (enum aarch64_op); 2089 1.1.1.9 christos 2090 1.1.1.9 christos /* An instance of this structure is passed to aarch64_print_operand, and 2091 1.1.1.9 christos the callback within this structure is used to apply styling to the 2092 1.1.1.9 christos disassembler output. This structure encapsulates the callback and a 2093 1.1.1.9 christos state pointer. */ 2094 1.1.1.9 christos 2095 1.1.1.9 christos struct aarch64_styler 2096 1.1.1.9 christos { 2097 1.1.1.9 christos /* The callback used to apply styling. Returns a string created from FMT 2098 1.1.1.9 christos and ARGS with STYLE applied to the string. STYLER is a pointer back 2099 1.1.1.9 christos to this object so that the callback can access the state member. 2100 1.1.1.9 christos 2101 1.1.1.9 christos The string returned from this callback must remain valid until the 2102 1.1.1.9 christos call to aarch64_print_operand has completed. */ 2103 1.1.1.9 christos const char *(*apply_style) (struct aarch64_styler *styler, 2104 1.1.1.9 christos enum disassembler_style style, 2105 1.1.1.9 christos const char *fmt, 2106 1.1.1.9 christos va_list args); 2107 1.1.1.9 christos 2108 1.1.1.9 christos /* A pointer to a state object which can be used by the apply_style 2109 1.1 christos callback function. */ 2110 1.1 christos void *state; 2111 1.1 christos }; 2112 1.1.1.7 christos 2113 1.1.1.9 christos /* Generate the string representation of an operand. */ 2114 1.1.1.9 christos extern void 2115 1.1.1.9 christos aarch64_print_operand (char *, size_t, bfd_vma, const aarch64_opcode *, 2116 1.1 christos const aarch64_opnd_info *, int, int *, bfd_vma *, 2117 1.1 christos char **, char *, size_t, 2118 1.1 christos aarch64_feature_set features, 2119 1.1 christos struct aarch64_styler *styler); 2120 1.1 christos 2121 1.1 christos /* Miscellaneous interface. */ 2122 1.1 christos 2123 1.1 christos extern int 2124 1.1 christos aarch64_operand_index (const enum aarch64_opnd *, enum aarch64_opnd); 2125 1.1 christos 2126 1.1.1.9 christos extern aarch64_opnd_qualifier_t 2127 1.1.1.7 christos aarch64_get_expected_qualifier (const aarch64_opnd_qualifier_seq_t *, int, 2128 1.1.1.7 christos const aarch64_opnd_qualifier_t, int); 2129 1.1 christos 2130 1.1 christos extern bool 2131 1.1 christos aarch64_is_destructive_by_operands (const aarch64_opcode *); 2132 1.1.1.11 christos 2133 1.1 christos extern int 2134 1.1 christos aarch64_num_of_operands (const aarch64_opcode *); 2135 1.1.1.5 christos 2136 1.1.1.5 christos extern bool 2137 1.1.1.5 christos aarch64_stack_pointer_p (const aarch64_opnd_info *); 2138 1.1.1.7 christos 2139 1.1.1.9 christos extern int 2140 1.1.1.7 christos aarch64_zero_register_p (const aarch64_opnd_info *); 2141 1.1.1.7 christos 2142 1.1.1.7 christos extern enum err_type 2143 1.1.1.7 christos aarch64_decode_insn (aarch64_insn, aarch64_inst *, bool, 2144 1.1 christos aarch64_operand_error *); 2145 1.1 christos 2146 1.1 christos extern void 2147 1.1 christos init_insn_sequence (const struct aarch64_inst *, aarch64_instr_sequence *); 2148 1.1 christos 2149 1.1 christos /* Given an operand qualifier, return the expected data element size 2150 1.1 christos of a qualified operand. */ 2151 1.1 christos extern unsigned char 2152 1.1 christos aarch64_get_qualifier_esize (aarch64_opnd_qualifier_t); 2153 1.1 christos 2154 1.1 christos extern enum aarch64_operand_class 2155 1.1 christos aarch64_get_operand_class (enum aarch64_opnd); 2156 1.1 christos 2157 1.1 christos extern const char * 2158 1.1 christos aarch64_get_operand_name (enum aarch64_opnd); 2159 1.1.1.9 christos 2160 1.1.1.6 christos extern const char * 2161 1.1.1.6 christos aarch64_get_operand_desc (enum aarch64_opnd); 2162 1.1.1.10 christos 2163 1.1.1.10 christos extern bool 2164 1.1.1.10 christos aarch64_sve_dupm_mov_immediate_p (uint64_t, int); 2165 1.1.1.10 christos 2166 1.1.1.10 christos extern bool 2167 1.1.1.10 christos aarch64_cpu_supports_inst_p (aarch64_feature_set, aarch64_inst *); 2168 1.1 christos 2169 1.1 christos extern int 2170 1.1 christos calc_ldst_datasize (const aarch64_opnd_info *opnds); 2171 1.1 christos 2172 1.1 christos #ifdef DEBUG_AARCH64 2173 1.1 christos extern int debug_dump; 2174 1.1 christos 2175 1.1 christos extern void 2176 1.1 christos aarch64_verbose (const char *, ...) __attribute__ ((format (printf, 1, 2))); 2177 1.1 christos 2178 1.1 christos #define DEBUG_TRACE(M, ...) \ 2179 1.1 christos { \ 2180 1.1 christos if (debug_dump) \ 2181 1.1 christos aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \ 2182 1.1 christos } 2183 1.1 christos 2184 1.1 christos #define DEBUG_TRACE_IF(C, M, ...) \ 2185 1.1 christos { \ 2186 1.1 christos if (debug_dump && (C)) \ 2187 1.1 christos aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \ 2188 1.1 christos } 2189 1.1 christos #else /* !DEBUG_AARCH64 */ 2190 1.1.1.6 christos #define DEBUG_TRACE(M, ...) ; 2191 1.1.1.6 christos #define DEBUG_TRACE_IF(C, M, ...) ; 2192 1.1.1.10 christos #endif /* DEBUG_AARCH64 */ 2193 1.1.1.10 christos 2194 1.1.1.11 christos extern const char *const aarch64_sve_pattern_array[32]; 2195 1.1.1.6 christos extern const char *const aarch64_sve_prfop_array[16]; 2196 1.1.1.5 christos extern const char *const aarch64_rprfmop_array[64]; 2197 1.1.1.5 christos extern const char *const aarch64_sme_vlxn_array[2]; 2198 1.1.1.5 christos extern const char *const aarch64_brbop_array[2]; 2199 1.1.1.5 christos 2200 1.1 christos #ifdef __cplusplus 2201 } 2202 #endif 2203 2204 #endif /* OPCODE_AARCH64_H */ 2205