dv-bfin_pll.c revision 1.1.1.2 1 1.1 christos /* Blackfin Phase Lock Loop (PLL) model.
2 1.1 christos
3 1.1.1.2 christos Copyright (C) 2010-2013 Free Software Foundation, Inc.
4 1.1 christos Contributed by Analog Devices, Inc.
5 1.1 christos
6 1.1 christos This file is part of simulators.
7 1.1 christos
8 1.1 christos This program is free software; you can redistribute it and/or modify
9 1.1 christos it under the terms of the GNU General Public License as published by
10 1.1 christos the Free Software Foundation; either version 3 of the License, or
11 1.1 christos (at your option) any later version.
12 1.1 christos
13 1.1 christos This program is distributed in the hope that it will be useful,
14 1.1 christos but WITHOUT ANY WARRANTY; without even the implied warranty of
15 1.1 christos MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 1.1 christos GNU General Public License for more details.
17 1.1 christos
18 1.1 christos You should have received a copy of the GNU General Public License
19 1.1 christos along with this program. If not, see <http://www.gnu.org/licenses/>. */
20 1.1 christos
21 1.1 christos #include "config.h"
22 1.1 christos
23 1.1 christos #include "sim-main.h"
24 1.1 christos #include "machs.h"
25 1.1 christos #include "devices.h"
26 1.1 christos #include "dv-bfin_pll.h"
27 1.1 christos
28 1.1 christos struct bfin_pll
29 1.1 christos {
30 1.1 christos bu32 base;
31 1.1 christos
32 1.1 christos /* Order after here is important -- matches hardware MMR layout. */
33 1.1 christos bu16 BFIN_MMR_16(pll_ctl);
34 1.1 christos bu16 BFIN_MMR_16(pll_div);
35 1.1 christos bu16 BFIN_MMR_16(vr_ctl);
36 1.1 christos bu16 BFIN_MMR_16(pll_stat);
37 1.1 christos bu16 BFIN_MMR_16(pll_lockcnt);
38 1.1 christos
39 1.1 christos /* XXX: Not really the best place for this ... */
40 1.1 christos bu32 chipid;
41 1.1 christos };
42 1.1 christos #define mmr_base() offsetof(struct bfin_pll, pll_ctl)
43 1.1 christos #define mmr_offset(mmr) (offsetof(struct bfin_pll, mmr) - mmr_base())
44 1.1 christos
45 1.1 christos static const char * const mmr_names[] =
46 1.1 christos {
47 1.1 christos "PLL_CTL", "PLL_DIV", "VR_CTL", "PLL_STAT", "PLL_LOCKCNT", "CHIPID",
48 1.1 christos };
49 1.1 christos #define mmr_name(off) mmr_names[(off) / 4]
50 1.1 christos
51 1.1 christos static unsigned
52 1.1 christos bfin_pll_io_write_buffer (struct hw *me, const void *source,
53 1.1 christos int space, address_word addr, unsigned nr_bytes)
54 1.1 christos {
55 1.1 christos struct bfin_pll *pll = hw_data (me);
56 1.1 christos bu32 mmr_off;
57 1.1 christos bu32 value;
58 1.1 christos bu16 *value16p;
59 1.1 christos bu32 *value32p;
60 1.1 christos void *valuep;
61 1.1 christos
62 1.1 christos if (nr_bytes == 4)
63 1.1 christos value = dv_load_4 (source);
64 1.1 christos else
65 1.1 christos value = dv_load_2 (source);
66 1.1 christos
67 1.1 christos mmr_off = addr - pll->base;
68 1.1 christos valuep = (void *)((unsigned long)pll + mmr_base() + mmr_off);
69 1.1 christos value16p = valuep;
70 1.1 christos value32p = valuep;
71 1.1 christos
72 1.1 christos HW_TRACE_WRITE ();
73 1.1 christos
74 1.1 christos switch (mmr_off)
75 1.1 christos {
76 1.1 christos case mmr_offset(pll_stat):
77 1.1 christos dv_bfin_mmr_require_16 (me, addr, nr_bytes, true);
78 1.1 christos case mmr_offset(chipid):
79 1.1 christos /* Discard writes. */
80 1.1 christos break;
81 1.1 christos default:
82 1.1 christos dv_bfin_mmr_require_16 (me, addr, nr_bytes, true);
83 1.1 christos *value16p = value;
84 1.1 christos break;
85 1.1 christos }
86 1.1 christos
87 1.1 christos return nr_bytes;
88 1.1 christos }
89 1.1 christos
90 1.1 christos static unsigned
91 1.1 christos bfin_pll_io_read_buffer (struct hw *me, void *dest,
92 1.1 christos int space, address_word addr, unsigned nr_bytes)
93 1.1 christos {
94 1.1 christos struct bfin_pll *pll = hw_data (me);
95 1.1 christos bu32 mmr_off;
96 1.1 christos bu32 *value32p;
97 1.1 christos bu16 *value16p;
98 1.1 christos void *valuep;
99 1.1 christos
100 1.1 christos mmr_off = addr - pll->base;
101 1.1 christos valuep = (void *)((unsigned long)pll + mmr_base() + mmr_off);
102 1.1 christos value16p = valuep;
103 1.1 christos value32p = valuep;
104 1.1 christos
105 1.1 christos HW_TRACE_READ ();
106 1.1 christos
107 1.1 christos switch (mmr_off)
108 1.1 christos {
109 1.1 christos case mmr_offset(chipid):
110 1.1 christos dv_store_4 (dest, *value32p);
111 1.1 christos break;
112 1.1 christos default:
113 1.1 christos dv_bfin_mmr_require_16 (me, addr, nr_bytes, false);
114 1.1 christos dv_store_2 (dest, *value16p);
115 1.1 christos break;
116 1.1 christos }
117 1.1 christos
118 1.1 christos return nr_bytes;
119 1.1 christos }
120 1.1 christos
121 1.1 christos static const struct hw_port_descriptor bfin_pll_ports[] =
122 1.1 christos {
123 1.1 christos { "pll", 0, 0, output_port, },
124 1.1 christos { NULL, 0, 0, 0, },
125 1.1 christos };
126 1.1 christos
127 1.1 christos static void
128 1.1 christos attach_bfin_pll_regs (struct hw *me, struct bfin_pll *pll)
129 1.1 christos {
130 1.1 christos address_word attach_address;
131 1.1 christos int attach_space;
132 1.1 christos unsigned attach_size;
133 1.1 christos reg_property_spec reg;
134 1.1 christos
135 1.1 christos if (hw_find_property (me, "reg") == NULL)
136 1.1 christos hw_abort (me, "Missing \"reg\" property");
137 1.1 christos
138 1.1 christos if (!hw_find_reg_array_property (me, "reg", 0, ®))
139 1.1 christos hw_abort (me, "\"reg\" property must contain three addr/size entries");
140 1.1 christos
141 1.1 christos hw_unit_address_to_attach_address (hw_parent (me),
142 1.1 christos ®.address,
143 1.1 christos &attach_space, &attach_address, me);
144 1.1 christos hw_unit_size_to_attach_size (hw_parent (me), ®.size, &attach_size, me);
145 1.1 christos
146 1.1 christos if (attach_size != BFIN_MMR_PLL_SIZE)
147 1.1 christos hw_abort (me, "\"reg\" size must be %#x", BFIN_MMR_PLL_SIZE);
148 1.1 christos
149 1.1 christos hw_attach_address (hw_parent (me),
150 1.1 christos 0, attach_space, attach_address, attach_size, me);
151 1.1 christos
152 1.1 christos pll->base = attach_address;
153 1.1 christos }
154 1.1 christos
155 1.1 christos static void
156 1.1 christos bfin_pll_finish (struct hw *me)
157 1.1 christos {
158 1.1 christos struct bfin_pll *pll;
159 1.1 christos
160 1.1 christos pll = HW_ZALLOC (me, struct bfin_pll);
161 1.1 christos
162 1.1 christos set_hw_data (me, pll);
163 1.1 christos set_hw_io_read_buffer (me, bfin_pll_io_read_buffer);
164 1.1 christos set_hw_io_write_buffer (me, bfin_pll_io_write_buffer);
165 1.1 christos set_hw_ports (me, bfin_pll_ports);
166 1.1 christos
167 1.1 christos attach_bfin_pll_regs (me, pll);
168 1.1 christos
169 1.1 christos /* Initialize the PLL. */
170 1.1 christos /* XXX: Depends on part ? */
171 1.1 christos pll->pll_ctl = 0x1400;
172 1.1 christos pll->pll_div = 0x0005;
173 1.1 christos pll->vr_ctl = 0x40DB;
174 1.1 christos pll->pll_stat = 0x00A2;
175 1.1 christos pll->pll_lockcnt = 0x0200;
176 1.1 christos pll->chipid = bfin_model_get_chipid (hw_system (me));
177 1.1 christos
178 1.1 christos /* XXX: slow it down! */
179 1.1 christos pll->pll_ctl = 0xa800;
180 1.1 christos pll->pll_div = 0x4;
181 1.1 christos pll->vr_ctl = 0x40fb;
182 1.1 christos pll->pll_stat = 0xa2;
183 1.1 christos pll->pll_lockcnt = 0x300;
184 1.1 christos }
185 1.1 christos
186 1.1 christos const struct hw_descriptor dv_bfin_pll_descriptor[] =
187 1.1 christos {
188 1.1 christos {"bfin_pll", bfin_pll_finish,},
189 1.1 christos {NULL, NULL},
190 1.1 christos };
191