1 1.1 christos /* Simulator for Analog Devices Blackfin processors. 2 1.1 christos 3 1.1.1.11 christos Copyright (C) 2005-2025 Free Software Foundation, Inc. 4 1.1.1.2 christos Contributed by Analog Devices, Inc. and Mike Frysinger. 5 1.1 christos 6 1.1 christos This file is part of simulators. 7 1.1 christos 8 1.1 christos This program is free software; you can redistribute it and/or modify 9 1.1 christos it under the terms of the GNU General Public License as published by 10 1.1 christos the Free Software Foundation; either version 3 of the License, or 11 1.1 christos (at your option) any later version. 12 1.1 christos 13 1.1 christos This program is distributed in the hope that it will be useful, 14 1.1 christos but WITHOUT ANY WARRANTY; without even the implied warranty of 15 1.1 christos MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16 1.1 christos GNU General Public License for more details. 17 1.1 christos 18 1.1 christos You should have received a copy of the GNU General Public License 19 1.1 christos along with this program. If not, see <http://www.gnu.org/licenses/>. */ 20 1.1 christos 21 1.1.1.9 christos /* This must come before any other includes. */ 22 1.1.1.9 christos #include "defs.h" 23 1.1.1.9 christos 24 1.1.1.9 christos #include <stdlib.h> 25 1.1 christos 26 1.1 christos #include "sim-main.h" 27 1.1.1.10 christos #include "sim/sim-bfin.h" 28 1.1 christos #include "bfd.h" 29 1.1 christos 30 1.1 christos #include "sim-hw.h" 31 1.1.1.10 christos #include "sim-options.h" 32 1.1.1.10 christos 33 1.1 christos #include "devices.h" 34 1.1.1.10 christos #include "arch.h" 35 1.1 christos #include "dv-bfin_cec.h" 36 1.1 christos #include "dv-bfin_dmac.h" 37 1.1 christos 38 1.1.1.5 christos static const SIM_MACH bfin_mach; 39 1.1 christos 40 1.1 christos struct bfin_memory_layout { 41 1.1 christos address_word addr, len; 42 1.1 christos unsigned mask; /* see mapmask in sim_core_attach() */ 43 1.1 christos }; 44 1.1 christos struct bfin_dev_layout { 45 1.1 christos address_word base, len; 46 1.1 christos unsigned int dmac; 47 1.1 christos const char *dev; 48 1.1 christos }; 49 1.1 christos struct bfin_dmac_layout { 50 1.1 christos address_word base; 51 1.1 christos unsigned int dma_count; 52 1.1 christos }; 53 1.1.1.2 christos struct bfin_port_layout { 54 1.1.1.2 christos /* Which device this routes to (name/port). */ 55 1.1.1.2 christos const char *dst, *dst_port; 56 1.1.1.2 christos /* Which device this routes from (name/port). */ 57 1.1.1.2 christos const char *src, *src_port; 58 1.1.1.2 christos }; 59 1.1 christos struct bfin_model_data { 60 1.1 christos bu32 chipid; 61 1.1 christos int model_num; 62 1.1 christos const struct bfin_memory_layout *mem; 63 1.1 christos size_t mem_count; 64 1.1 christos const struct bfin_dev_layout *dev; 65 1.1 christos size_t dev_count; 66 1.1 christos const struct bfin_dmac_layout *dmac; 67 1.1 christos size_t dmac_count; 68 1.1.1.2 christos const struct bfin_port_layout *port; 69 1.1.1.2 christos size_t port_count; 70 1.1 christos }; 71 1.1 christos 72 1.1 christos #define LAYOUT(_addr, _len, _mask) { .addr = _addr, .len = _len, .mask = access_##_mask, } 73 1.1 christos #define _DEVICE(_base, _len, _dev, _dmac) { .base = _base, .len = _len, .dev = _dev, .dmac = _dmac, } 74 1.1 christos #define DEVICE(_base, _len, _dev) _DEVICE(_base, _len, _dev, 0) 75 1.1.1.2 christos #define PORT(_dst, _dst_port, _src, _src_port) \ 76 1.1.1.2 christos { \ 77 1.1.1.2 christos .dst = _dst, \ 78 1.1.1.2 christos .dst_port = _dst_port, \ 79 1.1.1.2 christos .src = _src, \ 80 1.1.1.2 christos .src_port = _src_port, \ 81 1.1.1.2 christos } 82 1.1.1.2 christos #define SIC(_s, _ip, _d, _op) PORT("bfin_sic", "int"#_ip"@"#_s, _d, _op) 83 1.1 christos 84 1.1 christos /* [1] Common sim code can't model exec-only memory. 85 1.1 christos http://sourceware.org/ml/gdb/2010-02/msg00047.html */ 86 1.1 christos 87 1.1 christos #define bf000_chipid 0 88 1.1 christos static const struct bfin_memory_layout bf000_mem[] = {}; 89 1.1 christos static const struct bfin_dev_layout bf000_dev[] = {}; 90 1.1 christos static const struct bfin_dmac_layout bf000_dmac[] = {}; 91 1.1.1.2 christos static const struct bfin_port_layout bf000_port[] = {}; 92 1.1 christos 93 1.1 christos #define bf50x_chipid 0x2800 94 1.1 christos #define bf504_chipid bf50x_chipid 95 1.1 christos #define bf506_chipid bf50x_chipid 96 1.1 christos static const struct bfin_memory_layout bf50x_mem[] = 97 1.1 christos { 98 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 99 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 100 1.1 christos LAYOUT (0xFFC03200, 0x50, read_write), /* PORT_MUX stub */ 101 1.1 christos LAYOUT (0xFFC03800, 0x100, read_write), /* RSI stub */ 102 1.1 christos LAYOUT (0xFFC0328C, 0xC, read_write), /* Flash stub */ 103 1.1 christos LAYOUT (0xFF800000, 0x4000, read_write), /* Data A */ 104 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 105 1.1 christos LAYOUT (0xFFA00000, 0x4000, read_write_exec), /* Inst A [1] */ 106 1.1 christos LAYOUT (0xFFA04000, 0x4000, read_write_exec), /* Inst Cache [1] */ 107 1.1 christos }; 108 1.1 christos #define bf504_mem bf50x_mem 109 1.1 christos #define bf506_mem bf50x_mem 110 1.1 christos static const struct bfin_dev_layout bf50x_dev[] = 111 1.1 christos { 112 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 113 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART2_SIZE, "bfin_uart2@0"), 114 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 115 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 116 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 117 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 118 1.1 christos DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 119 1.1 christos DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 120 1.1 christos DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 121 1.1 christos DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 122 1.1 christos DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 123 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 124 1.1 christos DEVICE (0xFFC00A00, BF50X_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 125 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 126 1.1 christos DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 127 1.1 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE, "bfin_gpio@6"), 128 1.1 christos DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@7"), 129 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART2_SIZE, "bfin_uart2@1"), 130 1.1 christos DEVICE (0xFFC03400, BFIN_MMR_SPI_SIZE, "bfin_spi@1"), 131 1.1 christos }; 132 1.1 christos #define bf504_dev bf50x_dev 133 1.1 christos #define bf506_dev bf50x_dev 134 1.1 christos static const struct bfin_dmac_layout bf50x_dmac[] = 135 1.1 christos { 136 1.1 christos { BFIN_MMR_DMAC0_BASE, 12, }, 137 1.1 christos }; 138 1.1 christos #define bf504_dmac bf50x_dmac 139 1.1 christos #define bf506_dmac bf50x_dmac 140 1.1.1.2 christos static const struct bfin_port_layout bf50x_port[] = 141 1.1.1.2 christos { 142 1.1.1.2 christos SIC (0, 0, "bfin_pll", "pll"), 143 1.1.1.2 christos /*SIC (0, 1, "bfin_dmac@0", "stat"),*/ 144 1.1.1.2 christos SIC (0, 2, "bfin_ppi@0", "stat"), 145 1.1.1.2 christos SIC (0, 3, "bfin_sport@0", "stat"), 146 1.1.1.2 christos SIC (0, 4, "bfin_sport@1", "stat"), 147 1.1.1.2 christos SIC (0, 5, "bfin_uart2@0", "stat"), 148 1.1.1.2 christos SIC (0, 6, "bfin_uart2@1", "stat"), 149 1.1.1.2 christos SIC (0, 7, "bfin_spi@0", "stat"), 150 1.1.1.2 christos SIC (0, 8, "bfin_spi@1", "stat"), 151 1.1.1.2 christos SIC (0, 9, "bfin_can@0", "stat"), 152 1.1.1.2 christos SIC (0, 10, "bfin_rsi@0", "int0"), 153 1.1.1.2 christos /*SIC (0, 11, reserved),*/ 154 1.1.1.2 christos SIC (0, 12, "bfin_counter@0", "stat"), 155 1.1.1.2 christos SIC (0, 13, "bfin_counter@1", "stat"), 156 1.1.1.2 christos SIC (0, 14, "bfin_dma@0", "di"), 157 1.1.1.2 christos SIC (0, 15, "bfin_dma@1", "di"), 158 1.1.1.2 christos SIC (0, 16, "bfin_dma@2", "di"), 159 1.1.1.2 christos SIC (0, 17, "bfin_dma@3", "di"), 160 1.1.1.2 christos SIC (0, 18, "bfin_dma@4", "di"), 161 1.1.1.2 christos SIC (0, 19, "bfin_dma@5", "di"), 162 1.1.1.2 christos SIC (0, 20, "bfin_dma@6", "di"), 163 1.1.1.2 christos SIC (0, 21, "bfin_dma@7", "di"), 164 1.1.1.2 christos SIC (0, 22, "bfin_dma@8", "di"), 165 1.1.1.2 christos SIC (0, 23, "bfin_dma@9", "di"), 166 1.1.1.2 christos SIC (0, 24, "bfin_dma@10", "di"), 167 1.1.1.2 christos SIC (0, 25, "bfin_dma@11", "di"), 168 1.1.1.2 christos SIC (0, 26, "bfin_can@0", "rx"), 169 1.1.1.2 christos SIC (0, 27, "bfin_can@0", "tx"), 170 1.1.1.2 christos SIC (0, 28, "bfin_twi@0", "stat"), 171 1.1.1.2 christos SIC (0, 29, "bfin_gpio@5", "mask_a"), 172 1.1.1.2 christos SIC (0, 30, "bfin_gpio@5", "mask_b"), 173 1.1.1.2 christos /*SIC (0, 31, reserved),*/ 174 1.1.1.2 christos SIC (1, 0, "bfin_gptimer@0", "stat"), 175 1.1.1.2 christos SIC (1, 1, "bfin_gptimer@1", "stat"), 176 1.1.1.2 christos SIC (1, 2, "bfin_gptimer@2", "stat"), 177 1.1.1.2 christos SIC (1, 3, "bfin_gptimer@3", "stat"), 178 1.1.1.2 christos SIC (1, 4, "bfin_gptimer@4", "stat"), 179 1.1.1.2 christos SIC (1, 5, "bfin_gptimer@5", "stat"), 180 1.1.1.2 christos SIC (1, 6, "bfin_gptimer@6", "stat"), 181 1.1.1.2 christos SIC (1, 7, "bfin_gptimer@7", "stat"), 182 1.1.1.2 christos SIC (1, 8, "bfin_gpio@6", "mask_a"), 183 1.1.1.2 christos SIC (1, 9, "bfin_gpio@6", "mask_b"), 184 1.1.1.2 christos SIC (1, 10, "bfin_dma@256", "di"), /* mdma0 */ 185 1.1.1.2 christos SIC (1, 10, "bfin_dma@257", "di"), /* mdma0 */ 186 1.1.1.2 christos SIC (1, 11, "bfin_dma@258", "di"), /* mdma1 */ 187 1.1.1.2 christos SIC (1, 11, "bfin_dma@259", "di"), /* mdma1 */ 188 1.1.1.2 christos SIC (1, 12, "bfin_wdog@0", "gpi"), 189 1.1.1.2 christos SIC (1, 13, "bfin_gpio@7", "mask_a"), 190 1.1.1.2 christos SIC (1, 14, "bfin_gpio@7", "mask_b"), 191 1.1.1.2 christos SIC (1, 15, "bfin_acm@0", "stat"), 192 1.1.1.2 christos SIC (1, 16, "bfin_acm@1", "int"), 193 1.1.1.2 christos /*SIC (1, 17, reserved),*/ 194 1.1.1.2 christos /*SIC (1, 18, reserved),*/ 195 1.1.1.2 christos SIC (1, 19, "bfin_pwm@0", "trip"), 196 1.1.1.2 christos SIC (1, 20, "bfin_pwm@0", "sync"), 197 1.1.1.2 christos SIC (1, 21, "bfin_pwm@1", "trip"), 198 1.1.1.2 christos SIC (1, 22, "bfin_pwm@1", "sync"), 199 1.1.1.2 christos SIC (1, 23, "bfin_rsi@0", "int1"), 200 1.1.1.2 christos }; 201 1.1.1.2 christos #define bf504_port bf50x_port 202 1.1.1.2 christos #define bf506_port bf50x_port 203 1.1 christos 204 1.1 christos #define bf51x_chipid 0x27e8 205 1.1 christos #define bf512_chipid bf51x_chipid 206 1.1 christos #define bf514_chipid bf51x_chipid 207 1.1 christos #define bf516_chipid bf51x_chipid 208 1.1 christos #define bf518_chipid bf51x_chipid 209 1.1 christos static const struct bfin_memory_layout bf51x_mem[] = 210 1.1 christos { 211 1.1 christos LAYOUT (0xFFC00680, 0xC, read_write), /* TIMER stub */ 212 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 213 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 214 1.1 christos LAYOUT (0xFFC03200, 0x50, read_write), /* PORT_MUX stub */ 215 1.1 christos LAYOUT (0xFFC03800, 0xD0, read_write), /* RSI stub */ 216 1.1 christos LAYOUT (0xFFC03FE0, 0x20, read_write), /* RSI peripheral stub */ 217 1.1 christos LAYOUT (0xFF800000, 0x4000, read_write), /* Data A */ 218 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 219 1.1 christos LAYOUT (0xFF900000, 0x4000, read_write), /* Data B */ 220 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 221 1.1 christos LAYOUT (0xFFA00000, 0x8000, read_write_exec), /* Inst A [1] */ 222 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 223 1.1 christos }; 224 1.1 christos #define bf512_mem bf51x_mem 225 1.1 christos #define bf514_mem bf51x_mem 226 1.1 christos #define bf516_mem bf51x_mem 227 1.1 christos #define bf518_mem bf51x_mem 228 1.1 christos static const struct bfin_dev_layout bf512_dev[] = 229 1.1 christos { 230 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 231 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 232 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 233 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 234 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 235 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 236 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 237 1.1 christos DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 238 1.1 christos DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 239 1.1 christos DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 240 1.1 christos DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 241 1.1 christos DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 242 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 243 1.1 christos DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 244 1.1 christos DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE, "bfin_ebiu_sdc"), 245 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 246 1.1 christos DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 247 1.1 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE, "bfin_gpio@6"), 248 1.1 christos DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@7"), 249 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE, "bfin_uart@1"), 250 1.1 christos DEVICE (0xFFC03400, BFIN_MMR_SPI_SIZE, "bfin_spi@1"), 251 1.1 christos DEVICE (0xFFC03600, BFIN_MMR_OTP_SIZE, "bfin_otp"), 252 1.1 christos }; 253 1.1 christos #define bf514_dev bf512_dev 254 1.1 christos static const struct bfin_dev_layout bf516_dev[] = 255 1.1 christos { 256 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 257 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 258 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 259 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 260 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 261 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 262 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 263 1.1 christos DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 264 1.1 christos DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 265 1.1 christos DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 266 1.1 christos DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 267 1.1 christos DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 268 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 269 1.1 christos DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 270 1.1 christos DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE, "bfin_ebiu_sdc"), 271 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 272 1.1 christos DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 273 1.1 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE, "bfin_gpio@6"), 274 1.1 christos DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@7"), 275 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE, "bfin_uart@1"), 276 1.1 christos DEVICE (0xFFC03000, BFIN_MMR_EMAC_SIZE, "bfin_emac"), 277 1.1 christos DEVICE (0, 0x20, "bfin_emac/eth_phy"), 278 1.1 christos DEVICE (0xFFC03400, BFIN_MMR_SPI_SIZE, "bfin_spi@1"), 279 1.1 christos DEVICE (0xFFC03600, BFIN_MMR_OTP_SIZE, "bfin_otp"), 280 1.1 christos }; 281 1.1 christos #define bf518_dev bf516_dev 282 1.1 christos #define bf512_dmac bf50x_dmac 283 1.1 christos #define bf514_dmac bf50x_dmac 284 1.1 christos #define bf516_dmac bf50x_dmac 285 1.1 christos #define bf518_dmac bf50x_dmac 286 1.1.1.2 christos static const struct bfin_port_layout bf51x_port[] = 287 1.1.1.2 christos { 288 1.1.1.2 christos SIC (0, 0, "bfin_pll", "pll"), 289 1.1.1.2 christos /*SIC (0, 1, "bfin_dmac@0", "stat"),*/ 290 1.1.1.2 christos SIC (0, 2, "bfin_dmar@0", "block"), 291 1.1.1.2 christos SIC (0, 3, "bfin_dmar@1", "block"), 292 1.1.1.2 christos SIC (0, 4, "bfin_dmar@0", "overflow"), 293 1.1.1.2 christos SIC (0, 5, "bfin_dmar@1", "overflow"), 294 1.1.1.2 christos SIC (0, 6, "bfin_ppi@0", "stat"), 295 1.1.1.2 christos SIC (0, 7, "bfin_emac", "stat"), 296 1.1.1.2 christos SIC (0, 8, "bfin_sport@0", "stat"), 297 1.1.1.2 christos SIC (0, 9, "bfin_sport@1", "stat"), 298 1.1.1.2 christos SIC (0, 10, "bfin_ptp", "stat"), 299 1.1.1.2 christos /*SIC (0, 11, reserved),*/ 300 1.1.1.2 christos SIC (0, 12, "bfin_uart@0", "stat"), 301 1.1.1.2 christos SIC (0, 13, "bfin_uart@1", "stat"), 302 1.1.1.2 christos SIC (0, 14, "bfin_rtc", "rtc"), 303 1.1.1.2 christos SIC (0, 15, "bfin_dma@0", "di"), 304 1.1.1.2 christos SIC (0, 16, "bfin_dma@3", "di"), 305 1.1.1.2 christos SIC (0, 17, "bfin_dma@4", "di"), 306 1.1.1.2 christos SIC (0, 18, "bfin_dma@5", "di"), 307 1.1.1.2 christos SIC (0, 19, "bfin_dma@6", "di"), 308 1.1.1.2 christos SIC (0, 20, "bfin_twi@0", "stat"), 309 1.1.1.2 christos SIC (0, 21, "bfin_dma@7", "di"), 310 1.1.1.2 christos SIC (0, 22, "bfin_dma@8", "di"), 311 1.1.1.2 christos SIC (0, 23, "bfin_dma@9", "di"), 312 1.1.1.2 christos SIC (0, 24, "bfin_dma@10", "di"), 313 1.1.1.2 christos SIC (0, 25, "bfin_dma@11", "di"), 314 1.1.1.2 christos SIC (0, 26, "bfin_otp", "stat"), 315 1.1.1.2 christos SIC (0, 27, "bfin_counter@0", "stat"), 316 1.1.1.2 christos SIC (0, 28, "bfin_dma@1", "di"), 317 1.1.1.2 christos SIC (0, 29, "bfin_gpio@7", "mask_a"), 318 1.1.1.2 christos SIC (0, 30, "bfin_dma@2", "di"), 319 1.1.1.2 christos SIC (0, 31, "bfin_gpio@7", "mask_b"), 320 1.1.1.2 christos SIC (1, 0, "bfin_gptimer@0", "stat"), 321 1.1.1.2 christos SIC (1, 1, "bfin_gptimer@1", "stat"), 322 1.1.1.2 christos SIC (1, 2, "bfin_gptimer@2", "stat"), 323 1.1.1.2 christos SIC (1, 3, "bfin_gptimer@3", "stat"), 324 1.1.1.2 christos SIC (1, 4, "bfin_gptimer@4", "stat"), 325 1.1.1.2 christos SIC (1, 5, "bfin_gptimer@5", "stat"), 326 1.1.1.2 christos SIC (1, 6, "bfin_gptimer@6", "stat"), 327 1.1.1.2 christos SIC (1, 7, "bfin_gptimer@7", "stat"), 328 1.1.1.2 christos SIC (1, 8, "bfin_gpio@6", "mask_a"), 329 1.1.1.2 christos SIC (1, 9, "bfin_gpio@6", "mask_b"), 330 1.1.1.2 christos SIC (1, 10, "bfin_dma@256", "di"), /* mdma0 */ 331 1.1.1.2 christos SIC (1, 10, "bfin_dma@257", "di"), /* mdma0 */ 332 1.1.1.2 christos SIC (1, 11, "bfin_dma@258", "di"), /* mdma1 */ 333 1.1.1.2 christos SIC (1, 11, "bfin_dma@259", "di"), /* mdma1 */ 334 1.1.1.2 christos SIC (1, 12, "bfin_wdog@0", "gpi"), 335 1.1.1.2 christos SIC (1, 13, "bfin_gpio@5", "mask_a"), 336 1.1.1.2 christos SIC (1, 14, "bfin_gpio@5", "mask_b"), 337 1.1.1.2 christos SIC (1, 15, "bfin_spi@0", "stat"), 338 1.1.1.2 christos SIC (1, 16, "bfin_spi@1", "stat"), 339 1.1.1.2 christos /*SIC (1, 17, reserved),*/ 340 1.1.1.2 christos /*SIC (1, 18, reserved),*/ 341 1.1.1.2 christos SIC (1, 19, "bfin_rsi@0", "int0"), 342 1.1.1.2 christos SIC (1, 20, "bfin_rsi@0", "int1"), 343 1.1.1.2 christos SIC (1, 21, "bfin_pwm@0", "trip"), 344 1.1.1.2 christos SIC (1, 22, "bfin_pwm@0", "sync"), 345 1.1.1.2 christos SIC (1, 23, "bfin_ptp", "stat"), 346 1.1.1.2 christos }; 347 1.1.1.2 christos #define bf512_port bf51x_port 348 1.1.1.2 christos #define bf514_port bf51x_port 349 1.1.1.2 christos #define bf516_port bf51x_port 350 1.1.1.2 christos #define bf518_port bf51x_port 351 1.1 christos 352 1.1 christos #define bf522_chipid 0x27e4 353 1.1 christos #define bf523_chipid 0x27e0 354 1.1 christos #define bf524_chipid bf522_chipid 355 1.1 christos #define bf525_chipid bf523_chipid 356 1.1 christos #define bf526_chipid bf522_chipid 357 1.1 christos #define bf527_chipid bf523_chipid 358 1.1 christos static const struct bfin_memory_layout bf52x_mem[] = 359 1.1 christos { 360 1.1 christos LAYOUT (0xFFC00680, 0xC, read_write), /* TIMER stub */ 361 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 362 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 363 1.1 christos LAYOUT (0xFFC03200, 0x50, read_write), /* PORT_MUX stub */ 364 1.1 christos LAYOUT (0xFFC03800, 0x500, read_write), /* MUSB stub */ 365 1.1 christos LAYOUT (0xFF800000, 0x4000, read_write), /* Data A */ 366 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 367 1.1 christos LAYOUT (0xFF900000, 0x4000, read_write), /* Data B */ 368 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 369 1.1 christos LAYOUT (0xFFA00000, 0x8000, read_write_exec), /* Inst A [1] */ 370 1.1 christos LAYOUT (0xFFA08000, 0x4000, read_write_exec), /* Inst B [1] */ 371 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 372 1.1 christos }; 373 1.1 christos #define bf522_mem bf52x_mem 374 1.1 christos #define bf523_mem bf52x_mem 375 1.1 christos #define bf524_mem bf52x_mem 376 1.1 christos #define bf525_mem bf52x_mem 377 1.1 christos #define bf526_mem bf52x_mem 378 1.1 christos #define bf527_mem bf52x_mem 379 1.1 christos static const struct bfin_dev_layout bf522_dev[] = 380 1.1 christos { 381 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 382 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 383 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 384 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 385 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 386 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 387 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 388 1.1 christos DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 389 1.1 christos DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 390 1.1 christos DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 391 1.1 christos DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 392 1.1 christos DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 393 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 394 1.1 christos DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 395 1.1 christos DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE, "bfin_ebiu_sdc"), 396 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 397 1.1 christos DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 398 1.1 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE, "bfin_gpio@6"), 399 1.1 christos DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@7"), 400 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE, "bfin_uart@1"), 401 1.1 christos DEVICE (0xFFC03600, BFIN_MMR_OTP_SIZE, "bfin_otp"), 402 1.1 christos DEVICE (0xFFC03700, BFIN_MMR_NFC_SIZE, "bfin_nfc"), 403 1.1 christos }; 404 1.1 christos #define bf523_dev bf522_dev 405 1.1 christos #define bf524_dev bf522_dev 406 1.1 christos #define bf525_dev bf522_dev 407 1.1 christos static const struct bfin_dev_layout bf526_dev[] = 408 1.1 christos { 409 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 410 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 411 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 412 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 413 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 414 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 415 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 416 1.1 christos DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 417 1.1 christos DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 418 1.1 christos DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 419 1.1 christos DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 420 1.1 christos DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 421 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 422 1.1 christos DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 423 1.1 christos DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE, "bfin_ebiu_sdc"), 424 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 425 1.1 christos DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 426 1.1 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE, "bfin_gpio@6"), 427 1.1 christos DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@7"), 428 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE, "bfin_uart@1"), 429 1.1 christos DEVICE (0xFFC03000, BFIN_MMR_EMAC_SIZE, "bfin_emac"), 430 1.1 christos DEVICE (0, 0x20, "bfin_emac/eth_phy"), 431 1.1 christos DEVICE (0xFFC03600, BFIN_MMR_OTP_SIZE, "bfin_otp"), 432 1.1 christos DEVICE (0xFFC03700, BFIN_MMR_NFC_SIZE, "bfin_nfc"), 433 1.1 christos }; 434 1.1 christos #define bf527_dev bf526_dev 435 1.1 christos #define bf522_dmac bf50x_dmac 436 1.1 christos #define bf523_dmac bf50x_dmac 437 1.1 christos #define bf524_dmac bf50x_dmac 438 1.1 christos #define bf525_dmac bf50x_dmac 439 1.1 christos #define bf526_dmac bf50x_dmac 440 1.1 christos #define bf527_dmac bf50x_dmac 441 1.1.1.2 christos static const struct bfin_port_layout bf52x_port[] = 442 1.1.1.2 christos { 443 1.1.1.2 christos SIC (0, 0, "bfin_pll", "pll"), 444 1.1.1.2 christos /*SIC (0, 1, "bfin_dmac@0", "stat"),*/ 445 1.1.1.2 christos SIC (0, 2, "bfin_dmar@0", "block"), 446 1.1.1.2 christos SIC (0, 3, "bfin_dmar@1", "block"), 447 1.1.1.2 christos SIC (0, 4, "bfin_dmar@0", "overflow"), 448 1.1.1.2 christos SIC (0, 5, "bfin_dmar@1", "overflow"), 449 1.1.1.2 christos SIC (0, 6, "bfin_ppi@0", "stat"), 450 1.1.1.2 christos SIC (0, 7, "bfin_emac", "stat"), 451 1.1.1.2 christos SIC (0, 8, "bfin_sport@0", "stat"), 452 1.1.1.2 christos SIC (0, 9, "bfin_sport@1", "stat"), 453 1.1.1.2 christos /*SIC (0, 10, reserved),*/ 454 1.1.1.2 christos /*SIC (0, 11, reserved),*/ 455 1.1.1.2 christos SIC (0, 12, "bfin_uart@0", "stat"), 456 1.1.1.2 christos SIC (0, 13, "bfin_uart@1", "stat"), 457 1.1.1.2 christos SIC (0, 14, "bfin_rtc", "rtc"), 458 1.1.1.2 christos SIC (0, 15, "bfin_dma@0", "di"), 459 1.1.1.2 christos SIC (0, 16, "bfin_dma@3", "di"), 460 1.1.1.2 christos SIC (0, 17, "bfin_dma@4", "di"), 461 1.1.1.2 christos SIC (0, 18, "bfin_dma@5", "di"), 462 1.1.1.2 christos SIC (0, 19, "bfin_dma@6", "di"), 463 1.1.1.2 christos SIC (0, 20, "bfin_twi@0", "stat"), 464 1.1.1.2 christos SIC (0, 21, "bfin_dma@7", "di"), 465 1.1.1.2 christos SIC (0, 22, "bfin_dma@8", "di"), 466 1.1.1.2 christos SIC (0, 23, "bfin_dma@9", "di"), 467 1.1.1.2 christos SIC (0, 24, "bfin_dma@10", "di"), 468 1.1.1.2 christos SIC (0, 25, "bfin_dma@11", "di"), 469 1.1.1.2 christos SIC (0, 26, "bfin_otp", "stat"), 470 1.1.1.2 christos SIC (0, 27, "bfin_counter@0", "stat"), 471 1.1.1.2 christos SIC (0, 28, "bfin_dma@1", "di"), 472 1.1.1.2 christos SIC (0, 29, "bfin_gpio@7", "mask_a"), 473 1.1.1.2 christos SIC (0, 30, "bfin_dma@2", "di"), 474 1.1.1.2 christos SIC (0, 31, "bfin_gpio@7", "mask_b"), 475 1.1.1.2 christos SIC (1, 0, "bfin_gptimer@0", "stat"), 476 1.1.1.2 christos SIC (1, 1, "bfin_gptimer@1", "stat"), 477 1.1.1.2 christos SIC (1, 2, "bfin_gptimer@2", "stat"), 478 1.1.1.2 christos SIC (1, 3, "bfin_gptimer@3", "stat"), 479 1.1.1.2 christos SIC (1, 4, "bfin_gptimer@4", "stat"), 480 1.1.1.2 christos SIC (1, 5, "bfin_gptimer@5", "stat"), 481 1.1.1.2 christos SIC (1, 6, "bfin_gptimer@6", "stat"), 482 1.1.1.2 christos SIC (1, 7, "bfin_gptimer@7", "stat"), 483 1.1.1.2 christos SIC (1, 8, "bfin_gpio@6", "mask_a"), 484 1.1.1.2 christos SIC (1, 9, "bfin_gpio@6", "mask_b"), 485 1.1.1.2 christos SIC (1, 10, "bfin_dma@256", "di"), /* mdma0 */ 486 1.1.1.2 christos SIC (1, 10, "bfin_dma@257", "di"), /* mdma0 */ 487 1.1.1.2 christos SIC (1, 11, "bfin_dma@258", "di"), /* mdma1 */ 488 1.1.1.2 christos SIC (1, 11, "bfin_dma@259", "di"), /* mdma1 */ 489 1.1.1.2 christos SIC (1, 12, "bfin_wdog@0", "gpi"), 490 1.1.1.2 christos SIC (1, 13, "bfin_gpio@5", "mask_a"), 491 1.1.1.2 christos SIC (1, 14, "bfin_gpio@5", "mask_b"), 492 1.1.1.2 christos SIC (1, 15, "bfin_spi@0", "stat"), 493 1.1.1.2 christos SIC (1, 16, "bfin_nfc", "stat"), 494 1.1.1.2 christos SIC (1, 17, "bfin_hostdp", "stat"), 495 1.1.1.2 christos SIC (1, 18, "bfin_hostdp", "done"), 496 1.1.1.2 christos SIC (1, 20, "bfin_usb", "int0"), 497 1.1.1.2 christos SIC (1, 21, "bfin_usb", "int1"), 498 1.1.1.2 christos SIC (1, 22, "bfin_usb", "int2"), 499 1.1.1.2 christos }; 500 1.1.1.10 christos #define bf522_port bf52x_port 501 1.1.1.10 christos #define bf523_port bf52x_port 502 1.1.1.10 christos #define bf524_port bf52x_port 503 1.1.1.10 christos #define bf525_port bf52x_port 504 1.1.1.10 christos #define bf526_port bf52x_port 505 1.1.1.10 christos #define bf527_port bf52x_port 506 1.1 christos 507 1.1 christos #define bf531_chipid 0x27a5 508 1.1 christos #define bf532_chipid bf531_chipid 509 1.1 christos #define bf533_chipid bf531_chipid 510 1.1 christos static const struct bfin_memory_layout bf531_mem[] = 511 1.1 christos { 512 1.1 christos LAYOUT (0xFFC00640, 0xC, read_write), /* TIMER stub */ 513 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 514 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 515 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 516 1.1 christos LAYOUT (0xFFA08000, 0x4000, read_write_exec), /* Inst B [1] */ 517 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 518 1.1 christos }; 519 1.1 christos static const struct bfin_memory_layout bf532_mem[] = 520 1.1 christos { 521 1.1 christos LAYOUT (0xFFC00640, 0xC, read_write), /* TIMER stub */ 522 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 523 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 524 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 525 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 526 1.1 christos LAYOUT (0xFFA08000, 0x4000, read_write_exec), /* Inst B [1] */ 527 1.1 christos LAYOUT (0xFFA0C000, 0x4000, read_write_exec), /* Inst C [1] */ 528 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 529 1.1 christos }; 530 1.1 christos static const struct bfin_memory_layout bf533_mem[] = 531 1.1 christos { 532 1.1 christos LAYOUT (0xFFC00640, 0xC, read_write), /* TIMER stub */ 533 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 534 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 535 1.1 christos LAYOUT (0xFF800000, 0x4000, read_write), /* Data A */ 536 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 537 1.1 christos LAYOUT (0xFF900000, 0x4000, read_write), /* Data B */ 538 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 539 1.1 christos LAYOUT (0xFFA00000, 0x8000, read_write_exec), /* Inst A [1] */ 540 1.1 christos LAYOUT (0xFFA08000, 0x4000, read_write_exec), /* Inst B [1] */ 541 1.1 christos LAYOUT (0xFFA0C000, 0x4000, read_write_exec), /* Inst C [1] */ 542 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 543 1.1 christos }; 544 1.1 christos static const struct bfin_dev_layout bf533_dev[] = 545 1.1 christos { 546 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 547 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 548 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 549 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 550 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 551 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 552 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 553 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 554 1.1 christos DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 555 1.1 christos DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE, "bfin_ebiu_sdc"), 556 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 557 1.1 christos }; 558 1.1 christos #define bf531_dev bf533_dev 559 1.1 christos #define bf532_dev bf533_dev 560 1.1 christos static const struct bfin_dmac_layout bf533_dmac[] = 561 1.1 christos { 562 1.1 christos { BFIN_MMR_DMAC0_BASE, 8, }, 563 1.1 christos }; 564 1.1 christos #define bf531_dmac bf533_dmac 565 1.1 christos #define bf532_dmac bf533_dmac 566 1.1.1.2 christos static const struct bfin_port_layout bf533_port[] = 567 1.1.1.2 christos { 568 1.1.1.2 christos SIC (0, 0, "bfin_pll", "pll"), 569 1.1.1.2 christos /*SIC (0, 1, "bfin_dmac@0", "stat"),*/ 570 1.1.1.2 christos SIC (0, 2, "bfin_ppi@0", "stat"), 571 1.1.1.2 christos SIC (0, 3, "bfin_sport@0", "stat"), 572 1.1.1.2 christos SIC (0, 4, "bfin_sport@1", "stat"), 573 1.1.1.2 christos SIC (0, 5, "bfin_spi@0", "stat"), 574 1.1.1.2 christos SIC (0, 6, "bfin_uart@0", "stat"), 575 1.1.1.2 christos SIC (0, 7, "bfin_rtc", "rtc"), 576 1.1.1.2 christos SIC (0, 8, "bfin_dma@0", "di"), 577 1.1.1.2 christos SIC (0, 9, "bfin_dma@1", "di"), 578 1.1.1.2 christos SIC (0, 10, "bfin_dma@2", "di"), 579 1.1.1.2 christos SIC (0, 11, "bfin_dma@3", "di"), 580 1.1.1.2 christos SIC (0, 12, "bfin_dma@4", "di"), 581 1.1.1.2 christos SIC (0, 13, "bfin_dma@5", "di"), 582 1.1.1.2 christos SIC (0, 14, "bfin_dma@6", "di"), 583 1.1.1.2 christos SIC (0, 15, "bfin_dma@7", "di"), 584 1.1.1.2 christos SIC (0, 16, "bfin_gptimer@0", "stat"), 585 1.1.1.2 christos SIC (0, 17, "bfin_gptimer@1", "stat"), 586 1.1.1.2 christos SIC (0, 18, "bfin_gptimer@2", "stat"), 587 1.1.1.2 christos SIC (0, 19, "bfin_gpio@5", "mask_a"), 588 1.1.1.2 christos SIC (0, 20, "bfin_gpio@5", "mask_b"), 589 1.1.1.2 christos SIC (0, 21, "bfin_dma@256", "di"), /* mdma0 */ 590 1.1.1.2 christos SIC (0, 21, "bfin_dma@257", "di"), /* mdma0 */ 591 1.1.1.2 christos SIC (0, 22, "bfin_dma@258", "di"), /* mdma */ 592 1.1.1.2 christos SIC (0, 22, "bfin_dma@259", "di"), /* mdma1 */ 593 1.1.1.2 christos SIC (0, 23, "bfin_wdog@0", "gpi"), 594 1.1.1.2 christos }; 595 1.1.1.2 christos #define bf531_port bf533_port 596 1.1.1.2 christos #define bf532_port bf533_port 597 1.1 christos 598 1.1 christos #define bf534_chipid 0x27c6 599 1.1 christos #define bf536_chipid 0x27c8 600 1.1 christos #define bf537_chipid bf536_chipid 601 1.1 christos static const struct bfin_memory_layout bf534_mem[] = 602 1.1 christos { 603 1.1 christos LAYOUT (0xFFC00680, 0xC, read_write), /* TIMER stub */ 604 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 605 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 606 1.1 christos LAYOUT (0xFFC03200, 0x10, read_write), /* PORT_MUX stub */ 607 1.1 christos LAYOUT (0xFF800000, 0x4000, read_write), /* Data A */ 608 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 609 1.1 christos LAYOUT (0xFF900000, 0x4000, read_write), /* Data B */ 610 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 611 1.1 christos LAYOUT (0xFFA00000, 0x8000, read_write_exec), /* Inst A [1] */ 612 1.1 christos LAYOUT (0xFFA08000, 0x4000, read_write_exec), /* Inst B [1] */ 613 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 614 1.1 christos }; 615 1.1 christos static const struct bfin_memory_layout bf536_mem[] = 616 1.1 christos { 617 1.1 christos LAYOUT (0xFFC00680, 0xC, read_write), /* TIMER stub */ 618 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 619 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 620 1.1 christos LAYOUT (0xFFC03200, 0x10, read_write), /* PORT_MUX stub */ 621 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 622 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 623 1.1 christos LAYOUT (0xFFA00000, 0x8000, read_write_exec), /* Inst A [1] */ 624 1.1 christos LAYOUT (0xFFA08000, 0x4000, read_write_exec), /* Inst B [1] */ 625 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 626 1.1 christos }; 627 1.1 christos static const struct bfin_memory_layout bf537_mem[] = 628 1.1 christos { 629 1.1 christos LAYOUT (0xFFC00680, 0xC, read_write), /* TIMER stub */ 630 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 631 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 632 1.1 christos LAYOUT (0xFFC03200, 0x10, read_write), /* PORT_MUX stub */ 633 1.1 christos LAYOUT (0xFF800000, 0x4000, read_write), /* Data A */ 634 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 635 1.1 christos LAYOUT (0xFF900000, 0x4000, read_write), /* Data B */ 636 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 637 1.1 christos LAYOUT (0xFFA00000, 0x8000, read_write_exec), /* Inst A [1] */ 638 1.1 christos LAYOUT (0xFFA08000, 0x4000, read_write_exec), /* Inst B [1] */ 639 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 640 1.1 christos }; 641 1.1 christos static const struct bfin_dev_layout bf534_dev[] = 642 1.1 christos { 643 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 644 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 645 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 646 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 647 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 648 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 649 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 650 1.1 christos DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 651 1.1 christos DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 652 1.1 christos DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 653 1.1 christos DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 654 1.1 christos DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 655 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 656 1.1 christos DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 657 1.1 christos DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE, "bfin_ebiu_sdc"), 658 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 659 1.1 christos DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 660 1.1 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE, "bfin_gpio@6"), 661 1.1 christos DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@7"), 662 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE, "bfin_uart@1"), 663 1.1.1.2 christos DEVICE (0, 0, "glue-or@1"), 664 1.1.1.2 christos DEVICE (0, 0, "glue-or@1/interrupt-ranges 0 5"), 665 1.1.1.2 christos DEVICE (0, 0, "glue-or@2"), 666 1.1.1.2 christos DEVICE (0, 0, "glue-or@2/interrupt-ranges 0 8"), 667 1.1.1.2 christos DEVICE (0, 0, "glue-or@17"), 668 1.1.1.2 christos DEVICE (0, 0, "glue-or@17/interrupt-ranges 0 2"), 669 1.1.1.2 christos DEVICE (0, 0, "glue-or@18"), 670 1.1.1.2 christos DEVICE (0, 0, "glue-or@18/interrupt-ranges 0 2"), 671 1.1.1.2 christos DEVICE (0, 0, "glue-or@27"), 672 1.1.1.2 christos DEVICE (0, 0, "glue-or@27/interrupt-ranges 0 2"), 673 1.1.1.2 christos DEVICE (0, 0, "glue-or@31"), 674 1.1.1.2 christos DEVICE (0, 0, "glue-or@31/interrupt-ranges 0 2"), 675 1.1 christos }; 676 1.1 christos static const struct bfin_dev_layout bf537_dev[] = 677 1.1 christos { 678 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 679 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 680 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 681 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 682 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 683 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 684 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 685 1.1 christos DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 686 1.1 christos DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 687 1.1 christos DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 688 1.1 christos DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 689 1.1 christos DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 690 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 691 1.1 christos DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 692 1.1 christos DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE, "bfin_ebiu_sdc"), 693 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 694 1.1 christos DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 695 1.1 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE, "bfin_gpio@6"), 696 1.1 christos DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@7"), 697 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE, "bfin_uart@1"), 698 1.1 christos DEVICE (0xFFC03000, BFIN_MMR_EMAC_SIZE, "bfin_emac"), 699 1.1 christos DEVICE (0, 0x20, "bfin_emac/eth_phy"), 700 1.1.1.2 christos DEVICE (0, 0, "glue-or@1"), 701 1.1.1.2 christos DEVICE (0, 0, "glue-or@1/interrupt-ranges 0 5"), 702 1.1.1.2 christos DEVICE (0, 0, "glue-or@2"), 703 1.1.1.2 christos DEVICE (0, 0, "glue-or@2/interrupt-ranges 0 8"), 704 1.1.1.2 christos DEVICE (0, 0, "glue-or@17"), 705 1.1.1.2 christos DEVICE (0, 0, "glue-or@17/interrupt-ranges 0 2"), 706 1.1.1.2 christos DEVICE (0, 0, "glue-or@18"), 707 1.1.1.2 christos DEVICE (0, 0, "glue-or@18/interrupt-ranges 0 2"), 708 1.1.1.2 christos DEVICE (0, 0, "glue-or@27"), 709 1.1.1.2 christos DEVICE (0, 0, "glue-or@27/interrupt-ranges 0 2"), 710 1.1.1.2 christos DEVICE (0, 0, "glue-or@31"), 711 1.1.1.2 christos DEVICE (0, 0, "glue-or@31/interrupt-ranges 0 2"), 712 1.1 christos }; 713 1.1 christos #define bf536_dev bf537_dev 714 1.1 christos #define bf534_dmac bf50x_dmac 715 1.1 christos #define bf536_dmac bf50x_dmac 716 1.1 christos #define bf537_dmac bf50x_dmac 717 1.1.1.2 christos static const struct bfin_port_layout bf537_port[] = 718 1.1.1.2 christos { 719 1.1.1.2 christos SIC (0, 0, "bfin_pll", "pll"), 720 1.1.1.2 christos SIC (0, 1, "glue-or@1", "int"), 721 1.1.1.2 christos /*PORT ("glue-or@1", "int", "bfin_dmac@0", "stat"),*/ 722 1.1.1.2 christos PORT ("glue-or@1", "int", "bfin_dmar@0", "block"), 723 1.1.1.2 christos PORT ("glue-or@1", "int", "bfin_dmar@1", "block"), 724 1.1.1.2 christos PORT ("glue-or@1", "int", "bfin_dmar@0", "overflow"), 725 1.1.1.2 christos PORT ("glue-or@1", "int", "bfin_dmar@1", "overflow"), 726 1.1.1.2 christos SIC (0, 2, "glue-or@2", "int"), 727 1.1.1.2 christos PORT ("glue-or@2", "int", "bfin_can@0", "stat"), 728 1.1.1.2 christos PORT ("glue-or@2", "int", "bfin_emac", "stat"), 729 1.1.1.2 christos PORT ("glue-or@2", "int", "bfin_sport@0", "stat"), 730 1.1.1.2 christos PORT ("glue-or@2", "int", "bfin_sport@1", "stat"), 731 1.1.1.2 christos PORT ("glue-or@2", "int", "bfin_ppi@0", "stat"), 732 1.1.1.2 christos PORT ("glue-or@2", "int", "bfin_spi@0", "stat"), 733 1.1.1.2 christos PORT ("glue-or@2", "int", "bfin_uart@0", "stat"), 734 1.1.1.2 christos PORT ("glue-or@2", "int", "bfin_uart@1", "stat"), 735 1.1.1.2 christos SIC (0, 3, "bfin_rtc", "rtc"), 736 1.1.1.2 christos SIC (0, 4, "bfin_dma@0", "di"), 737 1.1.1.2 christos SIC (0, 5, "bfin_dma@3", "di"), 738 1.1.1.2 christos SIC (0, 6, "bfin_dma@4", "di"), 739 1.1.1.2 christos SIC (0, 7, "bfin_dma@5", "di"), 740 1.1.1.2 christos SIC (0, 8, "bfin_dma@6", "di"), 741 1.1.1.2 christos SIC (0, 9, "bfin_twi@0", "stat"), 742 1.1.1.2 christos SIC (0, 10, "bfin_dma@7", "di"), 743 1.1.1.2 christos SIC (0, 11, "bfin_dma@8", "di"), 744 1.1.1.2 christos SIC (0, 12, "bfin_dma@9", "di"), 745 1.1.1.2 christos SIC (0, 13, "bfin_dma@10", "di"), 746 1.1.1.2 christos SIC (0, 14, "bfin_dma@11", "di"), 747 1.1.1.2 christos SIC (0, 15, "bfin_can@0", "rx"), 748 1.1.1.2 christos SIC (0, 16, "bfin_can@0", "tx"), 749 1.1.1.2 christos SIC (0, 17, "glue-or@17", "int"), 750 1.1.1.2 christos PORT ("glue-or@17", "int", "bfin_dma@1", "di"), 751 1.1.1.2 christos PORT ("glue-or@17", "int", "bfin_gpio@7", "mask_a"), 752 1.1.1.2 christos SIC (0, 18, "glue-or@18", "int"), 753 1.1.1.2 christos PORT ("glue-or@18", "int", "bfin_dma@2", "di"), 754 1.1.1.2 christos PORT ("glue-or@18", "int", "bfin_gpio@7", "mask_b"), 755 1.1.1.2 christos SIC (0, 19, "bfin_gptimer@0", "stat"), 756 1.1.1.2 christos SIC (0, 20, "bfin_gptimer@1", "stat"), 757 1.1.1.2 christos SIC (0, 21, "bfin_gptimer@2", "stat"), 758 1.1.1.2 christos SIC (0, 22, "bfin_gptimer@3", "stat"), 759 1.1.1.2 christos SIC (0, 23, "bfin_gptimer@4", "stat"), 760 1.1.1.2 christos SIC (0, 24, "bfin_gptimer@5", "stat"), 761 1.1.1.2 christos SIC (0, 25, "bfin_gptimer@6", "stat"), 762 1.1.1.2 christos SIC (0, 26, "bfin_gptimer@7", "stat"), 763 1.1.1.2 christos SIC (0, 27, "glue-or@27", "int"), 764 1.1.1.2 christos PORT ("glue-or@27", "int", "bfin_gpio@5", "mask_a"), 765 1.1.1.2 christos PORT ("glue-or@27", "int", "bfin_gpio@6", "mask_a"), 766 1.1.1.2 christos SIC (0, 28, "bfin_gpio@6", "mask_b"), 767 1.1.1.2 christos SIC (0, 29, "bfin_dma@256", "di"), /* mdma0 */ 768 1.1.1.2 christos SIC (0, 29, "bfin_dma@257", "di"), /* mdma0 */ 769 1.1.1.2 christos SIC (0, 30, "bfin_dma@258", "di"), /* mdma1 */ 770 1.1.1.2 christos SIC (0, 30, "bfin_dma@259", "di"), /* mdma1 */ 771 1.1.1.2 christos SIC (0, 31, "glue-or@31", "int"), 772 1.1.1.2 christos PORT ("glue-or@31", "int", "bfin_wdog@0", "gpi"), 773 1.1.1.2 christos PORT ("glue-or@31", "int", "bfin_gpio@5", "mask_b"), 774 1.1.1.2 christos }; 775 1.1.1.2 christos #define bf534_port bf537_port 776 1.1.1.2 christos #define bf536_port bf537_port 777 1.1 christos 778 1.1 christos #define bf538_chipid 0x27c4 779 1.1 christos #define bf539_chipid bf538_chipid 780 1.1 christos static const struct bfin_memory_layout bf538_mem[] = 781 1.1 christos { 782 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 783 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 784 1.1 christos LAYOUT (0xFFC01500, 0x70, read_write), /* PORTC/D/E stub */ 785 1.1 christos LAYOUT (0xFFC02500, 0x60, read_write), /* SPORT2 stub */ 786 1.1 christos LAYOUT (0xFFC02600, 0x60, read_write), /* SPORT3 stub */ 787 1.1 christos LAYOUT (0xFF800000, 0x4000, read_write), /* Data A */ 788 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 789 1.1 christos LAYOUT (0xFF900000, 0x4000, read_write), /* Data B */ 790 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 791 1.1 christos LAYOUT (0xFFA00000, 0x8000, read_write_exec), /* Inst A [1] */ 792 1.1 christos LAYOUT (0xFFA08000, 0x4000, read_write_exec), /* Inst B [1] */ 793 1.1 christos LAYOUT (0xFFA0C000, 0x4000, read_write_exec), /* Inst C [1] */ 794 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 795 1.1 christos }; 796 1.1 christos #define bf539_mem bf538_mem 797 1.1 christos static const struct bfin_dev_layout bf538_dev[] = 798 1.1 christos { 799 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 800 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 801 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 802 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 803 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 804 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 805 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 806 1.1 christos DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 807 1.1 christos DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE, "bfin_ebiu_sdc"), 808 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 809 1.1 christos DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 810 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 811 1.1 christos _DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE, "bfin_uart@1", 1), 812 1.1 christos _DEVICE (0xFFC02100, BFIN_MMR_UART_SIZE, "bfin_uart@2", 1), 813 1.1 christos DEVICE (0xFFC02200, BFIN_MMR_TWI_SIZE, "bfin_twi@1"), 814 1.1 christos _DEVICE (0xFFC02300, BFIN_MMR_SPI_SIZE, "bfin_spi@1", 1), 815 1.1 christos _DEVICE (0xFFC02400, BFIN_MMR_SPI_SIZE, "bfin_spi@2", 1), 816 1.1 christos }; 817 1.1 christos #define bf539_dev bf538_dev 818 1.1 christos static const struct bfin_dmac_layout bf538_dmac[] = 819 1.1 christos { 820 1.1 christos { BFIN_MMR_DMAC0_BASE, 8, }, 821 1.1 christos { BFIN_MMR_DMAC1_BASE, 12, }, 822 1.1 christos }; 823 1.1 christos #define bf539_dmac bf538_dmac 824 1.1.1.2 christos static const struct bfin_port_layout bf538_port[] = 825 1.1.1.2 christos { 826 1.1.1.2 christos SIC (0, 0, "bfin_pll", "pll"), 827 1.1.1.2 christos SIC (0, 1, "bfin_dmac@0", "stat"), 828 1.1.1.2 christos SIC (0, 2, "bfin_ppi@0", "stat"), 829 1.1.1.2 christos SIC (0, 3, "bfin_sport@0", "stat"), 830 1.1.1.2 christos SIC (0, 4, "bfin_sport@1", "stat"), 831 1.1.1.2 christos SIC (0, 5, "bfin_spi@0", "stat"), 832 1.1.1.2 christos SIC (0, 6, "bfin_uart@0", "stat"), 833 1.1.1.2 christos SIC (0, 7, "bfin_rtc", "rtc"), 834 1.1.1.2 christos SIC (0, 8, "bfin_dma@0", "di"), 835 1.1.1.2 christos SIC (0, 9, "bfin_dma@1", "di"), 836 1.1.1.2 christos SIC (0, 10, "bfin_dma@2", "di"), 837 1.1.1.2 christos SIC (0, 11, "bfin_dma@3", "di"), 838 1.1.1.2 christos SIC (0, 12, "bfin_dma@4", "di"), 839 1.1.1.2 christos SIC (0, 13, "bfin_dma@5", "di"), 840 1.1.1.2 christos SIC (0, 14, "bfin_dma@6", "di"), 841 1.1.1.2 christos SIC (0, 15, "bfin_dma@7", "di"), 842 1.1.1.2 christos SIC (0, 16, "bfin_gptimer@0", "stat"), 843 1.1.1.2 christos SIC (0, 17, "bfin_gptimer@1", "stat"), 844 1.1.1.2 christos SIC (0, 18, "bfin_gptimer@2", "stat"), 845 1.1.1.2 christos SIC (0, 19, "bfin_gpio@5", "mask_a"), 846 1.1.1.2 christos SIC (0, 20, "bfin_gpio@5", "mask_b"), 847 1.1.1.2 christos SIC (0, 21, "bfin_dma@256", "di"), /* mdma0 */ 848 1.1.1.2 christos SIC (0, 21, "bfin_dma@257", "di"), /* mdma0 */ 849 1.1.1.2 christos SIC (0, 22, "bfin_dma@258", "di"), /* mdma1 */ 850 1.1.1.2 christos SIC (0, 22, "bfin_dma@259", "di"), /* mdma1 */ 851 1.1.1.2 christos SIC (0, 23, "bfin_wdog@0", "gpi"), 852 1.1.1.2 christos SIC (0, 24, "bfin_dmac@1", "stat"), 853 1.1.1.2 christos SIC (0, 25, "bfin_sport@2", "stat"), 854 1.1.1.2 christos SIC (0, 26, "bfin_sport@3", "stat"), 855 1.1.1.2 christos /*SIC (0, 27, reserved),*/ 856 1.1.1.2 christos SIC (0, 28, "bfin_spi@1", "stat"), 857 1.1.1.2 christos SIC (0, 29, "bfin_spi@2", "stat"), 858 1.1.1.2 christos SIC (0, 30, "bfin_uart@1", "stat"), 859 1.1.1.2 christos SIC (0, 31, "bfin_uart@2", "stat"), 860 1.1.1.2 christos SIC (1, 0, "bfin_can@0", "stat"), 861 1.1.1.2 christos SIC (1, 1, "bfin_dma@8", "di"), 862 1.1.1.2 christos SIC (1, 2, "bfin_dma@9", "di"), 863 1.1.1.2 christos SIC (1, 3, "bfin_dma@10", "di"), 864 1.1.1.2 christos SIC (1, 4, "bfin_dma@11", "di"), 865 1.1.1.2 christos SIC (1, 5, "bfin_dma@12", "di"), 866 1.1.1.2 christos SIC (1, 6, "bfin_dma@13", "di"), 867 1.1.1.2 christos SIC (1, 7, "bfin_dma@14", "di"), 868 1.1.1.2 christos SIC (1, 8, "bfin_dma@15", "di"), 869 1.1.1.2 christos SIC (1, 9, "bfin_dma@16", "di"), 870 1.1.1.2 christos SIC (1, 10, "bfin_dma@17", "di"), 871 1.1.1.2 christos SIC (1, 11, "bfin_dma@18", "di"), 872 1.1.1.2 christos SIC (1, 12, "bfin_dma@19", "di"), 873 1.1.1.2 christos SIC (1, 13, "bfin_twi@0", "stat"), 874 1.1.1.2 christos SIC (1, 14, "bfin_twi@1", "stat"), 875 1.1.1.2 christos SIC (1, 15, "bfin_can@0", "rx"), 876 1.1.1.2 christos SIC (1, 16, "bfin_can@0", "tx"), 877 1.1.1.2 christos SIC (1, 17, "bfin_dma@260", "di"), /* mdma2 */ 878 1.1.1.2 christos SIC (1, 17, "bfin_dma@261", "di"), /* mdma2 */ 879 1.1.1.2 christos SIC (1, 18, "bfin_dma@262", "di"), /* mdma3 */ 880 1.1.1.2 christos SIC (1, 18, "bfin_dma@263", "di"), /* mdma3 */ 881 1.1.1.2 christos }; 882 1.1.1.2 christos #define bf539_port bf538_port 883 1.1 christos 884 1.1 christos #define bf54x_chipid 0x27de 885 1.1 christos #define bf542_chipid bf54x_chipid 886 1.1 christos #define bf544_chipid bf54x_chipid 887 1.1 christos #define bf547_chipid bf54x_chipid 888 1.1 christos #define bf548_chipid bf54x_chipid 889 1.1 christos #define bf549_chipid bf54x_chipid 890 1.1 christos static const struct bfin_memory_layout bf54x_mem[] = 891 1.1 christos { 892 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub XXX: not on BF542/4 */ 893 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 894 1.1 christos LAYOUT (0xFFC02500, 0x60, read_write), /* SPORT2 stub */ 895 1.1 christos LAYOUT (0xFFC02600, 0x60, read_write), /* SPORT3 stub */ 896 1.1 christos LAYOUT (0xFFC03800, 0x70, read_write), /* ATAPI stub */ 897 1.1 christos LAYOUT (0xFFC03900, 0x100, read_write), /* RSI stub */ 898 1.1 christos LAYOUT (0xFFC03C00, 0x500, read_write), /* MUSB stub */ 899 1.1 christos LAYOUT (0xFEB00000, 0x20000, read_write_exec), /* L2 */ 900 1.1 christos LAYOUT (0xFF800000, 0x4000, read_write), /* Data A */ 901 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 902 1.1 christos LAYOUT (0xFF900000, 0x4000, read_write), /* Data B */ 903 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 904 1.1 christos LAYOUT (0xFFA00000, 0x8000, read_write_exec), /* Inst A [1] */ 905 1.1 christos LAYOUT (0xFFA08000, 0x4000, read_write_exec), /* Inst B [1] */ 906 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 907 1.1 christos }; 908 1.1 christos #define bf542_mem bf54x_mem 909 1.1 christos #define bf544_mem bf54x_mem 910 1.1 christos #define bf547_mem bf54x_mem 911 1.1 christos #define bf548_mem bf54x_mem 912 1.1 christos #define bf549_mem bf54x_mem 913 1.1 christos static const struct bfin_dev_layout bf542_dev[] = 914 1.1 christos { 915 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 916 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 917 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART2_SIZE, "bfin_uart2@0"), 918 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 919 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 920 1.1 christos DEVICE (0xFFC00A00, BF54X_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 921 1.1 christos DEVICE (0xFFC00A20, BFIN_MMR_EBIU_DDRC_SIZE, "bfin_ebiu_ddrc"), 922 1.1 christos _DEVICE (0xFFC01300, BFIN_MMR_EPPI_SIZE, "bfin_eppi@1", 1), 923 1.1.1.2 christos DEVICE (0xFFC01400, BFIN_MMR_PINT_SIZE, "bfin_pint@0"), 924 1.1.1.2 christos DEVICE (0xFFC01430, BFIN_MMR_PINT_SIZE, "bfin_pint@1"), 925 1.1.1.2 christos _DEVICE (0xFFC01460, BFIN_MMR_PINT_SIZE, "bfin_pint@2", 2), 926 1.1.1.2 christos _DEVICE (0xFFC01490, BFIN_MMR_PINT_SIZE, "bfin_pint@3", 2), 927 1.1.1.2 christos DEVICE (0xFFC014C0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@0"), 928 1.1.1.2 christos DEVICE (0xFFC014E0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@1"), 929 1.1.1.2 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@2"), 930 1.1.1.2 christos DEVICE (0xFFC01520, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@3"), 931 1.1.1.2 christos DEVICE (0xFFC01540, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@4"), 932 1.1.1.2 christos DEVICE (0xFFC01560, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@5"), 933 1.1.1.2 christos DEVICE (0xFFC01580, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@6"), 934 1.1.1.2 christos DEVICE (0xFFC015A0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@7"), 935 1.1.1.2 christos DEVICE (0xFFC015C0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@8"), 936 1.1.1.2 christos DEVICE (0xFFC015E0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@9"), 937 1.1 christos DEVICE (0xFFC01600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 938 1.1 christos DEVICE (0xFFC01610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 939 1.1 christos DEVICE (0xFFC01620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 940 1.1 christos DEVICE (0xFFC01630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 941 1.1 christos DEVICE (0xFFC01640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 942 1.1 christos DEVICE (0xFFC01650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 943 1.1 christos DEVICE (0xFFC01660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 944 1.1 christos DEVICE (0xFFC01670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 945 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART2_SIZE, "bfin_uart2@1"), 946 1.1 christos _DEVICE (0xFFC02100, BFIN_MMR_UART2_SIZE, "bfin_uart2@2", 1), 947 1.1 christos DEVICE (0xFFC02300, BFIN_MMR_SPI_SIZE, "bfin_spi@1"), 948 1.1 christos _DEVICE (0xFFC02900, BFIN_MMR_EPPI_SIZE, "bfin_eppi@2", 1), 949 1.1 christos _DEVICE (0xFFC03100, BFIN_MMR_UART2_SIZE, "bfin_uart2@3", 1), 950 1.1 christos DEVICE (0xFFC03B00, BFIN_MMR_NFC_SIZE, "bfin_nfc"), 951 1.1 christos DEVICE (0xFFC04300, BFIN_MMR_OTP_SIZE, "bfin_otp"), 952 1.1 christos }; 953 1.1 christos static const struct bfin_dev_layout bf544_dev[] = 954 1.1 christos { 955 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 956 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 957 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART2_SIZE, "bfin_uart2@0"), 958 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 959 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@8"), 960 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@9"), 961 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@10"), 962 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 963 1.1 christos DEVICE (0xFFC00A00, BF54X_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 964 1.1 christos DEVICE (0xFFC00A20, BFIN_MMR_EBIU_DDRC_SIZE, "bfin_ebiu_ddrc"), 965 1.1 christos _DEVICE (0xFFC01000, BFIN_MMR_EPPI_SIZE, "bfin_eppi@0", 1), 966 1.1 christos _DEVICE (0xFFC01300, BFIN_MMR_EPPI_SIZE, "bfin_eppi@1", 1), 967 1.1.1.2 christos DEVICE (0xFFC01400, BFIN_MMR_PINT_SIZE, "bfin_pint@0"), 968 1.1.1.2 christos DEVICE (0xFFC01430, BFIN_MMR_PINT_SIZE, "bfin_pint@1"), 969 1.1.1.2 christos _DEVICE (0xFFC01460, BFIN_MMR_PINT_SIZE, "bfin_pint@2", 2), 970 1.1.1.2 christos _DEVICE (0xFFC01490, BFIN_MMR_PINT_SIZE, "bfin_pint@3", 2), 971 1.1.1.2 christos DEVICE (0xFFC014C0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@0"), 972 1.1.1.2 christos DEVICE (0xFFC014E0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@1"), 973 1.1.1.2 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@2"), 974 1.1.1.2 christos DEVICE (0xFFC01520, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@3"), 975 1.1.1.2 christos DEVICE (0xFFC01540, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@4"), 976 1.1.1.2 christos DEVICE (0xFFC01560, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@5"), 977 1.1.1.2 christos DEVICE (0xFFC01580, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@6"), 978 1.1.1.2 christos DEVICE (0xFFC015A0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@7"), 979 1.1.1.2 christos DEVICE (0xFFC015C0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@8"), 980 1.1.1.2 christos DEVICE (0xFFC015E0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@9"), 981 1.1 christos DEVICE (0xFFC01600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 982 1.1 christos DEVICE (0xFFC01610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 983 1.1 christos DEVICE (0xFFC01620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 984 1.1 christos DEVICE (0xFFC01630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 985 1.1 christos DEVICE (0xFFC01640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 986 1.1 christos DEVICE (0xFFC01650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 987 1.1 christos DEVICE (0xFFC01660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 988 1.1 christos DEVICE (0xFFC01670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 989 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART2_SIZE, "bfin_uart2@1"), 990 1.1 christos _DEVICE (0xFFC02100, BFIN_MMR_UART2_SIZE, "bfin_uart2@2", 1), 991 1.1 christos DEVICE (0xFFC02200, BFIN_MMR_TWI_SIZE, "bfin_twi@1"), 992 1.1 christos DEVICE (0xFFC02300, BFIN_MMR_SPI_SIZE, "bfin_spi@1"), 993 1.1 christos _DEVICE (0xFFC02900, BFIN_MMR_EPPI_SIZE, "bfin_eppi@2", 1), 994 1.1 christos _DEVICE (0xFFC03100, BFIN_MMR_UART2_SIZE, "bfin_uart2@3", 1), 995 1.1 christos DEVICE (0xFFC03B00, BFIN_MMR_NFC_SIZE, "bfin_nfc"), 996 1.1 christos DEVICE (0xFFC04300, BFIN_MMR_OTP_SIZE, "bfin_otp"), 997 1.1 christos }; 998 1.1 christos static const struct bfin_dev_layout bf547_dev[] = 999 1.1 christos { 1000 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 1001 1.1 christos DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE, "bfin_rtc"), 1002 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART2_SIZE, "bfin_uart2@0"), 1003 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 1004 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@8"), 1005 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@9"), 1006 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@10"), 1007 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 1008 1.1 christos DEVICE (0xFFC00A00, BF54X_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 1009 1.1 christos DEVICE (0xFFC00A20, BFIN_MMR_EBIU_DDRC_SIZE, "bfin_ebiu_ddrc"), 1010 1.1 christos _DEVICE (0xFFC01000, BFIN_MMR_EPPI_SIZE, "bfin_eppi@0", 1), 1011 1.1 christos _DEVICE (0xFFC01300, BFIN_MMR_EPPI_SIZE, "bfin_eppi@1", 1), 1012 1.1.1.2 christos DEVICE (0xFFC01400, BFIN_MMR_PINT_SIZE, "bfin_pint@0"), 1013 1.1.1.2 christos DEVICE (0xFFC01430, BFIN_MMR_PINT_SIZE, "bfin_pint@1"), 1014 1.1.1.2 christos _DEVICE (0xFFC01460, BFIN_MMR_PINT_SIZE, "bfin_pint@2", 2), 1015 1.1.1.2 christos _DEVICE (0xFFC01490, BFIN_MMR_PINT_SIZE, "bfin_pint@3", 2), 1016 1.1.1.2 christos DEVICE (0xFFC014C0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@0"), 1017 1.1.1.2 christos DEVICE (0xFFC014E0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@1"), 1018 1.1.1.2 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@2"), 1019 1.1.1.2 christos DEVICE (0xFFC01520, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@3"), 1020 1.1.1.2 christos DEVICE (0xFFC01540, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@4"), 1021 1.1.1.2 christos DEVICE (0xFFC01560, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@5"), 1022 1.1.1.2 christos DEVICE (0xFFC01580, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@6"), 1023 1.1.1.2 christos DEVICE (0xFFC015A0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@7"), 1024 1.1.1.2 christos DEVICE (0xFFC015C0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@8"), 1025 1.1.1.2 christos DEVICE (0xFFC015E0, BFIN_MMR_GPIO2_SIZE, "bfin_gpio2@9"), 1026 1.1 christos DEVICE (0xFFC01600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 1027 1.1 christos DEVICE (0xFFC01610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 1028 1.1 christos DEVICE (0xFFC01620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 1029 1.1 christos DEVICE (0xFFC01630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 1030 1.1 christos DEVICE (0xFFC01640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 1031 1.1 christos DEVICE (0xFFC01650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 1032 1.1 christos DEVICE (0xFFC01660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 1033 1.1 christos DEVICE (0xFFC01670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 1034 1.1 christos DEVICE (0xFFC02000, BFIN_MMR_UART2_SIZE, "bfin_uart2@1"), 1035 1.1 christos _DEVICE (0xFFC02100, BFIN_MMR_UART2_SIZE, "bfin_uart2@2", 1), 1036 1.1 christos DEVICE (0xFFC02200, BFIN_MMR_TWI_SIZE, "bfin_twi@1"), 1037 1.1 christos DEVICE (0xFFC02300, BFIN_MMR_SPI_SIZE, "bfin_spi@1"), 1038 1.1 christos _DEVICE (0xFFC02400, BFIN_MMR_SPI_SIZE, "bfin_spi@2", 1), 1039 1.1 christos _DEVICE (0xFFC02900, BFIN_MMR_EPPI_SIZE, "bfin_eppi@2", 1), 1040 1.1 christos _DEVICE (0xFFC03100, BFIN_MMR_UART2_SIZE, "bfin_uart2@3", 1), 1041 1.1 christos DEVICE (0xFFC03B00, BFIN_MMR_NFC_SIZE, "bfin_nfc"), 1042 1.1 christos }; 1043 1.1 christos #define bf548_dev bf547_dev 1044 1.1 christos #define bf549_dev bf547_dev 1045 1.1 christos static const struct bfin_dmac_layout bf54x_dmac[] = 1046 1.1 christos { 1047 1.1 christos { BFIN_MMR_DMAC0_BASE, 12, }, 1048 1.1 christos { BFIN_MMR_DMAC1_BASE, 12, }, 1049 1.1 christos }; 1050 1.1 christos #define bf542_dmac bf54x_dmac 1051 1.1 christos #define bf544_dmac bf54x_dmac 1052 1.1 christos #define bf547_dmac bf54x_dmac 1053 1.1 christos #define bf548_dmac bf54x_dmac 1054 1.1 christos #define bf549_dmac bf54x_dmac 1055 1.1.1.2 christos #define PINT_PIQS(p, b, g) \ 1056 1.1.1.2 christos PORT (p, "piq0@"#b, g, "p0"), \ 1057 1.1.1.2 christos PORT (p, "piq1@"#b, g, "p1"), \ 1058 1.1.1.2 christos PORT (p, "piq2@"#b, g, "p2"), \ 1059 1.1.1.2 christos PORT (p, "piq3@"#b, g, "p3"), \ 1060 1.1.1.2 christos PORT (p, "piq4@"#b, g, "p4"), \ 1061 1.1.1.2 christos PORT (p, "piq5@"#b, g, "p5"), \ 1062 1.1.1.2 christos PORT (p, "piq6@"#b, g, "p6"), \ 1063 1.1.1.2 christos PORT (p, "piq7@"#b, g, "p7"), \ 1064 1.1.1.2 christos PORT (p, "piq8@"#b, g, "p8"), \ 1065 1.1.1.2 christos PORT (p, "piq9@"#b, g, "p9"), \ 1066 1.1.1.2 christos PORT (p, "piq10@"#b, g, "p10"), \ 1067 1.1.1.2 christos PORT (p, "piq11@"#b, g, "p11"), \ 1068 1.1.1.2 christos PORT (p, "piq12@"#b, g, "p12"), \ 1069 1.1.1.2 christos PORT (p, "piq13@"#b, g, "p13"), \ 1070 1.1.1.2 christos PORT (p, "piq14@"#b, g, "p14"), \ 1071 1.1.1.2 christos PORT (p, "piq15@"#b, g, "p15") 1072 1.1.1.2 christos static const struct bfin_port_layout bf54x_port[] = 1073 1.1.1.2 christos { 1074 1.1.1.2 christos SIC (0, 0, "bfin_pll", "pll"), 1075 1.1.1.2 christos SIC (0, 1, "bfin_dmac@0", "stat"), 1076 1.1.1.2 christos SIC (0, 2, "bfin_eppi@0", "stat"), 1077 1.1.1.2 christos SIC (0, 3, "bfin_sport@0", "stat"), 1078 1.1.1.2 christos SIC (0, 4, "bfin_sport@1", "stat"), 1079 1.1.1.2 christos SIC (0, 5, "bfin_spi@0", "stat"), 1080 1.1.1.2 christos SIC (0, 6, "bfin_uart2@0", "stat"), 1081 1.1.1.2 christos SIC (0, 7, "bfin_rtc", "rtc"), 1082 1.1.1.2 christos SIC (0, 8, "bfin_dma@12", "di"), 1083 1.1.1.2 christos SIC (0, 9, "bfin_dma@0", "di"), 1084 1.1.1.2 christos SIC (0, 10, "bfin_dma@1", "di"), 1085 1.1.1.2 christos SIC (0, 11, "bfin_dma@2", "di"), 1086 1.1.1.2 christos SIC (0, 12, "bfin_dma@3", "di"), 1087 1.1.1.2 christos SIC (0, 13, "bfin_dma@4", "di"), 1088 1.1.1.2 christos SIC (0, 14, "bfin_dma@6", "di"), 1089 1.1.1.2 christos SIC (0, 15, "bfin_dma@7", "di"), 1090 1.1.1.2 christos SIC (0, 16, "bfin_gptimer@8", "stat"), 1091 1.1.1.2 christos SIC (0, 17, "bfin_gptimer@9", "stat"), 1092 1.1.1.2 christos SIC (0, 18, "bfin_gptimer@10", "stat"), 1093 1.1.1.2 christos SIC (0, 19, "bfin_pint@0", "stat"), 1094 1.1.1.2 christos PINT_PIQS ("bfin_pint@0", 0, "bfin_gpio2@0"), 1095 1.1.1.2 christos PINT_PIQS ("bfin_pint@0", 1, "bfin_gpio2@1"), 1096 1.1.1.2 christos SIC (0, 20, "bfin_pint@1", "stat"), 1097 1.1.1.2 christos PINT_PIQS ("bfin_pint@1", 0, "bfin_gpio2@0"), 1098 1.1.1.2 christos PINT_PIQS ("bfin_pint@1", 1, "bfin_gpio2@1"), 1099 1.1.1.2 christos SIC (0, 21, "bfin_dma@256", "di"), /* mdma0 */ 1100 1.1.1.2 christos SIC (0, 21, "bfin_dma@257", "di"), /* mdma0 */ 1101 1.1.1.2 christos SIC (0, 22, "bfin_dma@258", "di"), /* mdma1 */ 1102 1.1.1.2 christos SIC (0, 22, "bfin_dma@259", "di"), /* mdma1 */ 1103 1.1.1.2 christos SIC (0, 23, "bfin_wdog@0", "gpi"), 1104 1.1.1.2 christos SIC (0, 24, "bfin_dmac@1", "stat"), 1105 1.1.1.2 christos SIC (0, 25, "bfin_sport@2", "stat"), 1106 1.1.1.2 christos SIC (0, 26, "bfin_sport@3", "stat"), 1107 1.1.1.2 christos SIC (0, 27, "bfin_mxvr", "data"), 1108 1.1.1.2 christos SIC (0, 28, "bfin_spi@1", "stat"), 1109 1.1.1.2 christos SIC (0, 29, "bfin_spi@2", "stat"), 1110 1.1.1.2 christos SIC (0, 30, "bfin_uart2@1", "stat"), 1111 1.1.1.2 christos SIC (0, 31, "bfin_uart2@2", "stat"), 1112 1.1.1.2 christos SIC (1, 0, "bfin_can@0", "stat"), 1113 1.1.1.2 christos SIC (1, 1, "bfin_dma@18", "di"), 1114 1.1.1.2 christos SIC (1, 2, "bfin_dma@19", "di"), 1115 1.1.1.2 christos SIC (1, 3, "bfin_dma@20", "di"), 1116 1.1.1.2 christos SIC (1, 4, "bfin_dma@21", "di"), 1117 1.1.1.2 christos SIC (1, 5, "bfin_dma@13", "di"), 1118 1.1.1.2 christos SIC (1, 6, "bfin_dma@14", "di"), 1119 1.1.1.2 christos SIC (1, 7, "bfin_dma@5", "di"), 1120 1.1.1.2 christos SIC (1, 8, "bfin_dma@23", "di"), 1121 1.1.1.2 christos SIC (1, 9, "bfin_dma@8", "di"), 1122 1.1.1.2 christos SIC (1, 10, "bfin_dma@9", "di"), 1123 1.1.1.2 christos SIC (1, 11, "bfin_dma@10", "di"), 1124 1.1.1.2 christos SIC (1, 12, "bfin_dma@11", "di"), 1125 1.1.1.2 christos SIC (1, 13, "bfin_twi@0", "stat"), 1126 1.1.1.2 christos SIC (1, 14, "bfin_twi@1", "stat"), 1127 1.1.1.2 christos SIC (1, 15, "bfin_can@0", "rx"), 1128 1.1.1.2 christos SIC (1, 16, "bfin_can@0", "tx"), 1129 1.1.1.2 christos SIC (1, 17, "bfin_dma@260", "di"), /* mdma2 */ 1130 1.1.1.2 christos SIC (1, 17, "bfin_dma@261", "di"), /* mdma2 */ 1131 1.1.1.2 christos SIC (1, 18, "bfin_dma@262", "di"), /* mdma3 */ 1132 1.1.1.2 christos SIC (1, 18, "bfin_dma@263", "di"), /* mdma3 */ 1133 1.1.1.2 christos SIC (1, 19, "bfin_mxvr", "stat"), 1134 1.1.1.2 christos SIC (1, 20, "bfin_mxvr", "message"), 1135 1.1.1.2 christos SIC (1, 21, "bfin_mxvr", "packet"), 1136 1.1.1.2 christos SIC (1, 22, "bfin_eppi@1", "stat"), 1137 1.1.1.2 christos SIC (1, 23, "bfin_eppi@2", "stat"), 1138 1.1.1.2 christos SIC (1, 24, "bfin_uart2@3", "stat"), 1139 1.1.1.2 christos SIC (1, 25, "bfin_hostdp", "stat"), 1140 1.1.1.2 christos /*SIC (1, 26, reserved),*/ 1141 1.1.1.2 christos SIC (1, 27, "bfin_pixc", "stat"), 1142 1.1.1.2 christos SIC (1, 28, "bfin_nfc", "stat"), 1143 1.1.1.2 christos SIC (1, 29, "bfin_atapi", "stat"), 1144 1.1.1.2 christos SIC (1, 30, "bfin_can@1", "stat"), 1145 1.1.1.2 christos SIC (1, 31, "bfin_dmar@0", "block"), 1146 1.1.1.2 christos SIC (1, 31, "bfin_dmar@1", "block"), 1147 1.1.1.2 christos SIC (1, 31, "bfin_dmar@0", "overflow"), 1148 1.1.1.2 christos SIC (1, 31, "bfin_dmar@1", "overflow"), 1149 1.1.1.2 christos SIC (2, 0, "bfin_dma@15", "di"), 1150 1.1.1.2 christos SIC (2, 1, "bfin_dma@16", "di"), 1151 1.1.1.2 christos SIC (2, 2, "bfin_dma@17", "di"), 1152 1.1.1.2 christos SIC (2, 3, "bfin_dma@22", "di"), 1153 1.1.1.2 christos SIC (2, 4, "bfin_counter@0", "stat"), 1154 1.1.1.2 christos SIC (2, 5, "bfin_kpad@0", "stat"), 1155 1.1.1.2 christos SIC (2, 6, "bfin_can@1", "rx"), 1156 1.1.1.2 christos SIC (2, 7, "bfin_can@1", "tx"), 1157 1.1.1.2 christos SIC (2, 8, "bfin_sdh", "mask0"), 1158 1.1.1.2 christos SIC (2, 9, "bfin_sdh", "mask1"), 1159 1.1.1.2 christos /*SIC (2, 10, reserved),*/ 1160 1.1.1.2 christos SIC (2, 11, "bfin_usb", "int0"), 1161 1.1.1.2 christos SIC (2, 12, "bfin_usb", "int1"), 1162 1.1.1.2 christos SIC (2, 13, "bfin_usb", "int2"), 1163 1.1.1.2 christos SIC (2, 14, "bfin_usb", "dma"), 1164 1.1.1.2 christos SIC (2, 15, "bfin_otp", "stat"), 1165 1.1.1.2 christos /*SIC (2, 16, reserved),*/ 1166 1.1.1.2 christos /*SIC (2, 17, reserved),*/ 1167 1.1.1.2 christos /*SIC (2, 18, reserved),*/ 1168 1.1.1.2 christos /*SIC (2, 19, reserved),*/ 1169 1.1.1.2 christos /*SIC (2, 20, reserved),*/ 1170 1.1.1.2 christos /*SIC (2, 21, reserved),*/ 1171 1.1.1.2 christos SIC (2, 22, "bfin_gptimer@0", "stat"), 1172 1.1.1.2 christos SIC (2, 23, "bfin_gptimer@1", "stat"), 1173 1.1.1.2 christos SIC (2, 24, "bfin_gptimer@2", "stat"), 1174 1.1.1.2 christos SIC (2, 25, "bfin_gptimer@3", "stat"), 1175 1.1.1.2 christos SIC (2, 26, "bfin_gptimer@4", "stat"), 1176 1.1.1.2 christos SIC (2, 27, "bfin_gptimer@5", "stat"), 1177 1.1.1.2 christos SIC (2, 28, "bfin_gptimer@6", "stat"), 1178 1.1.1.2 christos SIC (2, 29, "bfin_gptimer@7", "stat"), 1179 1.1.1.2 christos SIC (2, 30, "bfin_pint@2", "stat"), 1180 1.1.1.2 christos PINT_PIQS ("bfin_pint@2", 0, "bfin_gpio2@2"), 1181 1.1.1.2 christos PINT_PIQS ("bfin_pint@2", 1, "bfin_gpio2@3"), 1182 1.1.1.2 christos PINT_PIQS ("bfin_pint@2", 2, "bfin_gpio2@4"), 1183 1.1.1.2 christos PINT_PIQS ("bfin_pint@2", 3, "bfin_gpio2@5"), 1184 1.1.1.2 christos PINT_PIQS ("bfin_pint@2", 4, "bfin_gpio2@6"), 1185 1.1.1.2 christos PINT_PIQS ("bfin_pint@2", 5, "bfin_gpio2@7"), 1186 1.1.1.2 christos PINT_PIQS ("bfin_pint@2", 6, "bfin_gpio2@8"), 1187 1.1.1.2 christos PINT_PIQS ("bfin_pint@2", 7, "bfin_gpio2@9"), 1188 1.1.1.2 christos SIC (2, 31, "bfin_pint@3", "stat"), 1189 1.1.1.2 christos PINT_PIQS ("bfin_pint@3", 0, "bfin_gpio2@2"), 1190 1.1.1.2 christos PINT_PIQS ("bfin_pint@3", 1, "bfin_gpio2@3"), 1191 1.1.1.2 christos PINT_PIQS ("bfin_pint@3", 2, "bfin_gpio2@4"), 1192 1.1.1.2 christos PINT_PIQS ("bfin_pint@3", 3, "bfin_gpio2@5"), 1193 1.1.1.2 christos PINT_PIQS ("bfin_pint@3", 4, "bfin_gpio2@6"), 1194 1.1.1.2 christos PINT_PIQS ("bfin_pint@3", 5, "bfin_gpio2@7"), 1195 1.1.1.2 christos PINT_PIQS ("bfin_pint@3", 6, "bfin_gpio2@8"), 1196 1.1.1.2 christos PINT_PIQS ("bfin_pint@3", 7, "bfin_gpio2@9"), 1197 1.1.1.2 christos }; 1198 1.1.1.2 christos #define bf542_port bf54x_port 1199 1.1.1.2 christos #define bf544_port bf54x_port 1200 1.1.1.2 christos #define bf547_port bf54x_port 1201 1.1.1.2 christos #define bf548_port bf54x_port 1202 1.1.1.2 christos #define bf549_port bf54x_port 1203 1.1 christos 1204 1.1 christos /* This is only Core A of course ... */ 1205 1.1 christos #define bf561_chipid 0x27bb 1206 1.1 christos static const struct bfin_memory_layout bf561_mem[] = 1207 1.1 christos { 1208 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 1209 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 1210 1.1 christos LAYOUT (0xFEB00000, 0x20000, read_write_exec), /* L2 */ 1211 1.1 christos LAYOUT (0xFF800000, 0x4000, read_write), /* Data A */ 1212 1.1 christos LAYOUT (0xFF804000, 0x4000, read_write), /* Data A Cache */ 1213 1.1 christos LAYOUT (0xFF900000, 0x4000, read_write), /* Data B */ 1214 1.1 christos LAYOUT (0xFF904000, 0x4000, read_write), /* Data B Cache */ 1215 1.1 christos LAYOUT (0xFFA00000, 0x4000, read_write_exec), /* Inst A [1] */ 1216 1.1 christos LAYOUT (0xFFA10000, 0x4000, read_write_exec), /* Inst Cache [1] */ 1217 1.1 christos }; 1218 1.1 christos static const struct bfin_dev_layout bf561_dev[] = 1219 1.1 christos { 1220 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 1221 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 1222 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 1223 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 1224 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 1225 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 1226 1.1 christos DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@3"), 1227 1.1 christos DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@4"), 1228 1.1 christos DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@5"), 1229 1.1 christos DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@6"), 1230 1.1 christos DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@7"), 1231 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 1232 1.1 christos DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"), 1233 1.1 christos DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE, "bfin_ebiu_sdc"), 1234 1.1 christos _DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0", 1), 1235 1.1 christos DEVICE (0xFFC01200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@1"), 1236 1.1 christos _DEVICE (0xFFC01300, BFIN_MMR_PPI_SIZE, "bfin_ppi@1", 1), 1237 1.1 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE, "bfin_gpio@6"), 1238 1.1 christos DEVICE (0xFFC01600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@8"), 1239 1.1 christos DEVICE (0xFFC01610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@9"), 1240 1.1 christos DEVICE (0xFFC01620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@10"), 1241 1.1 christos DEVICE (0xFFC01630, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@11"), 1242 1.1 christos DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@7"), 1243 1.1 christos }; 1244 1.1 christos static const struct bfin_dmac_layout bf561_dmac[] = 1245 1.1 christos { 1246 1.1 christos { BFIN_MMR_DMAC0_BASE, 12, }, 1247 1.1 christos { BFIN_MMR_DMAC1_BASE, 12, }, 1248 1.1 christos /* XXX: IMDMA: { 0xFFC01800, 4, }, */ 1249 1.1 christos }; 1250 1.1.1.2 christos static const struct bfin_port_layout bf561_port[] = 1251 1.1.1.2 christos { 1252 1.1.1.2 christos /* SIC0 */ 1253 1.1.1.2 christos SIC (0, 0, "bfin_pll", "pll"), 1254 1.1.1.2 christos /*SIC (0, 1, "bfin_dmac@0", "stat"),*/ 1255 1.1.1.2 christos /*SIC (0, 2, "bfin_dmac@1", "stat"),*/ 1256 1.1.1.2 christos /*SIC (0, 3, "bfin_imdmac", "stat"),*/ 1257 1.1.1.2 christos SIC (0, 4, "bfin_ppi@0", "stat"), 1258 1.1.1.2 christos SIC (0, 5, "bfin_ppi@1", "stat"), 1259 1.1.1.2 christos SIC (0, 6, "bfin_sport@0", "stat"), 1260 1.1.1.2 christos SIC (0, 7, "bfin_sport@1", "stat"), 1261 1.1.1.2 christos SIC (0, 8, "bfin_spi@0", "stat"), 1262 1.1.1.2 christos SIC (0, 9, "bfin_uart@0", "stat"), 1263 1.1.1.2 christos /*SIC (0, 10, reserved),*/ 1264 1.1.1.2 christos SIC (0, 11, "bfin_dma@12", "di"), 1265 1.1.1.2 christos SIC (0, 12, "bfin_dma@13", "di"), 1266 1.1.1.2 christos SIC (0, 13, "bfin_dma@14", "di"), 1267 1.1.1.2 christos SIC (0, 14, "bfin_dma@15", "di"), 1268 1.1.1.2 christos SIC (0, 15, "bfin_dma@16", "di"), 1269 1.1.1.2 christos SIC (0, 16, "bfin_dma@17", "di"), 1270 1.1.1.2 christos SIC (0, 17, "bfin_dma@18", "di"), 1271 1.1.1.2 christos SIC (0, 18, "bfin_dma@19", "di"), 1272 1.1.1.2 christos SIC (0, 19, "bfin_dma@20", "di"), 1273 1.1.1.2 christos SIC (0, 20, "bfin_dma@21", "di"), 1274 1.1.1.2 christos SIC (0, 21, "bfin_dma@22", "di"), 1275 1.1.1.2 christos SIC (0, 22, "bfin_dma@23", "di"), 1276 1.1.1.2 christos SIC (0, 23, "bfin_dma@0", "di"), 1277 1.1.1.2 christos SIC (0, 24, "bfin_dma@1", "di"), 1278 1.1.1.2 christos SIC (0, 25, "bfin_dma@2", "di"), 1279 1.1.1.2 christos SIC (0, 26, "bfin_dma@3", "di"), 1280 1.1.1.2 christos SIC (0, 27, "bfin_dma@4", "di"), 1281 1.1.1.2 christos SIC (0, 28, "bfin_dma@5", "di"), 1282 1.1.1.2 christos SIC (0, 29, "bfin_dma@6", "di"), 1283 1.1.1.2 christos SIC (0, 30, "bfin_dma@7", "di"), 1284 1.1.1.2 christos SIC (0, 31, "bfin_dma@8", "di"), 1285 1.1.1.2 christos SIC (1, 0, "bfin_dma@9", "di"), 1286 1.1.1.2 christos SIC (1, 1, "bfin_dma@10", "di"), 1287 1.1.1.2 christos SIC (1, 2, "bfin_dma@11", "di"), 1288 1.1.1.2 christos SIC (1, 3, "bfin_gptimer@0", "stat"), 1289 1.1.1.2 christos SIC (1, 4, "bfin_gptimer@1", "stat"), 1290 1.1.1.2 christos SIC (1, 5, "bfin_gptimer@2", "stat"), 1291 1.1.1.2 christos SIC (1, 6, "bfin_gptimer@3", "stat"), 1292 1.1.1.2 christos SIC (1, 7, "bfin_gptimer@4", "stat"), 1293 1.1.1.2 christos SIC (1, 8, "bfin_gptimer@5", "stat"), 1294 1.1.1.2 christos SIC (1, 9, "bfin_gptimer@6", "stat"), 1295 1.1.1.2 christos SIC (1, 10, "bfin_gptimer@7", "stat"), 1296 1.1.1.2 christos SIC (1, 11, "bfin_gptimer@8", "stat"), 1297 1.1.1.2 christos SIC (1, 12, "bfin_gptimer@9", "stat"), 1298 1.1.1.2 christos SIC (1, 13, "bfin_gptimer@10", "stat"), 1299 1.1.1.2 christos SIC (1, 14, "bfin_gptimer@11", "stat"), 1300 1.1.1.2 christos SIC (1, 15, "bfin_gpio@5", "mask_a"), 1301 1.1.1.2 christos SIC (1, 16, "bfin_gpio@5", "mask_b"), 1302 1.1.1.2 christos SIC (1, 17, "bfin_gpio@6", "mask_a"), 1303 1.1.1.2 christos SIC (1, 18, "bfin_gpio@6", "mask_b"), 1304 1.1.1.2 christos SIC (1, 19, "bfin_gpio@7", "mask_a"), 1305 1.1.1.2 christos SIC (1, 20, "bfin_gpio@7", "mask_b"), 1306 1.1.1.2 christos SIC (1, 21, "bfin_dma@256", "di"), /* mdma0 */ 1307 1.1.1.2 christos SIC (1, 21, "bfin_dma@257", "di"), /* mdma0 */ 1308 1.1.1.2 christos SIC (1, 22, "bfin_dma@258", "di"), /* mdma1 */ 1309 1.1.1.2 christos SIC (1, 22, "bfin_dma@259", "di"), /* mdma1 */ 1310 1.1.1.2 christos SIC (1, 23, "bfin_dma@260", "di"), /* mdma2 */ 1311 1.1.1.2 christos SIC (1, 23, "bfin_dma@261", "di"), /* mdma2 */ 1312 1.1.1.2 christos SIC (1, 24, "bfin_dma@262", "di"), /* mdma3 */ 1313 1.1.1.2 christos SIC (1, 24, "bfin_dma@263", "di"), /* mdma3 */ 1314 1.1.1.2 christos SIC (1, 25, "bfin_imdma@0", "di"), 1315 1.1.1.2 christos SIC (1, 26, "bfin_imdma@1", "di"), 1316 1.1.1.2 christos SIC (1, 27, "bfin_wdog@0", "gpi"), 1317 1.1.1.2 christos SIC (1, 27, "bfin_wdog@1", "gpi"), 1318 1.1.1.2 christos /*SIC (1, 28, reserved),*/ 1319 1.1.1.2 christos /*SIC (1, 29, reserved),*/ 1320 1.1.1.2 christos SIC (1, 30, "bfin_sic", "sup_irq@0"), 1321 1.1.1.2 christos SIC (1, 31, "bfin_sic", "sup_irq@1"), 1322 1.1.1.2 christos }; 1323 1.1 christos 1324 1.1 christos #define bf592_chipid 0x20cb 1325 1.1 christos static const struct bfin_memory_layout bf592_mem[] = 1326 1.1 christos { 1327 1.1 christos LAYOUT (0xFFC00800, 0x60, read_write), /* SPORT0 stub */ 1328 1.1 christos LAYOUT (0xFFC00900, 0x60, read_write), /* SPORT1 stub */ 1329 1.1 christos LAYOUT (0xFF800000, 0x8000, read_write), /* Data A */ 1330 1.1 christos LAYOUT (0xFFA00000, 0x4000, read_write_exec), /* Inst A [1] */ 1331 1.1 christos LAYOUT (0xFFA04000, 0x4000, read_write_exec), /* Inst B [1] */ 1332 1.1 christos }; 1333 1.1 christos static const struct bfin_dev_layout bf592_dev[] = 1334 1.1 christos { 1335 1.1 christos DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE, "bfin_wdog@0"), 1336 1.1 christos DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE, "bfin_uart@0"), 1337 1.1 christos DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE, "bfin_spi@0"), 1338 1.1 christos DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@0"), 1339 1.1 christos DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@1"), 1340 1.1 christos DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE, "bfin_gptimer@2"), 1341 1.1 christos DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE, "bfin_gpio@5"), 1342 1.1 christos DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE, "bfin_ppi@0"), 1343 1.1 christos DEVICE (0xFFC01300, BFIN_MMR_SPI_SIZE, "bfin_spi@1"), 1344 1.1 christos DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE, "bfin_twi@0"), 1345 1.1 christos DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE, "bfin_gpio@6"), 1346 1.1 christos }; 1347 1.1 christos static const struct bfin_dmac_layout bf592_dmac[] = 1348 1.1 christos { 1349 1.1 christos /* XXX: there are only 9 channels, but mdma code below assumes that they 1350 1.1 christos start right after the dma channels ... */ 1351 1.1 christos { BFIN_MMR_DMAC0_BASE, 12, }, 1352 1.1 christos }; 1353 1.1.1.2 christos static const struct bfin_port_layout bf592_port[] = 1354 1.1.1.2 christos { 1355 1.1.1.2 christos SIC (0, 0, "bfin_pll", "pll"), 1356 1.1.1.2 christos /*SIC (0, 1, "bfin_dmac@0", "stat"),*/ 1357 1.1.1.2 christos SIC (0, 2, "bfin_ppi@0", "stat"), 1358 1.1.1.2 christos SIC (0, 3, "bfin_sport@0", "stat"), 1359 1.1.1.2 christos SIC (0, 4, "bfin_sport@1", "stat"), 1360 1.1.1.2 christos SIC (0, 5, "bfin_spi@0", "stat"), 1361 1.1.1.2 christos SIC (0, 6, "bfin_spi@1", "stat"), 1362 1.1.1.2 christos SIC (0, 7, "bfin_uart@0", "stat"), 1363 1.1.1.2 christos SIC (0, 8, "bfin_dma@0", "di"), 1364 1.1.1.2 christos SIC (0, 9, "bfin_dma@1", "di"), 1365 1.1.1.2 christos SIC (0, 10, "bfin_dma@2", "di"), 1366 1.1.1.2 christos SIC (0, 11, "bfin_dma@3", "di"), 1367 1.1.1.2 christos SIC (0, 12, "bfin_dma@4", "di"), 1368 1.1.1.2 christos SIC (0, 13, "bfin_dma@5", "di"), 1369 1.1.1.2 christos SIC (0, 14, "bfin_dma@6", "di"), 1370 1.1.1.2 christos SIC (0, 15, "bfin_dma@7", "di"), 1371 1.1.1.2 christos SIC (0, 16, "bfin_dma@8", "di"), 1372 1.1.1.2 christos SIC (0, 17, "bfin_gpio@5", "mask_a"), 1373 1.1.1.2 christos SIC (0, 18, "bfin_gpio@5", "mask_b"), 1374 1.1.1.2 christos SIC (0, 19, "bfin_gptimer@0", "stat"), 1375 1.1.1.2 christos SIC (0, 20, "bfin_gptimer@1", "stat"), 1376 1.1.1.2 christos SIC (0, 21, "bfin_gptimer@2", "stat"), 1377 1.1.1.2 christos SIC (0, 22, "bfin_gpio@6", "mask_a"), 1378 1.1.1.2 christos SIC (0, 23, "bfin_gpio@6", "mask_b"), 1379 1.1.1.2 christos SIC (0, 24, "bfin_twi@0", "stat"), 1380 1.1.1.2 christos /* XXX: 25 - 28 are supposed to be reserved; see comment in machs.c:bf592_dmac[] */ 1381 1.1.1.2 christos SIC (0, 25, "bfin_dma@9", "di"), 1382 1.1.1.2 christos SIC (0, 26, "bfin_dma@10", "di"), 1383 1.1.1.2 christos SIC (0, 27, "bfin_dma@11", "di"), 1384 1.1.1.2 christos SIC (0, 28, "bfin_dma@12", "di"), 1385 1.1.1.2 christos /*SIC (0, 25, reserved),*/ 1386 1.1.1.2 christos /*SIC (0, 26, reserved),*/ 1387 1.1.1.2 christos /*SIC (0, 27, reserved),*/ 1388 1.1.1.2 christos /*SIC (0, 28, reserved),*/ 1389 1.1.1.2 christos SIC (0, 29, "bfin_dma@256", "di"), /* mdma0 */ 1390 1.1.1.2 christos SIC (0, 29, "bfin_dma@257", "di"), /* mdma0 */ 1391 1.1.1.2 christos SIC (0, 30, "bfin_dma@258", "di"), /* mdma1 */ 1392 1.1.1.2 christos SIC (0, 30, "bfin_dma@259", "di"), /* mdma1 */ 1393 1.1.1.2 christos SIC (0, 31, "bfin_wdog", "gpi"), 1394 1.1.1.2 christos }; 1395 1.1 christos 1396 1.1 christos static const struct bfin_model_data bfin_model_data[] = 1397 1.1 christos { 1398 1.1 christos #define P(n) \ 1399 1.1 christos [MODEL_BF##n] = { \ 1400 1.1 christos bf##n##_chipid, n, \ 1401 1.1 christos bf##n##_mem , ARRAY_SIZE (bf##n##_mem ), \ 1402 1.1 christos bf##n##_dev , ARRAY_SIZE (bf##n##_dev ), \ 1403 1.1 christos bf##n##_dmac, ARRAY_SIZE (bf##n##_dmac), \ 1404 1.1.1.2 christos bf##n##_port, ARRAY_SIZE (bf##n##_port), \ 1405 1.1 christos }, 1406 1.1 christos #include "proc_list.def" 1407 1.1 christos #undef P 1408 1.1 christos }; 1409 1.1 christos 1410 1.1 christos #define CORE_DEVICE(dev, DEV) \ 1411 1.1 christos DEVICE (BFIN_COREMMR_##DEV##_BASE, BFIN_COREMMR_##DEV##_SIZE, "bfin_"#dev) 1412 1.1 christos static const struct bfin_dev_layout bfin_core_dev[] = 1413 1.1 christos { 1414 1.1 christos CORE_DEVICE (cec, CEC), 1415 1.1 christos CORE_DEVICE (ctimer, CTIMER), 1416 1.1 christos CORE_DEVICE (evt, EVT), 1417 1.1 christos CORE_DEVICE (jtag, JTAG), 1418 1.1 christos CORE_DEVICE (mmu, MMU), 1419 1.1.1.2 christos CORE_DEVICE (pfmon, PFMON), 1420 1.1 christos CORE_DEVICE (trace, TRACE), 1421 1.1 christos CORE_DEVICE (wp, WP), 1422 1.1 christos }; 1423 1.1 christos 1424 1.1.1.2 christos static void 1425 1.1.1.2 christos dv_bfin_hw_port_parse (SIM_DESC sd, const struct bfin_model_data *mdata, 1426 1.1.1.2 christos const char *dev) 1427 1.1.1.2 christos { 1428 1.1.1.2 christos size_t i; 1429 1.1.1.2 christos const char *sdev; 1430 1.1.1.2 christos 1431 1.1.1.2 christos sdev = strchr (dev, '/'); 1432 1.1.1.2 christos if (sdev) 1433 1.1.1.2 christos ++sdev; 1434 1.1.1.2 christos else 1435 1.1.1.2 christos sdev = dev; 1436 1.1.1.2 christos 1437 1.1.1.2 christos for (i = 0; i < mdata->port_count; ++i) 1438 1.1.1.2 christos { 1439 1.1.1.2 christos const struct bfin_port_layout *port = &mdata->port[i]; 1440 1.1.1.2 christos 1441 1.1.1.2 christos /* There might be more than one mapping. */ 1442 1.1.1.2 christos if (!strcmp (sdev, port->src)) 1443 1.1.1.2 christos sim_hw_parse (sd, "/core/%s > %s %s /core/%s", dev, 1444 1.1.1.2 christos port->src_port, port->dst_port, port->dst); 1445 1.1.1.2 christos } 1446 1.1.1.2 christos } 1447 1.1.1.2 christos 1448 1.1 christos #define dv_bfin_hw_parse(sd, dv, DV) \ 1449 1.1 christos do { \ 1450 1.1 christos bu32 base = BFIN_MMR_##DV##_BASE; \ 1451 1.1 christos bu32 size = BFIN_MMR_##DV##_SIZE; \ 1452 1.1 christos sim_hw_parse (sd, "/core/bfin_"#dv"/reg %#x %i", base, size); \ 1453 1.1 christos sim_hw_parse (sd, "/core/bfin_"#dv"/type %i", mdata->model_num); \ 1454 1.1.1.2 christos dv_bfin_hw_port_parse (sd, mdata, "bfin_"#dv); \ 1455 1.1 christos } while (0) 1456 1.1 christos 1457 1.1 christos static void 1458 1.1 christos bfin_model_hw_tree_init (SIM_DESC sd, SIM_CPU *cpu) 1459 1.1 christos { 1460 1.1.1.5 christos const SIM_MODEL *model = CPU_MODEL (cpu); 1461 1.1 christos const struct bfin_model_data *mdata = CPU_MODEL_DATA (cpu); 1462 1.1 christos const struct bfin_board_data *board = STATE_BOARD_DATA (sd); 1463 1.1 christos int mnum = MODEL_NUM (model); 1464 1.1 christos unsigned i, j, dma_chan; 1465 1.1 christos 1466 1.1 christos /* Map the core devices. */ 1467 1.1 christos for (i = 0; i < ARRAY_SIZE (bfin_core_dev); ++i) 1468 1.1 christos { 1469 1.1 christos const struct bfin_dev_layout *dev = &bfin_core_dev[i]; 1470 1.1 christos sim_hw_parse (sd, "/core/%s/reg %#x %i", dev->dev, dev->base, dev->len); 1471 1.1 christos } 1472 1.1 christos sim_hw_parse (sd, "/core/bfin_ctimer > ivtmr ivtmr /core/bfin_cec"); 1473 1.1 christos 1474 1.1 christos if (mnum == MODEL_BF000) 1475 1.1 christos goto done; 1476 1.1 christos 1477 1.1 christos /* Map the system devices. */ 1478 1.1 christos dv_bfin_hw_parse (sd, sic, SIC); 1479 1.1 christos for (i = 7; i < 16; ++i) 1480 1.1 christos sim_hw_parse (sd, "/core/bfin_sic > ivg%i ivg%i /core/bfin_cec", i, i); 1481 1.1 christos 1482 1.1 christos dv_bfin_hw_parse (sd, pll, PLL); 1483 1.1 christos 1484 1.1 christos dma_chan = 0; 1485 1.1 christos for (i = 0; i < mdata->dmac_count; ++i) 1486 1.1 christos { 1487 1.1 christos const struct bfin_dmac_layout *dmac = &mdata->dmac[i]; 1488 1.1 christos 1489 1.1 christos sim_hw_parse (sd, "/core/bfin_dmac@%u/type %i", i, mdata->model_num); 1490 1.1 christos 1491 1.1 christos /* Hook up the non-mdma channels. */ 1492 1.1 christos for (j = 0; j < dmac->dma_count; ++j) 1493 1.1 christos { 1494 1.1.1.2 christos char dev[64]; 1495 1.1 christos 1496 1.1.1.2 christos sprintf (dev, "bfin_dmac@%u/bfin_dma@%u", i, dma_chan); 1497 1.1.1.2 christos sim_hw_parse (sd, "/core/%s/reg %#x %i", dev, 1498 1.1.1.2 christos dmac->base + j * BFIN_MMR_DMA_SIZE, BFIN_MMR_DMA_SIZE); 1499 1.1.1.2 christos dv_bfin_hw_port_parse (sd, mdata, dev); 1500 1.1 christos 1501 1.1 christos ++dma_chan; 1502 1.1 christos } 1503 1.1 christos 1504 1.1 christos /* Hook up the mdma channels -- assume every DMAC has 4. */ 1505 1.1 christos for (j = 0; j < 4; ++j) 1506 1.1 christos { 1507 1.1.1.2 christos char dev[64]; 1508 1.1.1.2 christos 1509 1.1.1.2 christos sprintf (dev, "bfin_dmac@%u/bfin_dma@%u", i, j + BFIN_DMAC_MDMA_BASE); 1510 1.1.1.2 christos sim_hw_parse (sd, "/core/%s/reg %#x %i", dev, 1511 1.1 christos dmac->base + (j + dmac->dma_count) * BFIN_MMR_DMA_SIZE, 1512 1.1 christos BFIN_MMR_DMA_SIZE); 1513 1.1.1.2 christos dv_bfin_hw_port_parse (sd, mdata, dev); 1514 1.1 christos } 1515 1.1 christos } 1516 1.1 christos 1517 1.1 christos for (i = 0; i < mdata->dev_count; ++i) 1518 1.1 christos { 1519 1.1 christos const struct bfin_dev_layout *dev = &mdata->dev[i]; 1520 1.1.1.2 christos 1521 1.1.1.2 christos if (dev->len) 1522 1.1.1.2 christos { 1523 1.1.1.2 christos sim_hw_parse (sd, "/core/%s/reg %#x %i", dev->dev, dev->base, dev->len); 1524 1.1.1.2 christos sim_hw_parse (sd, "/core/%s/type %i", dev->dev, mdata->model_num); 1525 1.1.1.2 christos } 1526 1.1.1.2 christos else 1527 1.1.1.2 christos { 1528 1.1.1.2 christos sim_hw_parse (sd, "/core/%s", dev->dev); 1529 1.1.1.2 christos } 1530 1.1.1.2 christos 1531 1.1.1.2 christos dv_bfin_hw_port_parse (sd, mdata, dev->dev); 1532 1.1 christos if (strchr (dev->dev, '/')) 1533 1.1 christos continue; 1534 1.1.1.2 christos 1535 1.1 christos if (!strncmp (dev->dev, "bfin_uart", 9) 1536 1.1 christos || !strncmp (dev->dev, "bfin_emac", 9) 1537 1.1 christos || !strncmp (dev->dev, "bfin_sport", 10)) 1538 1.1 christos { 1539 1.1 christos const char *sint = dev->dev + 5; 1540 1.1 christos sim_hw_parse (sd, "/core/%s > tx %s_tx /core/bfin_dmac@%u", dev->dev, sint, dev->dmac); 1541 1.1 christos sim_hw_parse (sd, "/core/%s > rx %s_rx /core/bfin_dmac@%u", dev->dev, sint, dev->dmac); 1542 1.1 christos } 1543 1.1 christos else if (!strncmp (dev->dev, "bfin_wdog", 9)) 1544 1.1 christos { 1545 1.1 christos sim_hw_parse (sd, "/core/%s > reset rst /core/bfin_cec", dev->dev); 1546 1.1 christos sim_hw_parse (sd, "/core/%s > nmi nmi /core/bfin_cec", dev->dev); 1547 1.1 christos } 1548 1.1 christos } 1549 1.1 christos 1550 1.1 christos done: 1551 1.1 christos /* Add any additional user board content. */ 1552 1.1 christos if (board->hw_file) 1553 1.1 christos sim_do_commandf (sd, "hw-file %s", board->hw_file); 1554 1.1 christos 1555 1.1 christos /* Trigger all the new devices' finish func. */ 1556 1.1 christos hw_tree_finish (dv_get_device (cpu, "/")); 1557 1.1 christos } 1558 1.1 christos 1559 1.1 christos #include "bfroms/all.h" 1560 1.1 christos 1561 1.1 christos struct bfrom { 1562 1.1 christos bu32 addr, len, alias_len; 1563 1.1 christos int sirev; 1564 1.1 christos const char *buf; 1565 1.1 christos }; 1566 1.1 christos 1567 1.1 christos #define BFROMA(addr, rom, sirev, alias_len) \ 1568 1.1 christos { addr, sizeof (bfrom_bf##rom##_0_##sirev), alias_len, \ 1569 1.1 christos sirev, bfrom_bf##rom##_0_##sirev, } 1570 1.1 christos #define BFROM(rom, sirev, alias_len) BFROMA (0xef000000, rom, sirev, alias_len) 1571 1.1 christos #define BFROM_STUB { 0, 0, 0, 0, NULL, } 1572 1.1 christos static const struct bfrom bf50x_roms[] = 1573 1.1 christos { 1574 1.1 christos BFROM (50x, 0, 0x1000000), 1575 1.1 christos BFROM_STUB, 1576 1.1 christos }; 1577 1.1 christos static const struct bfrom bf51x_roms[] = 1578 1.1 christos { 1579 1.1 christos BFROM (51x, 2, 0x1000000), 1580 1.1 christos BFROM (51x, 1, 0x1000000), 1581 1.1 christos BFROM (51x, 0, 0x1000000), 1582 1.1 christos BFROM_STUB, 1583 1.1 christos }; 1584 1.1 christos static const struct bfrom bf526_roms[] = 1585 1.1 christos { 1586 1.1.1.2 christos BFROM (526, 2, 0x1000000), 1587 1.1 christos BFROM (526, 1, 0x1000000), 1588 1.1 christos BFROM (526, 0, 0x1000000), 1589 1.1 christos BFROM_STUB, 1590 1.1 christos }; 1591 1.1 christos static const struct bfrom bf527_roms[] = 1592 1.1 christos { 1593 1.1 christos BFROM (527, 2, 0x1000000), 1594 1.1 christos BFROM (527, 1, 0x1000000), 1595 1.1 christos BFROM (527, 0, 0x1000000), 1596 1.1 christos BFROM_STUB, 1597 1.1 christos }; 1598 1.1 christos static const struct bfrom bf533_roms[] = 1599 1.1 christos { 1600 1.1 christos BFROM (533, 6, 0x1000000), 1601 1.1 christos BFROM (533, 5, 0x1000000), 1602 1.1 christos BFROM (533, 4, 0x1000000), 1603 1.1 christos BFROM (533, 3, 0x1000000), 1604 1.1 christos BFROM (533, 2, 0x1000000), 1605 1.1 christos BFROM (533, 1, 0x1000000), 1606 1.1 christos BFROM_STUB, 1607 1.1 christos }; 1608 1.1 christos static const struct bfrom bf537_roms[] = 1609 1.1 christos { 1610 1.1 christos BFROM (537, 3, 0x100000), 1611 1.1 christos BFROM (537, 2, 0x100000), 1612 1.1 christos BFROM (537, 1, 0x100000), 1613 1.1 christos BFROM (537, 0, 0x100000), 1614 1.1 christos BFROM_STUB, 1615 1.1 christos }; 1616 1.1 christos static const struct bfrom bf538_roms[] = 1617 1.1 christos { 1618 1.1 christos BFROM (538, 5, 0x1000000), 1619 1.1 christos BFROM (538, 4, 0x1000000), 1620 1.1 christos BFROM (538, 3, 0x1000000), 1621 1.1 christos BFROM (538, 2, 0x1000000), 1622 1.1 christos BFROM (538, 1, 0x1000000), 1623 1.1 christos BFROM (538, 0, 0x1000000), 1624 1.1 christos BFROM_STUB, 1625 1.1 christos }; 1626 1.1 christos static const struct bfrom bf54x_roms[] = 1627 1.1 christos { 1628 1.1.1.2 christos BFROM (54x, 4, 0x1000), 1629 1.1.1.2 christos BFROM (54x, 2, 0x1000), 1630 1.1.1.2 christos BFROM (54x, 1, 0x1000), 1631 1.1.1.2 christos BFROM (54x, 0, 0x1000), 1632 1.1.1.2 christos BFROMA (0xffa14000, 54x_l1, 4, 0x10000), 1633 1.1.1.2 christos BFROMA (0xffa14000, 54x_l1, 2, 0x10000), 1634 1.1.1.2 christos BFROMA (0xffa14000, 54x_l1, 1, 0x10000), 1635 1.1.1.2 christos BFROMA (0xffa14000, 54x_l1, 0, 0x10000), 1636 1.1 christos BFROM_STUB, 1637 1.1 christos }; 1638 1.1 christos static const struct bfrom bf561_roms[] = 1639 1.1 christos { 1640 1.1 christos /* XXX: No idea what the actual wrap limit is here. */ 1641 1.1.1.2 christos BFROM (561, 5, 0x1000), 1642 1.1 christos BFROM_STUB, 1643 1.1 christos }; 1644 1.1 christos static const struct bfrom bf59x_roms[] = 1645 1.1 christos { 1646 1.1 christos BFROM (59x, 1, 0x1000000), 1647 1.1 christos BFROM (59x, 0, 0x1000000), 1648 1.1.1.2 christos BFROMA (0xffa10000, 59x_l1, 1, 0x10000), 1649 1.1 christos BFROM_STUB, 1650 1.1 christos }; 1651 1.1 christos 1652 1.1 christos static void 1653 1.1 christos bfin_model_map_bfrom (SIM_DESC sd, SIM_CPU *cpu) 1654 1.1 christos { 1655 1.1 christos const struct bfin_model_data *mdata = CPU_MODEL_DATA (cpu); 1656 1.1 christos const struct bfin_board_data *board = STATE_BOARD_DATA (sd); 1657 1.1 christos int mnum = mdata->model_num; 1658 1.1 christos const struct bfrom *bfrom; 1659 1.1 christos unsigned int sirev; 1660 1.1 christos 1661 1.1 christos if (mnum >= 500 && mnum <= 509) 1662 1.1 christos bfrom = bf50x_roms; 1663 1.1 christos else if (mnum >= 510 && mnum <= 519) 1664 1.1 christos bfrom = bf51x_roms; 1665 1.1 christos else if (mnum >= 520 && mnum <= 529) 1666 1.1 christos bfrom = (mnum & 1) ? bf527_roms : bf526_roms; 1667 1.1 christos else if (mnum >= 531 && mnum <= 533) 1668 1.1 christos bfrom = bf533_roms; 1669 1.1 christos else if (mnum == 535) 1670 1.1.1.2 christos return; /* Stub. */ 1671 1.1 christos else if (mnum >= 534 && mnum <= 537) 1672 1.1 christos bfrom = bf537_roms; 1673 1.1 christos else if (mnum >= 538 && mnum <= 539) 1674 1.1 christos bfrom = bf538_roms; 1675 1.1 christos else if (mnum >= 540 && mnum <= 549) 1676 1.1 christos bfrom = bf54x_roms; 1677 1.1 christos else if (mnum == 561) 1678 1.1 christos bfrom = bf561_roms; 1679 1.1 christos else if (mnum >= 590 && mnum <= 599) 1680 1.1 christos bfrom = bf59x_roms; 1681 1.1 christos else 1682 1.1 christos return; 1683 1.1 christos 1684 1.1 christos if (board->sirev_valid) 1685 1.1 christos sirev = board->sirev; 1686 1.1 christos else 1687 1.1 christos sirev = bfrom->sirev; 1688 1.1 christos while (bfrom->buf) 1689 1.1 christos { 1690 1.1 christos /* Map all the ranges for this model/sirev. */ 1691 1.1 christos if (bfrom->sirev == sirev) 1692 1.1 christos sim_core_attach (sd, NULL, 0, access_read_exec, 0, bfrom->addr, 1693 1.1 christos bfrom->alias_len ? : bfrom->len, bfrom->len, NULL, 1694 1.1 christos (char *)bfrom->buf); 1695 1.1 christos ++bfrom; 1696 1.1 christos } 1697 1.1 christos } 1698 1.1 christos 1699 1.1 christos void 1700 1.1 christos bfin_model_cpu_init (SIM_DESC sd, SIM_CPU *cpu) 1701 1.1 christos { 1702 1.1.1.5 christos const SIM_MODEL *model = CPU_MODEL (cpu); 1703 1.1 christos const struct bfin_model_data *mdata = CPU_MODEL_DATA (cpu); 1704 1.1 christos int mnum = MODEL_NUM (model); 1705 1.1 christos size_t idx; 1706 1.1 christos 1707 1.1 christos /* These memory maps are supposed to be cpu-specific, but the common sim 1708 1.1 christos code does not yet allow that (2nd arg is "cpu" rather than "NULL". */ 1709 1.1 christos sim_core_attach (sd, NULL, 0, access_read_write, 0, BFIN_L1_SRAM_SCRATCH, 1710 1.1 christos BFIN_L1_SRAM_SCRATCH_SIZE, 0, NULL, NULL); 1711 1.1 christos 1712 1.1 christos if (STATE_ENVIRONMENT (CPU_STATE (cpu)) != OPERATING_ENVIRONMENT) 1713 1.1 christos return; 1714 1.1 christos 1715 1.1 christos if (mnum == MODEL_BF000) 1716 1.1 christos goto core_only; 1717 1.1 christos 1718 1.1 christos /* Map in the on-chip memories (SRAMs). */ 1719 1.1 christos mdata = &bfin_model_data[MODEL_NUM (model)]; 1720 1.1 christos for (idx = 0; idx < mdata->mem_count; ++idx) 1721 1.1 christos { 1722 1.1 christos const struct bfin_memory_layout *mem = &mdata->mem[idx]; 1723 1.1 christos sim_core_attach (sd, NULL, 0, mem->mask, 0, mem->addr, 1724 1.1 christos mem->len, 0, NULL, NULL); 1725 1.1 christos } 1726 1.1 christos 1727 1.1 christos /* Map the on-chip ROMs. */ 1728 1.1 christos bfin_model_map_bfrom (sd, cpu); 1729 1.1 christos 1730 1.1 christos core_only: 1731 1.1 christos /* Finally, build up the tree for this cpu model. */ 1732 1.1 christos bfin_model_hw_tree_init (sd, cpu); 1733 1.1 christos } 1734 1.1 christos 1735 1.1 christos bu32 1736 1.1 christos bfin_model_get_chipid (SIM_DESC sd) 1737 1.1 christos { 1738 1.1 christos SIM_CPU *cpu = STATE_CPU (sd, 0); 1739 1.1 christos const struct bfin_model_data *mdata = CPU_MODEL_DATA (cpu); 1740 1.1 christos const struct bfin_board_data *board = STATE_BOARD_DATA (sd); 1741 1.1 christos return 1742 1.1 christos (board->sirev << 28) | 1743 1.1 christos (mdata->chipid << 12) | 1744 1.1 christos (((0xE5 << 1) | 1) & 0xFF); 1745 1.1 christos } 1746 1.1 christos 1747 1.1 christos bu32 1748 1.1 christos bfin_model_get_dspid (SIM_DESC sd) 1749 1.1 christos { 1750 1.1 christos const struct bfin_board_data *board = STATE_BOARD_DATA (sd); 1751 1.1 christos return 1752 1.1 christos (0xE5 << 24) | 1753 1.1 christos (0x04 << 16) | 1754 1.1 christos (board->sirev); 1755 1.1 christos } 1756 1.1 christos 1757 1.1 christos static void 1758 1.1 christos bfin_model_init (SIM_CPU *cpu) 1759 1.1 christos { 1760 1.1 christos CPU_MODEL_DATA (cpu) = (void *) &bfin_model_data[MODEL_NUM (CPU_MODEL (cpu))]; 1761 1.1 christos } 1762 1.1 christos 1763 1.1 christos static bu32 1764 1.1.1.9 christos bfin_extract_unsigned_integer (const unsigned char *addr, int len) 1765 1.1 christos { 1766 1.1 christos bu32 retval; 1767 1.1 christos unsigned char * p; 1768 1.1 christos unsigned char * startaddr = (unsigned char *)addr; 1769 1.1 christos unsigned char * endaddr = startaddr + len; 1770 1.1 christos 1771 1.1 christos retval = 0; 1772 1.1 christos 1773 1.1 christos for (p = endaddr; p > startaddr;) 1774 1.1 christos retval = (retval << 8) | *--p; 1775 1.1 christos 1776 1.1 christos return retval; 1777 1.1 christos } 1778 1.1 christos 1779 1.1 christos static void 1780 1.1 christos bfin_store_unsigned_integer (unsigned char *addr, int len, bu32 val) 1781 1.1 christos { 1782 1.1 christos unsigned char *p; 1783 1.1 christos unsigned char *startaddr = addr; 1784 1.1 christos unsigned char *endaddr = startaddr + len; 1785 1.1 christos 1786 1.1 christos for (p = startaddr; p < endaddr;) 1787 1.1 christos { 1788 1.1 christos *p++ = val & 0xff; 1789 1.1 christos val >>= 8; 1790 1.1 christos } 1791 1.1 christos } 1792 1.1 christos 1793 1.1 christos static bu32 * 1794 1.1 christos bfin_get_reg (SIM_CPU *cpu, int rn) 1795 1.1 christos { 1796 1.1 christos switch (rn) 1797 1.1 christos { 1798 1.1 christos case SIM_BFIN_R0_REGNUM: return &DREG (0); 1799 1.1 christos case SIM_BFIN_R1_REGNUM: return &DREG (1); 1800 1.1 christos case SIM_BFIN_R2_REGNUM: return &DREG (2); 1801 1.1 christos case SIM_BFIN_R3_REGNUM: return &DREG (3); 1802 1.1 christos case SIM_BFIN_R4_REGNUM: return &DREG (4); 1803 1.1 christos case SIM_BFIN_R5_REGNUM: return &DREG (5); 1804 1.1 christos case SIM_BFIN_R6_REGNUM: return &DREG (6); 1805 1.1 christos case SIM_BFIN_R7_REGNUM: return &DREG (7); 1806 1.1 christos case SIM_BFIN_P0_REGNUM: return &PREG (0); 1807 1.1 christos case SIM_BFIN_P1_REGNUM: return &PREG (1); 1808 1.1 christos case SIM_BFIN_P2_REGNUM: return &PREG (2); 1809 1.1 christos case SIM_BFIN_P3_REGNUM: return &PREG (3); 1810 1.1 christos case SIM_BFIN_P4_REGNUM: return &PREG (4); 1811 1.1 christos case SIM_BFIN_P5_REGNUM: return &PREG (5); 1812 1.1 christos case SIM_BFIN_SP_REGNUM: return &SPREG; 1813 1.1 christos case SIM_BFIN_FP_REGNUM: return &FPREG; 1814 1.1 christos case SIM_BFIN_I0_REGNUM: return &IREG (0); 1815 1.1 christos case SIM_BFIN_I1_REGNUM: return &IREG (1); 1816 1.1 christos case SIM_BFIN_I2_REGNUM: return &IREG (2); 1817 1.1 christos case SIM_BFIN_I3_REGNUM: return &IREG (3); 1818 1.1 christos case SIM_BFIN_M0_REGNUM: return &MREG (0); 1819 1.1 christos case SIM_BFIN_M1_REGNUM: return &MREG (1); 1820 1.1 christos case SIM_BFIN_M2_REGNUM: return &MREG (2); 1821 1.1 christos case SIM_BFIN_M3_REGNUM: return &MREG (3); 1822 1.1 christos case SIM_BFIN_B0_REGNUM: return &BREG (0); 1823 1.1 christos case SIM_BFIN_B1_REGNUM: return &BREG (1); 1824 1.1 christos case SIM_BFIN_B2_REGNUM: return &BREG (2); 1825 1.1 christos case SIM_BFIN_B3_REGNUM: return &BREG (3); 1826 1.1 christos case SIM_BFIN_L0_REGNUM: return &LREG (0); 1827 1.1 christos case SIM_BFIN_L1_REGNUM: return &LREG (1); 1828 1.1 christos case SIM_BFIN_L2_REGNUM: return &LREG (2); 1829 1.1 christos case SIM_BFIN_L3_REGNUM: return &LREG (3); 1830 1.1 christos case SIM_BFIN_RETS_REGNUM: return &RETSREG; 1831 1.1 christos case SIM_BFIN_A0_DOT_X_REGNUM: return &AXREG (0); 1832 1.1 christos case SIM_BFIN_A0_DOT_W_REGNUM: return &AWREG (0); 1833 1.1 christos case SIM_BFIN_A1_DOT_X_REGNUM: return &AXREG (1); 1834 1.1 christos case SIM_BFIN_A1_DOT_W_REGNUM: return &AWREG (1); 1835 1.1 christos case SIM_BFIN_LC0_REGNUM: return &LCREG (0); 1836 1.1 christos case SIM_BFIN_LT0_REGNUM: return <REG (0); 1837 1.1 christos case SIM_BFIN_LB0_REGNUM: return &LBREG (0); 1838 1.1 christos case SIM_BFIN_LC1_REGNUM: return &LCREG (1); 1839 1.1 christos case SIM_BFIN_LT1_REGNUM: return <REG (1); 1840 1.1 christos case SIM_BFIN_LB1_REGNUM: return &LBREG (1); 1841 1.1 christos case SIM_BFIN_CYCLES_REGNUM: return &CYCLESREG; 1842 1.1 christos case SIM_BFIN_CYCLES2_REGNUM: return &CYCLES2REG; 1843 1.1 christos case SIM_BFIN_USP_REGNUM: return &USPREG; 1844 1.1 christos case SIM_BFIN_SEQSTAT_REGNUM: return &SEQSTATREG; 1845 1.1 christos case SIM_BFIN_SYSCFG_REGNUM: return &SYSCFGREG; 1846 1.1 christos case SIM_BFIN_RETI_REGNUM: return &RETIREG; 1847 1.1 christos case SIM_BFIN_RETX_REGNUM: return &RETXREG; 1848 1.1 christos case SIM_BFIN_RETN_REGNUM: return &RETNREG; 1849 1.1 christos case SIM_BFIN_RETE_REGNUM: return &RETEREG; 1850 1.1 christos case SIM_BFIN_PC_REGNUM: return &PCREG; 1851 1.1 christos default: return NULL; 1852 1.1 christos } 1853 1.1 christos } 1854 1.1 christos 1855 1.1 christos static int 1856 1.1.1.9 christos bfin_reg_fetch (SIM_CPU *cpu, int rn, void *buf, int len) 1857 1.1 christos { 1858 1.1 christos bu32 value, *reg; 1859 1.1 christos 1860 1.1 christos reg = bfin_get_reg (cpu, rn); 1861 1.1 christos if (reg) 1862 1.1 christos value = *reg; 1863 1.1 christos else if (rn == SIM_BFIN_ASTAT_REGNUM) 1864 1.1 christos value = ASTAT; 1865 1.1 christos else if (rn == SIM_BFIN_CC_REGNUM) 1866 1.1 christos value = CCREG; 1867 1.1 christos else 1868 1.1.1.2 christos return -1; 1869 1.1 christos 1870 1.1 christos /* Handle our KSP/USP shadowing in SP. While in supervisor mode, we 1871 1.1 christos have the normal SP/USP behavior. User mode is tricky though. */ 1872 1.1 christos if (STATE_ENVIRONMENT (CPU_STATE (cpu)) == OPERATING_ENVIRONMENT 1873 1.1 christos && cec_is_user_mode (cpu)) 1874 1.1 christos { 1875 1.1 christos if (rn == SIM_BFIN_SP_REGNUM) 1876 1.1 christos value = KSPREG; 1877 1.1 christos else if (rn == SIM_BFIN_USP_REGNUM) 1878 1.1 christos value = SPREG; 1879 1.1 christos } 1880 1.1 christos 1881 1.1 christos bfin_store_unsigned_integer (buf, 4, value); 1882 1.1 christos 1883 1.1.1.2 christos return 4; 1884 1.1 christos } 1885 1.1 christos 1886 1.1 christos static int 1887 1.1.1.9 christos bfin_reg_store (SIM_CPU *cpu, int rn, const void *buf, int len) 1888 1.1 christos { 1889 1.1 christos bu32 value, *reg; 1890 1.1 christos 1891 1.1 christos value = bfin_extract_unsigned_integer (buf, 4); 1892 1.1 christos reg = bfin_get_reg (cpu, rn); 1893 1.1 christos 1894 1.1 christos if (reg) 1895 1.1 christos /* XXX: Need register trace ? */ 1896 1.1 christos *reg = value; 1897 1.1 christos else if (rn == SIM_BFIN_ASTAT_REGNUM) 1898 1.1 christos SET_ASTAT (value); 1899 1.1 christos else if (rn == SIM_BFIN_CC_REGNUM) 1900 1.1 christos SET_CCREG (value); 1901 1.1 christos else 1902 1.1.1.2 christos return -1; 1903 1.1 christos 1904 1.1.1.2 christos return 4; 1905 1.1 christos } 1906 1.1 christos 1907 1.1 christos static sim_cia 1908 1.1 christos bfin_pc_get (SIM_CPU *cpu) 1909 1.1 christos { 1910 1.1 christos return PCREG; 1911 1.1 christos } 1912 1.1 christos 1913 1.1 christos static void 1914 1.1 christos bfin_pc_set (SIM_CPU *cpu, sim_cia newpc) 1915 1.1 christos { 1916 1.1 christos SET_PCREG (newpc); 1917 1.1 christos } 1918 1.1 christos 1919 1.1 christos static const char * 1920 1.1 christos bfin_insn_name (SIM_CPU *cpu, int i) 1921 1.1 christos { 1922 1.1 christos static const char * const insn_name[] = { 1923 1.1 christos #define I(insn) #insn, 1924 1.1 christos #include "insn_list.def" 1925 1.1 christos #undef I 1926 1.1 christos }; 1927 1.1 christos return insn_name[i]; 1928 1.1 christos } 1929 1.1 christos 1930 1.1 christos static void 1931 1.1 christos bfin_init_cpu (SIM_CPU *cpu) 1932 1.1 christos { 1933 1.1 christos CPU_REG_FETCH (cpu) = bfin_reg_fetch; 1934 1.1 christos CPU_REG_STORE (cpu) = bfin_reg_store; 1935 1.1 christos CPU_PC_FETCH (cpu) = bfin_pc_get; 1936 1.1 christos CPU_PC_STORE (cpu) = bfin_pc_set; 1937 1.1 christos CPU_MAX_INSNS (cpu) = BFIN_INSN_MAX; 1938 1.1 christos CPU_INSN_NAME (cpu) = bfin_insn_name; 1939 1.1 christos } 1940 1.1 christos 1941 1.1 christos static void 1942 1.1 christos bfin_prepare_run (SIM_CPU *cpu) 1943 1.1 christos { 1944 1.1 christos } 1945 1.1 christos 1946 1.1.1.5 christos static const SIM_MODEL bfin_models[] = 1947 1.1 christos { 1948 1.1 christos #define P(n) { "bf"#n, & bfin_mach, MODEL_BF##n, NULL, bfin_model_init }, 1949 1.1 christos #include "proc_list.def" 1950 1.1 christos #undef P 1951 1.1 christos { 0, NULL, 0, NULL, NULL, } 1952 1.1 christos }; 1953 1.1 christos 1954 1.1.1.5 christos static const SIM_MACH_IMP_PROPERTIES bfin_imp_properties = 1955 1.1 christos { 1956 1.1 christos sizeof (SIM_CPU), 1957 1.1 christos 0, 1958 1.1 christos }; 1959 1.1 christos 1960 1.1.1.5 christos static const SIM_MACH bfin_mach = 1961 1.1 christos { 1962 1.1 christos "bfin", "bfin", MACH_BFIN, 1963 1.1 christos 32, 32, & bfin_models[0], & bfin_imp_properties, 1964 1.1 christos bfin_init_cpu, 1965 1.1 christos bfin_prepare_run 1966 1.1 christos }; 1967 1.1 christos 1968 1.1.1.9 christos const SIM_MACH * const bfin_sim_machs[] = 1969 1.1 christos { 1970 1.1 christos & bfin_mach, 1971 1.1 christos NULL 1972 1.1 christos }; 1973 1.1 christos 1974 1.1 christos /* Device option parsing. */ 1976 1.1 christos 1977 1.1 christos static DECLARE_OPTION_HANDLER (bfin_mach_option_handler); 1978 1.1 christos 1979 1.1 christos enum { 1980 1.1 christos OPTION_MACH_SIREV = OPTION_START, 1981 1.1 christos OPTION_MACH_HW_BOARD_FILE, 1982 1.1 christos }; 1983 1.1.1.9 christos 1984 1.1 christos static const OPTION bfin_mach_options[] = 1985 1.1 christos { 1986 1.1 christos { {"sirev", required_argument, NULL, OPTION_MACH_SIREV }, 1987 1.1 christos '\0', "NUMBER", "Set CPU silicon revision", 1988 1.1 christos bfin_mach_option_handler, NULL }, 1989 1.1 christos 1990 1.1 christos { {"hw-board-file", required_argument, NULL, OPTION_MACH_HW_BOARD_FILE }, 1991 1.1 christos '\0', "FILE", "Add the supplemental devices listed in the file", 1992 1.1 christos bfin_mach_option_handler, NULL }, 1993 1.1 christos 1994 1.1 christos { {NULL, no_argument, NULL, 0}, '\0', NULL, NULL, NULL, NULL } 1995 1.1 christos }; 1996 1.1 christos 1997 1.1 christos static SIM_RC 1998 1.1 christos bfin_mach_option_handler (SIM_DESC sd, sim_cpu *current_cpu, int opt, 1999 1.1 christos char *arg, int is_command) 2000 1.1 christos { 2001 1.1 christos struct bfin_board_data *board = STATE_BOARD_DATA (sd); 2002 1.1 christos 2003 1.1 christos switch (opt) 2004 1.1 christos { 2005 1.1 christos case OPTION_MACH_SIREV: 2006 1.1 christos board->sirev_valid = 1; 2007 1.1 christos /* Accept (and throw away) a leading "0." in the version. */ 2008 1.1 christos if (!strncmp (arg, "0.", 2)) 2009 1.1 christos arg += 2; 2010 1.1 christos board->sirev = atoi (arg); 2011 1.1 christos if (board->sirev > 0xf) 2012 1.1 christos { 2013 1.1 christos sim_io_eprintf (sd, "sirev '%s' needs to fit into 4 bits\n", arg); 2014 1.1 christos return SIM_RC_FAIL; 2015 1.1 christos } 2016 1.1 christos return SIM_RC_OK; 2017 1.1 christos 2018 1.1 christos case OPTION_MACH_HW_BOARD_FILE: 2019 1.1 christos board->hw_file = xstrdup (arg); 2020 1.1 christos return SIM_RC_OK; 2021 1.1 christos 2022 1.1 christos default: 2023 1.1 christos sim_io_eprintf (sd, "Unknown Blackfin option %d\n", opt); 2024 1.1 christos return SIM_RC_FAIL; 2025 1.1 christos } 2026 1.1.1.9 christos } 2027 1.1.1.9 christos 2028 1.1.1.9 christos /* Provide a prototype to silence -Wmissing-prototypes. */ 2029 1.1.1.9 christos extern MODULE_INIT_FN sim_install_bfin_mach; 2030 1.1.1.9 christos 2031 1.1.1.9 christos SIM_RC 2032 1.1.1.9 christos sim_install_bfin_mach (SIM_DESC sd) 2033 1.1.1.9 christos { 2034 1.1.1.9 christos SIM_ASSERT (STATE_MAGIC (sd) == SIM_MAGIC_NUMBER); 2035 1.1.1.9 christos return sim_add_option_table (sd, NULL, bfin_mach_options); 2036 } 2037