Home | History | Annotate | Line # | Download | only in bfin
machs.c revision 1.1.1.1
      1  1.1  christos /* Simulator for Analog Devices Blackfin processors.
      2  1.1  christos 
      3  1.1  christos    Copyright (C) 2005-2011 Free Software Foundation, Inc.
      4  1.1  christos    Contributed by Analog Devices, Inc.
      5  1.1  christos 
      6  1.1  christos    This file is part of simulators.
      7  1.1  christos 
      8  1.1  christos    This program is free software; you can redistribute it and/or modify
      9  1.1  christos    it under the terms of the GNU General Public License as published by
     10  1.1  christos    the Free Software Foundation; either version 3 of the License, or
     11  1.1  christos    (at your option) any later version.
     12  1.1  christos 
     13  1.1  christos    This program is distributed in the hope that it will be useful,
     14  1.1  christos    but WITHOUT ANY WARRANTY; without even the implied warranty of
     15  1.1  christos    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
     16  1.1  christos    GNU General Public License for more details.
     17  1.1  christos 
     18  1.1  christos    You should have received a copy of the GNU General Public License
     19  1.1  christos    along with this program.  If not, see <http://www.gnu.org/licenses/>.  */
     20  1.1  christos 
     21  1.1  christos #include "config.h"
     22  1.1  christos 
     23  1.1  christos #include "sim-main.h"
     24  1.1  christos #include "gdb/sim-bfin.h"
     25  1.1  christos #include "bfd.h"
     26  1.1  christos 
     27  1.1  christos #include "sim-hw.h"
     28  1.1  christos #include "devices.h"
     29  1.1  christos #include "dv-bfin_cec.h"
     30  1.1  christos #include "dv-bfin_ctimer.h"
     31  1.1  christos #include "dv-bfin_dma.h"
     32  1.1  christos #include "dv-bfin_dmac.h"
     33  1.1  christos #include "dv-bfin_ebiu_amc.h"
     34  1.1  christos #include "dv-bfin_ebiu_ddrc.h"
     35  1.1  christos #include "dv-bfin_ebiu_sdc.h"
     36  1.1  christos #include "dv-bfin_emac.h"
     37  1.1  christos #include "dv-bfin_eppi.h"
     38  1.1  christos #include "dv-bfin_evt.h"
     39  1.1  christos #include "dv-bfin_gpio.h"
     40  1.1  christos #include "dv-bfin_gptimer.h"
     41  1.1  christos #include "dv-bfin_jtag.h"
     42  1.1  christos #include "dv-bfin_mmu.h"
     43  1.1  christos #include "dv-bfin_nfc.h"
     44  1.1  christos #include "dv-bfin_otp.h"
     45  1.1  christos #include "dv-bfin_pll.h"
     46  1.1  christos #include "dv-bfin_ppi.h"
     47  1.1  christos #include "dv-bfin_rtc.h"
     48  1.1  christos #include "dv-bfin_sic.h"
     49  1.1  christos #include "dv-bfin_spi.h"
     50  1.1  christos #include "dv-bfin_trace.h"
     51  1.1  christos #include "dv-bfin_twi.h"
     52  1.1  christos #include "dv-bfin_uart.h"
     53  1.1  christos #include "dv-bfin_uart2.h"
     54  1.1  christos #include "dv-bfin_wdog.h"
     55  1.1  christos #include "dv-bfin_wp.h"
     56  1.1  christos 
     57  1.1  christos static const MACH bfin_mach;
     58  1.1  christos 
     59  1.1  christos struct bfin_memory_layout {
     60  1.1  christos   address_word addr, len;
     61  1.1  christos   unsigned mask;	/* see mapmask in sim_core_attach() */
     62  1.1  christos };
     63  1.1  christos struct bfin_dev_layout {
     64  1.1  christos   address_word base, len;
     65  1.1  christos   unsigned int dmac;
     66  1.1  christos   const char *dev;
     67  1.1  christos };
     68  1.1  christos struct bfin_dmac_layout {
     69  1.1  christos   address_word base;
     70  1.1  christos   unsigned int dma_count;
     71  1.1  christos };
     72  1.1  christos struct bfin_model_data {
     73  1.1  christos   bu32 chipid;
     74  1.1  christos   int model_num;
     75  1.1  christos   const struct bfin_memory_layout *mem;
     76  1.1  christos   size_t mem_count;
     77  1.1  christos   const struct bfin_dev_layout *dev;
     78  1.1  christos   size_t dev_count;
     79  1.1  christos   const struct bfin_dmac_layout *dmac;
     80  1.1  christos   size_t dmac_count;
     81  1.1  christos };
     82  1.1  christos 
     83  1.1  christos #define LAYOUT(_addr, _len, _mask) { .addr = _addr, .len = _len, .mask = access_##_mask, }
     84  1.1  christos #define _DEVICE(_base, _len, _dev, _dmac) { .base = _base, .len = _len, .dev = _dev, .dmac = _dmac, }
     85  1.1  christos #define DEVICE(_base, _len, _dev) _DEVICE(_base, _len, _dev, 0)
     86  1.1  christos 
     87  1.1  christos /* [1] Common sim code can't model exec-only memory.
     88  1.1  christos    http://sourceware.org/ml/gdb/2010-02/msg00047.html */
     89  1.1  christos 
     90  1.1  christos #define bf000_chipid 0
     91  1.1  christos static const struct bfin_memory_layout bf000_mem[] = {};
     92  1.1  christos static const struct bfin_dev_layout bf000_dev[] = {};
     93  1.1  christos static const struct bfin_dmac_layout bf000_dmac[] = {};
     94  1.1  christos 
     95  1.1  christos #define bf50x_chipid 0x2800
     96  1.1  christos #define bf504_chipid bf50x_chipid
     97  1.1  christos #define bf506_chipid bf50x_chipid
     98  1.1  christos static const struct bfin_memory_layout bf50x_mem[] =
     99  1.1  christos {
    100  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    101  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    102  1.1  christos   LAYOUT (0xFFC03200, 0x50, read_write),	/* PORT_MUX stub */
    103  1.1  christos   LAYOUT (0xFFC03800, 0x100, read_write),	/* RSI stub */
    104  1.1  christos   LAYOUT (0xFFC0328C, 0xC, read_write),		/* Flash stub */
    105  1.1  christos   LAYOUT (0xFF800000, 0x4000, read_write),	/* Data A */
    106  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    107  1.1  christos   LAYOUT (0xFFA00000, 0x4000, read_write_exec),	/* Inst A [1] */
    108  1.1  christos   LAYOUT (0xFFA04000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    109  1.1  christos };
    110  1.1  christos #define bf504_mem bf50x_mem
    111  1.1  christos #define bf506_mem bf50x_mem
    112  1.1  christos static const struct bfin_dev_layout bf50x_dev[] =
    113  1.1  christos {
    114  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    115  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART2_SIZE,     "bfin_uart2@0"),
    116  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    117  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    118  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    119  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    120  1.1  christos   DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    121  1.1  christos   DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    122  1.1  christos   DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    123  1.1  christos   DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    124  1.1  christos   DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    125  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    126  1.1  christos   DEVICE (0xFFC00A00, BF50X_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"),
    127  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    128  1.1  christos   DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    129  1.1  christos   DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@6"),
    130  1.1  christos   DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@7"),
    131  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART2_SIZE,     "bfin_uart2@1"),
    132  1.1  christos   DEVICE (0xFFC03400, BFIN_MMR_SPI_SIZE,       "bfin_spi@1"),
    133  1.1  christos };
    134  1.1  christos #define bf504_dev bf50x_dev
    135  1.1  christos #define bf506_dev bf50x_dev
    136  1.1  christos static const struct bfin_dmac_layout bf50x_dmac[] =
    137  1.1  christos {
    138  1.1  christos   { BFIN_MMR_DMAC0_BASE, 12, },
    139  1.1  christos };
    140  1.1  christos #define bf504_dmac bf50x_dmac
    141  1.1  christos #define bf506_dmac bf50x_dmac
    142  1.1  christos 
    143  1.1  christos #define bf51x_chipid 0x27e8
    144  1.1  christos #define bf512_chipid bf51x_chipid
    145  1.1  christos #define bf514_chipid bf51x_chipid
    146  1.1  christos #define bf516_chipid bf51x_chipid
    147  1.1  christos #define bf518_chipid bf51x_chipid
    148  1.1  christos static const struct bfin_memory_layout bf51x_mem[] =
    149  1.1  christos {
    150  1.1  christos   LAYOUT (0xFFC00680, 0xC, read_write),		/* TIMER stub */
    151  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    152  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    153  1.1  christos   LAYOUT (0xFFC03200, 0x50, read_write),	/* PORT_MUX stub */
    154  1.1  christos   LAYOUT (0xFFC03800, 0xD0, read_write),	/* RSI stub */
    155  1.1  christos   LAYOUT (0xFFC03FE0, 0x20, read_write),	/* RSI peripheral stub */
    156  1.1  christos   LAYOUT (0xFF800000, 0x4000, read_write),	/* Data A */
    157  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    158  1.1  christos   LAYOUT (0xFF900000, 0x4000, read_write),	/* Data B */
    159  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    160  1.1  christos   LAYOUT (0xFFA00000, 0x8000, read_write_exec),	/* Inst A [1] */
    161  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    162  1.1  christos };
    163  1.1  christos #define bf512_mem bf51x_mem
    164  1.1  christos #define bf514_mem bf51x_mem
    165  1.1  christos #define bf516_mem bf51x_mem
    166  1.1  christos #define bf518_mem bf51x_mem
    167  1.1  christos static const struct bfin_dev_layout bf512_dev[] =
    168  1.1  christos {
    169  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    170  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    171  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    172  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    173  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    174  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    175  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    176  1.1  christos   DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    177  1.1  christos   DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    178  1.1  christos   DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    179  1.1  christos   DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    180  1.1  christos   DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    181  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    182  1.1  christos   DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE,  "bfin_ebiu_amc"),
    183  1.1  christos   DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE,  "bfin_ebiu_sdc"),
    184  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    185  1.1  christos   DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    186  1.1  christos   DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@6"),
    187  1.1  christos   DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@7"),
    188  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE,      "bfin_uart@1"),
    189  1.1  christos   DEVICE (0xFFC03400, BFIN_MMR_SPI_SIZE,       "bfin_spi@1"),
    190  1.1  christos   DEVICE (0xFFC03600, BFIN_MMR_OTP_SIZE,       "bfin_otp"),
    191  1.1  christos };
    192  1.1  christos #define bf514_dev bf512_dev
    193  1.1  christos static const struct bfin_dev_layout bf516_dev[] =
    194  1.1  christos {
    195  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    196  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    197  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    198  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    199  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    200  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    201  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    202  1.1  christos   DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    203  1.1  christos   DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    204  1.1  christos   DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    205  1.1  christos   DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    206  1.1  christos   DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    207  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    208  1.1  christos   DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE,  "bfin_ebiu_amc"),
    209  1.1  christos   DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE,  "bfin_ebiu_sdc"),
    210  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    211  1.1  christos   DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    212  1.1  christos   DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@6"),
    213  1.1  christos   DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@7"),
    214  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE,      "bfin_uart@1"),
    215  1.1  christos   DEVICE (0xFFC03000, BFIN_MMR_EMAC_SIZE,      "bfin_emac"),
    216  1.1  christos   DEVICE (0, 0x20, "bfin_emac/eth_phy"),
    217  1.1  christos   DEVICE (0xFFC03400, BFIN_MMR_SPI_SIZE,       "bfin_spi@1"),
    218  1.1  christos   DEVICE (0xFFC03600, BFIN_MMR_OTP_SIZE,       "bfin_otp"),
    219  1.1  christos };
    220  1.1  christos #define bf518_dev bf516_dev
    221  1.1  christos #define bf512_dmac bf50x_dmac
    222  1.1  christos #define bf514_dmac bf50x_dmac
    223  1.1  christos #define bf516_dmac bf50x_dmac
    224  1.1  christos #define bf518_dmac bf50x_dmac
    225  1.1  christos 
    226  1.1  christos #define bf522_chipid 0x27e4
    227  1.1  christos #define bf523_chipid 0x27e0
    228  1.1  christos #define bf524_chipid bf522_chipid
    229  1.1  christos #define bf525_chipid bf523_chipid
    230  1.1  christos #define bf526_chipid bf522_chipid
    231  1.1  christos #define bf527_chipid bf523_chipid
    232  1.1  christos static const struct bfin_memory_layout bf52x_mem[] =
    233  1.1  christos {
    234  1.1  christos   LAYOUT (0xFFC00680, 0xC, read_write),		/* TIMER stub */
    235  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    236  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    237  1.1  christos   LAYOUT (0xFFC03200, 0x50, read_write),	/* PORT_MUX stub */
    238  1.1  christos   LAYOUT (0xFFC03800, 0x500, read_write),	/* MUSB stub */
    239  1.1  christos   LAYOUT (0xFF800000, 0x4000, read_write),	/* Data A */
    240  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    241  1.1  christos   LAYOUT (0xFF900000, 0x4000, read_write),	/* Data B */
    242  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    243  1.1  christos   LAYOUT (0xFFA00000, 0x8000, read_write_exec),	/* Inst A [1] */
    244  1.1  christos   LAYOUT (0xFFA08000, 0x4000, read_write_exec),	/* Inst B [1] */
    245  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    246  1.1  christos };
    247  1.1  christos #define bf522_mem bf52x_mem
    248  1.1  christos #define bf523_mem bf52x_mem
    249  1.1  christos #define bf524_mem bf52x_mem
    250  1.1  christos #define bf525_mem bf52x_mem
    251  1.1  christos #define bf526_mem bf52x_mem
    252  1.1  christos #define bf527_mem bf52x_mem
    253  1.1  christos static const struct bfin_dev_layout bf522_dev[] =
    254  1.1  christos {
    255  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    256  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    257  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    258  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    259  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    260  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    261  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    262  1.1  christos   DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    263  1.1  christos   DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    264  1.1  christos   DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    265  1.1  christos   DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    266  1.1  christos   DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    267  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    268  1.1  christos   DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE,  "bfin_ebiu_amc"),
    269  1.1  christos   DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE,  "bfin_ebiu_sdc"),
    270  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    271  1.1  christos   DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    272  1.1  christos   DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@6"),
    273  1.1  christos   DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@7"),
    274  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE,      "bfin_uart@1"),
    275  1.1  christos   DEVICE (0xFFC03600, BFIN_MMR_OTP_SIZE,       "bfin_otp"),
    276  1.1  christos   DEVICE (0xFFC03700, BFIN_MMR_NFC_SIZE,       "bfin_nfc"),
    277  1.1  christos };
    278  1.1  christos #define bf523_dev bf522_dev
    279  1.1  christos #define bf524_dev bf522_dev
    280  1.1  christos #define bf525_dev bf522_dev
    281  1.1  christos static const struct bfin_dev_layout bf526_dev[] =
    282  1.1  christos {
    283  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    284  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    285  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    286  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    287  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    288  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    289  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    290  1.1  christos   DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    291  1.1  christos   DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    292  1.1  christos   DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    293  1.1  christos   DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    294  1.1  christos   DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    295  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    296  1.1  christos   DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE,  "bfin_ebiu_amc"),
    297  1.1  christos   DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE,  "bfin_ebiu_sdc"),
    298  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    299  1.1  christos   DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    300  1.1  christos   DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@6"),
    301  1.1  christos   DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@7"),
    302  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE,      "bfin_uart@1"),
    303  1.1  christos   DEVICE (0xFFC03000, BFIN_MMR_EMAC_SIZE,      "bfin_emac"),
    304  1.1  christos   DEVICE (0, 0x20, "bfin_emac/eth_phy"),
    305  1.1  christos   DEVICE (0xFFC03600, BFIN_MMR_OTP_SIZE,       "bfin_otp"),
    306  1.1  christos   DEVICE (0xFFC03700, BFIN_MMR_NFC_SIZE,       "bfin_nfc"),
    307  1.1  christos };
    308  1.1  christos #define bf527_dev bf526_dev
    309  1.1  christos #define bf522_dmac bf50x_dmac
    310  1.1  christos #define bf523_dmac bf50x_dmac
    311  1.1  christos #define bf524_dmac bf50x_dmac
    312  1.1  christos #define bf525_dmac bf50x_dmac
    313  1.1  christos #define bf526_dmac bf50x_dmac
    314  1.1  christos #define bf527_dmac bf50x_dmac
    315  1.1  christos 
    316  1.1  christos #define bf531_chipid 0x27a5
    317  1.1  christos #define bf532_chipid bf531_chipid
    318  1.1  christos #define bf533_chipid bf531_chipid
    319  1.1  christos static const struct bfin_memory_layout bf531_mem[] =
    320  1.1  christos {
    321  1.1  christos   LAYOUT (0xFFC00640, 0xC, read_write),		/* TIMER stub */
    322  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    323  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    324  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    325  1.1  christos   LAYOUT (0xFFA08000, 0x4000, read_write_exec),	/* Inst B [1] */
    326  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    327  1.1  christos };
    328  1.1  christos static const struct bfin_memory_layout bf532_mem[] =
    329  1.1  christos {
    330  1.1  christos   LAYOUT (0xFFC00640, 0xC, read_write),		/* TIMER stub */
    331  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    332  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    333  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    334  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    335  1.1  christos   LAYOUT (0xFFA08000, 0x4000, read_write_exec),	/* Inst B [1] */
    336  1.1  christos   LAYOUT (0xFFA0C000, 0x4000, read_write_exec),	/* Inst C [1] */
    337  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    338  1.1  christos };
    339  1.1  christos static const struct bfin_memory_layout bf533_mem[] =
    340  1.1  christos {
    341  1.1  christos   LAYOUT (0xFFC00640, 0xC, read_write),		/* TIMER stub */
    342  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    343  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    344  1.1  christos   LAYOUT (0xFF800000, 0x4000, read_write),	/* Data A */
    345  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    346  1.1  christos   LAYOUT (0xFF900000, 0x4000, read_write),	/* Data B */
    347  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    348  1.1  christos   LAYOUT (0xFFA00000, 0x8000, read_write_exec),	/* Inst A [1] */
    349  1.1  christos   LAYOUT (0xFFA08000, 0x4000, read_write_exec),	/* Inst B [1] */
    350  1.1  christos   LAYOUT (0xFFA0C000, 0x4000, read_write_exec),	/* Inst C [1] */
    351  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    352  1.1  christos };
    353  1.1  christos static const struct bfin_dev_layout bf533_dev[] =
    354  1.1  christos {
    355  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    356  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    357  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    358  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    359  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    360  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    361  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    362  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    363  1.1  christos   DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE,  "bfin_ebiu_amc"),
    364  1.1  christos   DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE,  "bfin_ebiu_sdc"),
    365  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    366  1.1  christos };
    367  1.1  christos #define bf531_dev bf533_dev
    368  1.1  christos #define bf532_dev bf533_dev
    369  1.1  christos static const struct bfin_dmac_layout bf533_dmac[] =
    370  1.1  christos {
    371  1.1  christos   { BFIN_MMR_DMAC0_BASE, 8, },
    372  1.1  christos };
    373  1.1  christos #define bf531_dmac bf533_dmac
    374  1.1  christos #define bf532_dmac bf533_dmac
    375  1.1  christos 
    376  1.1  christos #define bf534_chipid 0x27c6
    377  1.1  christos #define bf536_chipid 0x27c8
    378  1.1  christos #define bf537_chipid bf536_chipid
    379  1.1  christos static const struct bfin_memory_layout bf534_mem[] =
    380  1.1  christos {
    381  1.1  christos   LAYOUT (0xFFC00680, 0xC, read_write),		/* TIMER stub */
    382  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    383  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    384  1.1  christos   LAYOUT (0xFFC03200, 0x10, read_write),	/* PORT_MUX stub */
    385  1.1  christos   LAYOUT (0xFF800000, 0x4000, read_write),	/* Data A */
    386  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    387  1.1  christos   LAYOUT (0xFF900000, 0x4000, read_write),	/* Data B */
    388  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    389  1.1  christos   LAYOUT (0xFFA00000, 0x8000, read_write_exec),	/* Inst A [1] */
    390  1.1  christos   LAYOUT (0xFFA08000, 0x4000, read_write_exec),	/* Inst B [1] */
    391  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    392  1.1  christos };
    393  1.1  christos static const struct bfin_memory_layout bf536_mem[] =
    394  1.1  christos {
    395  1.1  christos   LAYOUT (0xFFC00680, 0xC, read_write),		/* TIMER stub */
    396  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    397  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    398  1.1  christos   LAYOUT (0xFFC03200, 0x10, read_write),	/* PORT_MUX stub */
    399  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    400  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    401  1.1  christos   LAYOUT (0xFFA00000, 0x8000, read_write_exec),	/* Inst A [1] */
    402  1.1  christos   LAYOUT (0xFFA08000, 0x4000, read_write_exec),	/* Inst B [1] */
    403  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    404  1.1  christos };
    405  1.1  christos static const struct bfin_memory_layout bf537_mem[] =
    406  1.1  christos {
    407  1.1  christos   LAYOUT (0xFFC00680, 0xC, read_write),		/* TIMER stub */
    408  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    409  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    410  1.1  christos   LAYOUT (0xFFC03200, 0x10, read_write),	/* PORT_MUX stub */
    411  1.1  christos   LAYOUT (0xFF800000, 0x4000, read_write),	/* Data A */
    412  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    413  1.1  christos   LAYOUT (0xFF900000, 0x4000, read_write),	/* Data B */
    414  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    415  1.1  christos   LAYOUT (0xFFA00000, 0x8000, read_write_exec),	/* Inst A [1] */
    416  1.1  christos   LAYOUT (0xFFA08000, 0x4000, read_write_exec),	/* Inst B [1] */
    417  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    418  1.1  christos };
    419  1.1  christos static const struct bfin_dev_layout bf534_dev[] =
    420  1.1  christos {
    421  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    422  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    423  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    424  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    425  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    426  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    427  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    428  1.1  christos   DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    429  1.1  christos   DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    430  1.1  christos   DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    431  1.1  christos   DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    432  1.1  christos   DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    433  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    434  1.1  christos   DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE,  "bfin_ebiu_amc"),
    435  1.1  christos   DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE,  "bfin_ebiu_sdc"),
    436  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    437  1.1  christos   DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    438  1.1  christos   DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@6"),
    439  1.1  christos   DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@7"),
    440  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE,      "bfin_uart@1"),
    441  1.1  christos };
    442  1.1  christos static const struct bfin_dev_layout bf537_dev[] =
    443  1.1  christos {
    444  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    445  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    446  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    447  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    448  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    449  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    450  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    451  1.1  christos   DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    452  1.1  christos   DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    453  1.1  christos   DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    454  1.1  christos   DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    455  1.1  christos   DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    456  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    457  1.1  christos   DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE,  "bfin_ebiu_amc"),
    458  1.1  christos   DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE,  "bfin_ebiu_sdc"),
    459  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    460  1.1  christos   DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    461  1.1  christos   DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@6"),
    462  1.1  christos   DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@7"),
    463  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE,      "bfin_uart@1"),
    464  1.1  christos   DEVICE (0xFFC03000, BFIN_MMR_EMAC_SIZE,      "bfin_emac"),
    465  1.1  christos   DEVICE (0, 0x20, "bfin_emac/eth_phy"),
    466  1.1  christos };
    467  1.1  christos #define bf536_dev bf537_dev
    468  1.1  christos #define bf534_dmac bf50x_dmac
    469  1.1  christos #define bf536_dmac bf50x_dmac
    470  1.1  christos #define bf537_dmac bf50x_dmac
    471  1.1  christos 
    472  1.1  christos #define bf538_chipid 0x27c4
    473  1.1  christos #define bf539_chipid bf538_chipid
    474  1.1  christos static const struct bfin_memory_layout bf538_mem[] =
    475  1.1  christos {
    476  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    477  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    478  1.1  christos   LAYOUT (0xFFC01500, 0x70, read_write),	/* PORTC/D/E stub */
    479  1.1  christos   LAYOUT (0xFFC02500, 0x60, read_write),	/* SPORT2 stub */
    480  1.1  christos   LAYOUT (0xFFC02600, 0x60, read_write),	/* SPORT3 stub */
    481  1.1  christos   LAYOUT (0xFF800000, 0x4000, read_write),	/* Data A */
    482  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    483  1.1  christos   LAYOUT (0xFF900000, 0x4000, read_write),	/* Data B */
    484  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    485  1.1  christos   LAYOUT (0xFFA00000, 0x8000, read_write_exec),	/* Inst A [1] */
    486  1.1  christos   LAYOUT (0xFFA08000, 0x4000, read_write_exec),	/* Inst B [1] */
    487  1.1  christos   LAYOUT (0xFFA0C000, 0x4000, read_write_exec),	/* Inst C [1] */
    488  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    489  1.1  christos };
    490  1.1  christos #define bf539_mem bf538_mem
    491  1.1  christos static const struct bfin_dev_layout bf538_dev[] =
    492  1.1  christos {
    493  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    494  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    495  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    496  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    497  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    498  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    499  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    500  1.1  christos   DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE,  "bfin_ebiu_amc"),
    501  1.1  christos   DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE,  "bfin_ebiu_sdc"),
    502  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    503  1.1  christos   DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    504  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    505  1.1  christos  _DEVICE (0xFFC02000, BFIN_MMR_UART_SIZE,      "bfin_uart@1", 1),
    506  1.1  christos  _DEVICE (0xFFC02100, BFIN_MMR_UART_SIZE,      "bfin_uart@2", 1),
    507  1.1  christos   DEVICE (0xFFC02200, BFIN_MMR_TWI_SIZE,       "bfin_twi@1"),
    508  1.1  christos  _DEVICE (0xFFC02300, BFIN_MMR_SPI_SIZE,       "bfin_spi@1", 1),
    509  1.1  christos  _DEVICE (0xFFC02400, BFIN_MMR_SPI_SIZE,       "bfin_spi@2", 1),
    510  1.1  christos };
    511  1.1  christos #define bf539_dev bf538_dev
    512  1.1  christos static const struct bfin_dmac_layout bf538_dmac[] =
    513  1.1  christos {
    514  1.1  christos   { BFIN_MMR_DMAC0_BASE,  8, },
    515  1.1  christos   { BFIN_MMR_DMAC1_BASE, 12, },
    516  1.1  christos };
    517  1.1  christos #define bf539_dmac bf538_dmac
    518  1.1  christos 
    519  1.1  christos #define bf54x_chipid 0x27de
    520  1.1  christos #define bf542_chipid bf54x_chipid
    521  1.1  christos #define bf544_chipid bf54x_chipid
    522  1.1  christos #define bf547_chipid bf54x_chipid
    523  1.1  christos #define bf548_chipid bf54x_chipid
    524  1.1  christos #define bf549_chipid bf54x_chipid
    525  1.1  christos static const struct bfin_memory_layout bf54x_mem[] =
    526  1.1  christos {
    527  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub XXX: not on BF542/4 */
    528  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    529  1.1  christos   LAYOUT (0xFFC01400, 0x200, read_write),	/* PORT/GPIO stub */
    530  1.1  christos   LAYOUT (0xFFC02500, 0x60, read_write),	/* SPORT2 stub */
    531  1.1  christos   LAYOUT (0xFFC02600, 0x60, read_write),	/* SPORT3 stub */
    532  1.1  christos   LAYOUT (0xFFC03800, 0x70, read_write),	/* ATAPI stub */
    533  1.1  christos   LAYOUT (0xFFC03900, 0x100, read_write),	/* RSI stub */
    534  1.1  christos   LAYOUT (0xFFC03C00, 0x500, read_write),	/* MUSB stub */
    535  1.1  christos   LAYOUT (0xFEB00000, 0x20000, read_write_exec),	/* L2 */
    536  1.1  christos   LAYOUT (0xFF800000, 0x4000, read_write),	/* Data A */
    537  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    538  1.1  christos   LAYOUT (0xFF900000, 0x4000, read_write),	/* Data B */
    539  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    540  1.1  christos   LAYOUT (0xFFA00000, 0x8000, read_write_exec),	/* Inst A [1] */
    541  1.1  christos   LAYOUT (0xFFA08000, 0x4000, read_write_exec),	/* Inst B [1] */
    542  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    543  1.1  christos };
    544  1.1  christos #define bf542_mem bf54x_mem
    545  1.1  christos #define bf544_mem bf54x_mem
    546  1.1  christos #define bf547_mem bf54x_mem
    547  1.1  christos #define bf548_mem bf54x_mem
    548  1.1  christos #define bf549_mem bf54x_mem
    549  1.1  christos static const struct bfin_dev_layout bf542_dev[] =
    550  1.1  christos {
    551  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    552  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    553  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART2_SIZE,     "bfin_uart2@0"),
    554  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    555  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    556  1.1  christos   DEVICE (0xFFC00A00, BF54X_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"),
    557  1.1  christos   DEVICE (0xFFC00A20, BFIN_MMR_EBIU_DDRC_SIZE, "bfin_ebiu_ddrc"),
    558  1.1  christos  _DEVICE (0xFFC01300, BFIN_MMR_EPPI_SIZE,      "bfin_eppi@1", 1),
    559  1.1  christos   DEVICE (0xFFC01600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    560  1.1  christos   DEVICE (0xFFC01610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    561  1.1  christos   DEVICE (0xFFC01620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    562  1.1  christos   DEVICE (0xFFC01630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    563  1.1  christos   DEVICE (0xFFC01640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    564  1.1  christos   DEVICE (0xFFC01650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    565  1.1  christos   DEVICE (0xFFC01660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    566  1.1  christos   DEVICE (0xFFC01670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    567  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART2_SIZE,     "bfin_uart2@1"),
    568  1.1  christos  _DEVICE (0xFFC02100, BFIN_MMR_UART2_SIZE,     "bfin_uart2@2", 1),
    569  1.1  christos   DEVICE (0xFFC02300, BFIN_MMR_SPI_SIZE,       "bfin_spi@1"),
    570  1.1  christos  _DEVICE (0xFFC02900, BFIN_MMR_EPPI_SIZE,      "bfin_eppi@2", 1),
    571  1.1  christos  _DEVICE (0xFFC03100, BFIN_MMR_UART2_SIZE,     "bfin_uart2@3", 1),
    572  1.1  christos   DEVICE (0xFFC03B00, BFIN_MMR_NFC_SIZE,       "bfin_nfc"),
    573  1.1  christos   DEVICE (0xFFC04300, BFIN_MMR_OTP_SIZE,       "bfin_otp"),
    574  1.1  christos };
    575  1.1  christos static const struct bfin_dev_layout bf544_dev[] =
    576  1.1  christos {
    577  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    578  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    579  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART2_SIZE,     "bfin_uart2@0"),
    580  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    581  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@8"),
    582  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@9"),
    583  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@10"),
    584  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    585  1.1  christos   DEVICE (0xFFC00A00, BF54X_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"),
    586  1.1  christos   DEVICE (0xFFC00A20, BFIN_MMR_EBIU_DDRC_SIZE, "bfin_ebiu_ddrc"),
    587  1.1  christos  _DEVICE (0xFFC01000, BFIN_MMR_EPPI_SIZE,      "bfin_eppi@0", 1),
    588  1.1  christos  _DEVICE (0xFFC01300, BFIN_MMR_EPPI_SIZE,      "bfin_eppi@1", 1),
    589  1.1  christos   DEVICE (0xFFC01600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    590  1.1  christos   DEVICE (0xFFC01610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    591  1.1  christos   DEVICE (0xFFC01620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    592  1.1  christos   DEVICE (0xFFC01630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    593  1.1  christos   DEVICE (0xFFC01640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    594  1.1  christos   DEVICE (0xFFC01650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    595  1.1  christos   DEVICE (0xFFC01660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    596  1.1  christos   DEVICE (0xFFC01670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    597  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART2_SIZE,     "bfin_uart2@1"),
    598  1.1  christos  _DEVICE (0xFFC02100, BFIN_MMR_UART2_SIZE,     "bfin_uart2@2", 1),
    599  1.1  christos   DEVICE (0xFFC02200, BFIN_MMR_TWI_SIZE,       "bfin_twi@1"),
    600  1.1  christos   DEVICE (0xFFC02300, BFIN_MMR_SPI_SIZE,       "bfin_spi@1"),
    601  1.1  christos  _DEVICE (0xFFC02900, BFIN_MMR_EPPI_SIZE,      "bfin_eppi@2", 1),
    602  1.1  christos  _DEVICE (0xFFC03100, BFIN_MMR_UART2_SIZE,     "bfin_uart2@3", 1),
    603  1.1  christos   DEVICE (0xFFC03B00, BFIN_MMR_NFC_SIZE,       "bfin_nfc"),
    604  1.1  christos   DEVICE (0xFFC04300, BFIN_MMR_OTP_SIZE,       "bfin_otp"),
    605  1.1  christos };
    606  1.1  christos static const struct bfin_dev_layout bf547_dev[] =
    607  1.1  christos {
    608  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    609  1.1  christos   DEVICE (0xFFC00300, BFIN_MMR_RTC_SIZE,       "bfin_rtc"),
    610  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART2_SIZE,     "bfin_uart2@0"),
    611  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    612  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@8"),
    613  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@9"),
    614  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@10"),
    615  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    616  1.1  christos   DEVICE (0xFFC00A00, BF54X_MMR_EBIU_AMC_SIZE, "bfin_ebiu_amc"),
    617  1.1  christos   DEVICE (0xFFC00A20, BFIN_MMR_EBIU_DDRC_SIZE, "bfin_ebiu_ddrc"),
    618  1.1  christos  _DEVICE (0xFFC01000, BFIN_MMR_EPPI_SIZE,      "bfin_eppi@0", 1),
    619  1.1  christos  _DEVICE (0xFFC01300, BFIN_MMR_EPPI_SIZE,      "bfin_eppi@1", 1),
    620  1.1  christos   DEVICE (0xFFC01600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    621  1.1  christos   DEVICE (0xFFC01610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    622  1.1  christos   DEVICE (0xFFC01620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    623  1.1  christos   DEVICE (0xFFC01630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    624  1.1  christos   DEVICE (0xFFC01640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    625  1.1  christos   DEVICE (0xFFC01650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    626  1.1  christos   DEVICE (0xFFC01660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    627  1.1  christos   DEVICE (0xFFC01670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    628  1.1  christos   DEVICE (0xFFC02000, BFIN_MMR_UART2_SIZE,     "bfin_uart2@1"),
    629  1.1  christos  _DEVICE (0xFFC02100, BFIN_MMR_UART2_SIZE,     "bfin_uart2@2", 1),
    630  1.1  christos   DEVICE (0xFFC02200, BFIN_MMR_TWI_SIZE,       "bfin_twi@1"),
    631  1.1  christos   DEVICE (0xFFC02300, BFIN_MMR_SPI_SIZE,       "bfin_spi@1"),
    632  1.1  christos  _DEVICE (0xFFC02400, BFIN_MMR_SPI_SIZE,       "bfin_spi@2", 1),
    633  1.1  christos  _DEVICE (0xFFC02900, BFIN_MMR_EPPI_SIZE,      "bfin_eppi@2", 1),
    634  1.1  christos  _DEVICE (0xFFC03100, BFIN_MMR_UART2_SIZE,     "bfin_uart2@3", 1),
    635  1.1  christos   DEVICE (0xFFC03B00, BFIN_MMR_NFC_SIZE,       "bfin_nfc"),
    636  1.1  christos };
    637  1.1  christos #define bf548_dev bf547_dev
    638  1.1  christos #define bf549_dev bf547_dev
    639  1.1  christos static const struct bfin_dmac_layout bf54x_dmac[] =
    640  1.1  christos {
    641  1.1  christos   { BFIN_MMR_DMAC0_BASE, 12, },
    642  1.1  christos   { BFIN_MMR_DMAC1_BASE, 12, },
    643  1.1  christos };
    644  1.1  christos #define bf542_dmac bf54x_dmac
    645  1.1  christos #define bf544_dmac bf54x_dmac
    646  1.1  christos #define bf547_dmac bf54x_dmac
    647  1.1  christos #define bf548_dmac bf54x_dmac
    648  1.1  christos #define bf549_dmac bf54x_dmac
    649  1.1  christos 
    650  1.1  christos /* This is only Core A of course ...  */
    651  1.1  christos #define bf561_chipid 0x27bb
    652  1.1  christos static const struct bfin_memory_layout bf561_mem[] =
    653  1.1  christos {
    654  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    655  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    656  1.1  christos   LAYOUT (0xFEB00000, 0x20000, read_write_exec),	/* L2 */
    657  1.1  christos   LAYOUT (0xFF800000, 0x4000, read_write),	/* Data A */
    658  1.1  christos   LAYOUT (0xFF804000, 0x4000, read_write),	/* Data A Cache */
    659  1.1  christos   LAYOUT (0xFF900000, 0x4000, read_write),	/* Data B */
    660  1.1  christos   LAYOUT (0xFF904000, 0x4000, read_write),	/* Data B Cache */
    661  1.1  christos   LAYOUT (0xFFA00000, 0x4000, read_write_exec),	/* Inst A [1] */
    662  1.1  christos   LAYOUT (0xFFA10000, 0x4000, read_write_exec),	/* Inst Cache [1] */
    663  1.1  christos };
    664  1.1  christos static const struct bfin_dev_layout bf561_dev[] =
    665  1.1  christos {
    666  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    667  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    668  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    669  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    670  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    671  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    672  1.1  christos   DEVICE (0xFFC00630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@3"),
    673  1.1  christos   DEVICE (0xFFC00640, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@4"),
    674  1.1  christos   DEVICE (0xFFC00650, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@5"),
    675  1.1  christos   DEVICE (0xFFC00660, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@6"),
    676  1.1  christos   DEVICE (0xFFC00670, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@7"),
    677  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    678  1.1  christos   DEVICE (0xFFC00A00, BFIN_MMR_EBIU_AMC_SIZE,  "bfin_ebiu_amc"),
    679  1.1  christos   DEVICE (0xFFC00A10, BFIN_MMR_EBIU_SDC_SIZE,  "bfin_ebiu_sdc"),
    680  1.1  christos  _DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0", 1),
    681  1.1  christos   DEVICE (0xFFC01200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@1"),
    682  1.1  christos  _DEVICE (0xFFC01300, BFIN_MMR_PPI_SIZE,       "bfin_ppi@1", 1),
    683  1.1  christos   DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@6"),
    684  1.1  christos   DEVICE (0xFFC01600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@8"),
    685  1.1  christos   DEVICE (0xFFC01610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@9"),
    686  1.1  christos   DEVICE (0xFFC01620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@10"),
    687  1.1  christos   DEVICE (0xFFC01630, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@11"),
    688  1.1  christos   DEVICE (0xFFC01700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@7"),
    689  1.1  christos };
    690  1.1  christos static const struct bfin_dmac_layout bf561_dmac[] =
    691  1.1  christos {
    692  1.1  christos   { BFIN_MMR_DMAC0_BASE, 12, },
    693  1.1  christos   { BFIN_MMR_DMAC1_BASE, 12, },
    694  1.1  christos   /* XXX: IMDMA: { 0xFFC01800, 4, }, */
    695  1.1  christos };
    696  1.1  christos 
    697  1.1  christos #define bf592_chipid 0x20cb
    698  1.1  christos static const struct bfin_memory_layout bf592_mem[] =
    699  1.1  christos {
    700  1.1  christos   LAYOUT (0xFFC00800, 0x60, read_write),	/* SPORT0 stub */
    701  1.1  christos   LAYOUT (0xFFC00900, 0x60, read_write),	/* SPORT1 stub */
    702  1.1  christos   LAYOUT (0xFF800000, 0x8000, read_write),	/* Data A */
    703  1.1  christos   LAYOUT (0xFFA00000, 0x4000, read_write_exec),	/* Inst A [1] */
    704  1.1  christos   LAYOUT (0xFFA04000, 0x4000, read_write_exec),	/* Inst B [1] */
    705  1.1  christos };
    706  1.1  christos static const struct bfin_dev_layout bf592_dev[] =
    707  1.1  christos {
    708  1.1  christos   DEVICE (0xFFC00200, BFIN_MMR_WDOG_SIZE,      "bfin_wdog@0"),
    709  1.1  christos   DEVICE (0xFFC00400, BFIN_MMR_UART_SIZE,      "bfin_uart@0"),
    710  1.1  christos   DEVICE (0xFFC00500, BFIN_MMR_SPI_SIZE,       "bfin_spi@0"),
    711  1.1  christos   DEVICE (0xFFC00600, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@0"),
    712  1.1  christos   DEVICE (0xFFC00610, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@1"),
    713  1.1  christos   DEVICE (0xFFC00620, BFIN_MMR_GPTIMER_SIZE,   "bfin_gptimer@2"),
    714  1.1  christos   DEVICE (0xFFC00700, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@5"),
    715  1.1  christos   DEVICE (0xFFC01000, BFIN_MMR_PPI_SIZE,       "bfin_ppi@0"),
    716  1.1  christos   DEVICE (0xFFC01300, BFIN_MMR_SPI_SIZE,       "bfin_spi@1"),
    717  1.1  christos   DEVICE (0xFFC01400, BFIN_MMR_TWI_SIZE,       "bfin_twi@0"),
    718  1.1  christos   DEVICE (0xFFC01500, BFIN_MMR_GPIO_SIZE,      "bfin_gpio@6"),
    719  1.1  christos };
    720  1.1  christos static const struct bfin_dmac_layout bf592_dmac[] =
    721  1.1  christos {
    722  1.1  christos   /* XXX: there are only 9 channels, but mdma code below assumes that they
    723  1.1  christos           start right after the dma channels ... */
    724  1.1  christos   { BFIN_MMR_DMAC0_BASE, 12, },
    725  1.1  christos };
    726  1.1  christos 
    727  1.1  christos static const struct bfin_model_data bfin_model_data[] =
    728  1.1  christos {
    729  1.1  christos #define P(n) \
    730  1.1  christos   [MODEL_BF##n] = { \
    731  1.1  christos     bf##n##_chipid, n, \
    732  1.1  christos     bf##n##_mem , ARRAY_SIZE (bf##n##_mem ), \
    733  1.1  christos     bf##n##_dev , ARRAY_SIZE (bf##n##_dev ), \
    734  1.1  christos     bf##n##_dmac, ARRAY_SIZE (bf##n##_dmac), \
    735  1.1  christos   },
    736  1.1  christos #include "proc_list.def"
    737  1.1  christos #undef P
    738  1.1  christos };
    739  1.1  christos 
    740  1.1  christos #define CORE_DEVICE(dev, DEV) \
    741  1.1  christos   DEVICE (BFIN_COREMMR_##DEV##_BASE, BFIN_COREMMR_##DEV##_SIZE, "bfin_"#dev)
    742  1.1  christos static const struct bfin_dev_layout bfin_core_dev[] =
    743  1.1  christos {
    744  1.1  christos   CORE_DEVICE (cec, CEC),
    745  1.1  christos   CORE_DEVICE (ctimer, CTIMER),
    746  1.1  christos   CORE_DEVICE (evt, EVT),
    747  1.1  christos   CORE_DEVICE (jtag, JTAG),
    748  1.1  christos   CORE_DEVICE (mmu, MMU),
    749  1.1  christos   CORE_DEVICE (trace, TRACE),
    750  1.1  christos   CORE_DEVICE (wp, WP),
    751  1.1  christos };
    752  1.1  christos 
    753  1.1  christos #define dv_bfin_hw_parse(sd, dv, DV) \
    754  1.1  christos   do { \
    755  1.1  christos     bu32 base = BFIN_MMR_##DV##_BASE; \
    756  1.1  christos     bu32 size = BFIN_MMR_##DV##_SIZE; \
    757  1.1  christos     sim_hw_parse (sd, "/core/bfin_"#dv"/reg %#x %i", base, size); \
    758  1.1  christos     sim_hw_parse (sd, "/core/bfin_"#dv"/type %i",  mdata->model_num); \
    759  1.1  christos   } while (0)
    760  1.1  christos 
    761  1.1  christos static void
    762  1.1  christos bfin_model_hw_tree_init (SIM_DESC sd, SIM_CPU *cpu)
    763  1.1  christos {
    764  1.1  christos   const MODEL *model = CPU_MODEL (cpu);
    765  1.1  christos   const struct bfin_model_data *mdata = CPU_MODEL_DATA (cpu);
    766  1.1  christos   const struct bfin_board_data *board = STATE_BOARD_DATA (sd);
    767  1.1  christos   int mnum = MODEL_NUM (model);
    768  1.1  christos   unsigned i, j, dma_chan;
    769  1.1  christos 
    770  1.1  christos   /* Map the core devices.  */
    771  1.1  christos   for (i = 0; i < ARRAY_SIZE (bfin_core_dev); ++i)
    772  1.1  christos     {
    773  1.1  christos       const struct bfin_dev_layout *dev = &bfin_core_dev[i];
    774  1.1  christos       sim_hw_parse (sd, "/core/%s/reg %#x %i", dev->dev, dev->base, dev->len);
    775  1.1  christos     }
    776  1.1  christos   sim_hw_parse (sd, "/core/bfin_ctimer > ivtmr ivtmr /core/bfin_cec");
    777  1.1  christos 
    778  1.1  christos   if (mnum == MODEL_BF000)
    779  1.1  christos     goto done;
    780  1.1  christos 
    781  1.1  christos   /* Map the system devices.  */
    782  1.1  christos   dv_bfin_hw_parse (sd, sic, SIC);
    783  1.1  christos   sim_hw_parse (sd, "/core/bfin_sic/type %i", mdata->model_num);
    784  1.1  christos   for (i = 7; i < 16; ++i)
    785  1.1  christos     sim_hw_parse (sd, "/core/bfin_sic > ivg%i ivg%i /core/bfin_cec", i, i);
    786  1.1  christos 
    787  1.1  christos   dv_bfin_hw_parse (sd, pll, PLL);
    788  1.1  christos   sim_hw_parse (sd, "/core/bfin_pll > pll pll /core/bfin_sic");
    789  1.1  christos 
    790  1.1  christos   dma_chan = 0;
    791  1.1  christos   for (i = 0; i < mdata->dmac_count; ++i)
    792  1.1  christos     {
    793  1.1  christos       const struct bfin_dmac_layout *dmac = &mdata->dmac[i];
    794  1.1  christos 
    795  1.1  christos       sim_hw_parse (sd, "/core/bfin_dmac@%u/type %i", i, mdata->model_num);
    796  1.1  christos 
    797  1.1  christos       /* Hook up the non-mdma channels.  */
    798  1.1  christos       for (j = 0; j < dmac->dma_count; ++j)
    799  1.1  christos 	{
    800  1.1  christos 	  sim_hw_parse (sd, "/core/bfin_dmac@%u/bfin_dma@%u/reg %#x %i", i,
    801  1.1  christos 			dma_chan, dmac->base + j * BFIN_MMR_DMA_SIZE,
    802  1.1  christos 			BFIN_MMR_DMA_SIZE);
    803  1.1  christos 
    804  1.1  christos 	  /* Could route these into the bfin_dmac and let that
    805  1.1  christos 	     forward it to the SIC, but not much value.  */
    806  1.1  christos 	  sim_hw_parse (sd, "/core/bfin_dmac@%u/bfin_dma@%u > di dma@%u /core/bfin_sic",
    807  1.1  christos 			i, dma_chan, dma_chan);
    808  1.1  christos 
    809  1.1  christos 	  ++dma_chan;
    810  1.1  christos 	}
    811  1.1  christos 
    812  1.1  christos       /* Hook up the mdma channels -- assume every DMAC has 4.  */
    813  1.1  christos       for (j = 0; j < 4; ++j)
    814  1.1  christos 	{
    815  1.1  christos 	  sim_hw_parse (sd, "/core/bfin_dmac@%u/bfin_dma@%u/reg %#x %i",
    816  1.1  christos 			i, j + BFIN_DMAC_MDMA_BASE,
    817  1.1  christos 			dmac->base + (j + dmac->dma_count) * BFIN_MMR_DMA_SIZE,
    818  1.1  christos 			BFIN_MMR_DMA_SIZE);
    819  1.1  christos 	  sim_hw_parse (sd, "/core/bfin_dmac@%u/bfin_dma@%u > di mdma@%u /core/bfin_sic",
    820  1.1  christos 			i, j + BFIN_DMAC_MDMA_BASE, (2 * i) + (j / 2));
    821  1.1  christos 	}
    822  1.1  christos     }
    823  1.1  christos 
    824  1.1  christos   for (i = 0; i < mdata->dev_count; ++i)
    825  1.1  christos     {
    826  1.1  christos       const struct bfin_dev_layout *dev = &mdata->dev[i];
    827  1.1  christos       sim_hw_parse (sd, "/core/%s/reg %#x %i", dev->dev, dev->base, dev->len);
    828  1.1  christos       sim_hw_parse (sd, "/core/%s/type %i", dev->dev, mdata->model_num);
    829  1.1  christos       if (strchr (dev->dev, '/'))
    830  1.1  christos 	continue;
    831  1.1  christos       if (!strncmp (dev->dev, "bfin_uart", 9)
    832  1.1  christos 	  || !strncmp (dev->dev, "bfin_emac", 9)
    833  1.1  christos 	  || !strncmp (dev->dev, "bfin_sport", 10))
    834  1.1  christos 	{
    835  1.1  christos 	  const char *sint = dev->dev + 5;
    836  1.1  christos 	  sim_hw_parse (sd, "/core/%s > tx   %s_tx   /core/bfin_dmac@%u", dev->dev, sint, dev->dmac);
    837  1.1  christos 	  sim_hw_parse (sd, "/core/%s > rx   %s_rx   /core/bfin_dmac@%u", dev->dev, sint, dev->dmac);
    838  1.1  christos 	  sim_hw_parse (sd, "/core/%s > stat %s_stat /core/bfin_sic", dev->dev, sint);
    839  1.1  christos 	}
    840  1.1  christos       else if (!strncmp (dev->dev, "bfin_gptimer", 12)
    841  1.1  christos 	       || !strncmp (dev->dev, "bfin_ppi", 8)
    842  1.1  christos 	       || !strncmp (dev->dev, "bfin_spi", 8)
    843  1.1  christos 	       || !strncmp (dev->dev, "bfin_twi", 8))
    844  1.1  christos 	{
    845  1.1  christos 	  const char *sint = dev->dev + 5;
    846  1.1  christos 	  sim_hw_parse (sd, "/core/%s > stat %s /core/bfin_sic", dev->dev, sint);
    847  1.1  christos 	}
    848  1.1  christos       else if (!strncmp (dev->dev, "bfin_rtc", 8))
    849  1.1  christos 	{
    850  1.1  christos 	  const char *sint = dev->dev + 5;
    851  1.1  christos 	  sim_hw_parse (sd, "/core/%s > %s %s /core/bfin_sic", dev->dev, sint, sint);
    852  1.1  christos 	}
    853  1.1  christos       else if (!strncmp (dev->dev, "bfin_wdog", 9))
    854  1.1  christos 	{
    855  1.1  christos 	  sim_hw_parse (sd, "/core/%s > reset rst  /core/bfin_cec", dev->dev);
    856  1.1  christos 	  sim_hw_parse (sd, "/core/%s > nmi   nmi  /core/bfin_cec", dev->dev);
    857  1.1  christos 	  sim_hw_parse (sd, "/core/%s > gpi   wdog /core/bfin_sic", dev->dev);
    858  1.1  christos 	}
    859  1.1  christos       else if (!strncmp (dev->dev, "bfin_gpio", 9))
    860  1.1  christos 	{
    861  1.1  christos 	  char port = 'a' + strtol(&dev->dev[10], NULL, 0);
    862  1.1  christos 	  sim_hw_parse (sd, "/core/%s > mask_a port%c_irq_a /core/bfin_sic",
    863  1.1  christos 			dev->dev, port);
    864  1.1  christos 	  sim_hw_parse (sd, "/core/%s > mask_b port%c_irq_b /core/bfin_sic",
    865  1.1  christos 			dev->dev, port);
    866  1.1  christos 	}
    867  1.1  christos     }
    868  1.1  christos 
    869  1.1  christos  done:
    870  1.1  christos   /* Add any additional user board content.  */
    871  1.1  christos   if (board->hw_file)
    872  1.1  christos     sim_do_commandf (sd, "hw-file %s", board->hw_file);
    873  1.1  christos 
    874  1.1  christos   /* Trigger all the new devices' finish func.  */
    875  1.1  christos   hw_tree_finish (dv_get_device (cpu, "/"));
    876  1.1  christos }
    877  1.1  christos 
    878  1.1  christos #include "bfroms/all.h"
    879  1.1  christos 
    880  1.1  christos struct bfrom {
    881  1.1  christos   bu32 addr, len, alias_len;
    882  1.1  christos   int sirev;
    883  1.1  christos   const char *buf;
    884  1.1  christos };
    885  1.1  christos 
    886  1.1  christos #define BFROMA(addr, rom, sirev, alias_len) \
    887  1.1  christos   { addr, sizeof (bfrom_bf##rom##_0_##sirev), alias_len, \
    888  1.1  christos     sirev, bfrom_bf##rom##_0_##sirev, }
    889  1.1  christos #define BFROM(rom, sirev, alias_len) BFROMA (0xef000000, rom, sirev, alias_len)
    890  1.1  christos #define BFROM_STUB { 0, 0, 0, 0, NULL, }
    891  1.1  christos static const struct bfrom bf50x_roms[] =
    892  1.1  christos {
    893  1.1  christos   BFROM (50x, 0, 0x1000000),
    894  1.1  christos   BFROM_STUB,
    895  1.1  christos };
    896  1.1  christos static const struct bfrom bf51x_roms[] =
    897  1.1  christos {
    898  1.1  christos   BFROM (51x, 2, 0x1000000),
    899  1.1  christos   BFROM (51x, 1, 0x1000000),
    900  1.1  christos   BFROM (51x, 0, 0x1000000),
    901  1.1  christos   BFROM_STUB,
    902  1.1  christos };
    903  1.1  christos static const struct bfrom bf526_roms[] =
    904  1.1  christos {
    905  1.1  christos   BFROM (526, 1, 0x1000000),
    906  1.1  christos   BFROM (526, 0, 0x1000000),
    907  1.1  christos   BFROM_STUB,
    908  1.1  christos };
    909  1.1  christos static const struct bfrom bf527_roms[] =
    910  1.1  christos {
    911  1.1  christos   BFROM (527, 2, 0x1000000),
    912  1.1  christos   BFROM (527, 1, 0x1000000),
    913  1.1  christos   BFROM (527, 0, 0x1000000),
    914  1.1  christos   BFROM_STUB,
    915  1.1  christos };
    916  1.1  christos static const struct bfrom bf533_roms[] =
    917  1.1  christos {
    918  1.1  christos   BFROM (533, 6, 0x1000000),
    919  1.1  christos   BFROM (533, 5, 0x1000000),
    920  1.1  christos   BFROM (533, 4, 0x1000000),
    921  1.1  christos   BFROM (533, 3, 0x1000000),
    922  1.1  christos   BFROM (533, 2, 0x1000000),
    923  1.1  christos   BFROM (533, 1, 0x1000000),
    924  1.1  christos   BFROM_STUB,
    925  1.1  christos };
    926  1.1  christos static const struct bfrom bf537_roms[] =
    927  1.1  christos {
    928  1.1  christos   BFROM (537, 3, 0x100000),
    929  1.1  christos   BFROM (537, 2, 0x100000),
    930  1.1  christos   BFROM (537, 1, 0x100000),
    931  1.1  christos   BFROM (537, 0, 0x100000),
    932  1.1  christos   BFROM_STUB,
    933  1.1  christos };
    934  1.1  christos static const struct bfrom bf538_roms[] =
    935  1.1  christos {
    936  1.1  christos   BFROM (538, 5, 0x1000000),
    937  1.1  christos   BFROM (538, 4, 0x1000000),
    938  1.1  christos   BFROM (538, 3, 0x1000000),
    939  1.1  christos   BFROM (538, 2, 0x1000000),
    940  1.1  christos   BFROM (538, 1, 0x1000000),
    941  1.1  christos   BFROM (538, 0, 0x1000000),
    942  1.1  christos   BFROM_STUB,
    943  1.1  christos };
    944  1.1  christos static const struct bfrom bf54x_roms[] =
    945  1.1  christos {
    946  1.1  christos   BFROM (54x, 2, 0),
    947  1.1  christos   BFROM (54x, 1, 0),
    948  1.1  christos   BFROM (54x, 0, 0),
    949  1.1  christos   BFROMA (0xffa14000, 54x_l1, 2, 0),
    950  1.1  christos   BFROMA (0xffa14000, 54x_l1, 1, 0),
    951  1.1  christos   BFROMA (0xffa14000, 54x_l1, 0, 0),
    952  1.1  christos   BFROM_STUB,
    953  1.1  christos };
    954  1.1  christos static const struct bfrom bf561_roms[] =
    955  1.1  christos {
    956  1.1  christos   /* XXX: No idea what the actual wrap limit is here.  */
    957  1.1  christos   BFROM (561, 5, 0),
    958  1.1  christos   BFROM_STUB,
    959  1.1  christos };
    960  1.1  christos static const struct bfrom bf59x_roms[] =
    961  1.1  christos {
    962  1.1  christos   BFROM (59x, 1, 0x1000000),
    963  1.1  christos   BFROM (59x, 0, 0x1000000),
    964  1.1  christos   BFROMA (0xffa10000, 59x_l1, 1, 0),
    965  1.1  christos   BFROM_STUB,
    966  1.1  christos };
    967  1.1  christos 
    968  1.1  christos static void
    969  1.1  christos bfin_model_map_bfrom (SIM_DESC sd, SIM_CPU *cpu)
    970  1.1  christos {
    971  1.1  christos   const struct bfin_model_data *mdata = CPU_MODEL_DATA (cpu);
    972  1.1  christos   const struct bfin_board_data *board = STATE_BOARD_DATA (sd);
    973  1.1  christos   int mnum = mdata->model_num;
    974  1.1  christos   const struct bfrom *bfrom;
    975  1.1  christos   unsigned int sirev;
    976  1.1  christos 
    977  1.1  christos   if (mnum >= 500 && mnum <= 509)
    978  1.1  christos     bfrom = bf50x_roms;
    979  1.1  christos   else if (mnum >= 510 && mnum <= 519)
    980  1.1  christos     bfrom = bf51x_roms;
    981  1.1  christos   else if (mnum >= 520 && mnum <= 529)
    982  1.1  christos     bfrom = (mnum & 1) ? bf527_roms : bf526_roms;
    983  1.1  christos   else if (mnum >= 531 && mnum <= 533)
    984  1.1  christos     bfrom = bf533_roms;
    985  1.1  christos   else if (mnum == 535)
    986  1.1  christos     /* Stub.  */;
    987  1.1  christos   else if (mnum >= 534 && mnum <= 537)
    988  1.1  christos     bfrom = bf537_roms;
    989  1.1  christos   else if (mnum >= 538 && mnum <= 539)
    990  1.1  christos     bfrom = bf538_roms;
    991  1.1  christos   else if (mnum >= 540 && mnum <= 549)
    992  1.1  christos     bfrom = bf54x_roms;
    993  1.1  christos   else if (mnum == 561)
    994  1.1  christos     bfrom = bf561_roms;
    995  1.1  christos   else if (mnum >= 590 && mnum <= 599)
    996  1.1  christos     bfrom = bf59x_roms;
    997  1.1  christos   else
    998  1.1  christos     return;
    999  1.1  christos 
   1000  1.1  christos   if (board->sirev_valid)
   1001  1.1  christos     sirev = board->sirev;
   1002  1.1  christos   else
   1003  1.1  christos     sirev = bfrom->sirev;
   1004  1.1  christos   while (bfrom->buf)
   1005  1.1  christos     {
   1006  1.1  christos       /* Map all the ranges for this model/sirev.  */
   1007  1.1  christos       if (bfrom->sirev == sirev)
   1008  1.1  christos         sim_core_attach (sd, NULL, 0, access_read_exec, 0, bfrom->addr,
   1009  1.1  christos 			 bfrom->alias_len ? : bfrom->len, bfrom->len, NULL,
   1010  1.1  christos 			 (char *)bfrom->buf);
   1011  1.1  christos       ++bfrom;
   1012  1.1  christos     }
   1013  1.1  christos }
   1014  1.1  christos 
   1015  1.1  christos void
   1016  1.1  christos bfin_model_cpu_init (SIM_DESC sd, SIM_CPU *cpu)
   1017  1.1  christos {
   1018  1.1  christos   const MODEL *model = CPU_MODEL (cpu);
   1019  1.1  christos   const struct bfin_model_data *mdata = CPU_MODEL_DATA (cpu);
   1020  1.1  christos   int mnum = MODEL_NUM (model);
   1021  1.1  christos   size_t idx;
   1022  1.1  christos 
   1023  1.1  christos   /* These memory maps are supposed to be cpu-specific, but the common sim
   1024  1.1  christos      code does not yet allow that (2nd arg is "cpu" rather than "NULL".  */
   1025  1.1  christos   sim_core_attach (sd, NULL, 0, access_read_write, 0, BFIN_L1_SRAM_SCRATCH,
   1026  1.1  christos 		   BFIN_L1_SRAM_SCRATCH_SIZE, 0, NULL, NULL);
   1027  1.1  christos 
   1028  1.1  christos   if (STATE_ENVIRONMENT (CPU_STATE (cpu)) != OPERATING_ENVIRONMENT)
   1029  1.1  christos     return;
   1030  1.1  christos 
   1031  1.1  christos   if (mnum == MODEL_BF000)
   1032  1.1  christos     goto core_only;
   1033  1.1  christos 
   1034  1.1  christos   /* Map in the on-chip memories (SRAMs).  */
   1035  1.1  christos   mdata = &bfin_model_data[MODEL_NUM (model)];
   1036  1.1  christos   for (idx = 0; idx < mdata->mem_count; ++idx)
   1037  1.1  christos     {
   1038  1.1  christos       const struct bfin_memory_layout *mem = &mdata->mem[idx];
   1039  1.1  christos       sim_core_attach (sd, NULL, 0, mem->mask, 0, mem->addr,
   1040  1.1  christos 		       mem->len, 0, NULL, NULL);
   1041  1.1  christos     }
   1042  1.1  christos 
   1043  1.1  christos   /* Map the on-chip ROMs.  */
   1044  1.1  christos   bfin_model_map_bfrom (sd, cpu);
   1045  1.1  christos 
   1046  1.1  christos  core_only:
   1047  1.1  christos   /* Finally, build up the tree for this cpu model.  */
   1048  1.1  christos   bfin_model_hw_tree_init (sd, cpu);
   1049  1.1  christos }
   1050  1.1  christos 
   1051  1.1  christos bu32
   1052  1.1  christos bfin_model_get_chipid (SIM_DESC sd)
   1053  1.1  christos {
   1054  1.1  christos   SIM_CPU *cpu = STATE_CPU (sd, 0);
   1055  1.1  christos   const struct bfin_model_data *mdata = CPU_MODEL_DATA (cpu);
   1056  1.1  christos   const struct bfin_board_data *board = STATE_BOARD_DATA (sd);
   1057  1.1  christos   return
   1058  1.1  christos 	 (board->sirev << 28) |
   1059  1.1  christos 	 (mdata->chipid << 12) |
   1060  1.1  christos 	 (((0xE5 << 1) | 1) & 0xFF);
   1061  1.1  christos }
   1062  1.1  christos 
   1063  1.1  christos bu32
   1064  1.1  christos bfin_model_get_dspid (SIM_DESC sd)
   1065  1.1  christos {
   1066  1.1  christos   const struct bfin_board_data *board = STATE_BOARD_DATA (sd);
   1067  1.1  christos   return
   1068  1.1  christos 	 (0xE5 << 24) |
   1069  1.1  christos 	 (0x04 << 16) |
   1070  1.1  christos 	 (board->sirev);
   1071  1.1  christos }
   1072  1.1  christos 
   1073  1.1  christos static void
   1074  1.1  christos bfin_model_init (SIM_CPU *cpu)
   1075  1.1  christos {
   1076  1.1  christos   CPU_MODEL_DATA (cpu) = (void *) &bfin_model_data[MODEL_NUM (CPU_MODEL (cpu))];
   1077  1.1  christos }
   1078  1.1  christos 
   1079  1.1  christos static bu32
   1080  1.1  christos bfin_extract_unsigned_integer (unsigned char *addr, int len)
   1081  1.1  christos {
   1082  1.1  christos   bu32 retval;
   1083  1.1  christos   unsigned char * p;
   1084  1.1  christos   unsigned char * startaddr = (unsigned char *)addr;
   1085  1.1  christos   unsigned char * endaddr = startaddr + len;
   1086  1.1  christos 
   1087  1.1  christos   retval = 0;
   1088  1.1  christos 
   1089  1.1  christos   for (p = endaddr; p > startaddr;)
   1090  1.1  christos     retval = (retval << 8) | *--p;
   1091  1.1  christos 
   1092  1.1  christos   return retval;
   1093  1.1  christos }
   1094  1.1  christos 
   1095  1.1  christos static void
   1096  1.1  christos bfin_store_unsigned_integer (unsigned char *addr, int len, bu32 val)
   1097  1.1  christos {
   1098  1.1  christos   unsigned char *p;
   1099  1.1  christos   unsigned char *startaddr = addr;
   1100  1.1  christos   unsigned char *endaddr = startaddr + len;
   1101  1.1  christos 
   1102  1.1  christos   for (p = startaddr; p < endaddr;)
   1103  1.1  christos     {
   1104  1.1  christos       *p++ = val & 0xff;
   1105  1.1  christos       val >>= 8;
   1106  1.1  christos     }
   1107  1.1  christos }
   1108  1.1  christos 
   1109  1.1  christos static bu32 *
   1110  1.1  christos bfin_get_reg (SIM_CPU *cpu, int rn)
   1111  1.1  christos {
   1112  1.1  christos   switch (rn)
   1113  1.1  christos     {
   1114  1.1  christos     case SIM_BFIN_R0_REGNUM: return &DREG (0);
   1115  1.1  christos     case SIM_BFIN_R1_REGNUM: return &DREG (1);
   1116  1.1  christos     case SIM_BFIN_R2_REGNUM: return &DREG (2);
   1117  1.1  christos     case SIM_BFIN_R3_REGNUM: return &DREG (3);
   1118  1.1  christos     case SIM_BFIN_R4_REGNUM: return &DREG (4);
   1119  1.1  christos     case SIM_BFIN_R5_REGNUM: return &DREG (5);
   1120  1.1  christos     case SIM_BFIN_R6_REGNUM: return &DREG (6);
   1121  1.1  christos     case SIM_BFIN_R7_REGNUM: return &DREG (7);
   1122  1.1  christos     case SIM_BFIN_P0_REGNUM: return &PREG (0);
   1123  1.1  christos     case SIM_BFIN_P1_REGNUM: return &PREG (1);
   1124  1.1  christos     case SIM_BFIN_P2_REGNUM: return &PREG (2);
   1125  1.1  christos     case SIM_BFIN_P3_REGNUM: return &PREG (3);
   1126  1.1  christos     case SIM_BFIN_P4_REGNUM: return &PREG (4);
   1127  1.1  christos     case SIM_BFIN_P5_REGNUM: return &PREG (5);
   1128  1.1  christos     case SIM_BFIN_SP_REGNUM: return &SPREG;
   1129  1.1  christos     case SIM_BFIN_FP_REGNUM: return &FPREG;
   1130  1.1  christos     case SIM_BFIN_I0_REGNUM: return &IREG (0);
   1131  1.1  christos     case SIM_BFIN_I1_REGNUM: return &IREG (1);
   1132  1.1  christos     case SIM_BFIN_I2_REGNUM: return &IREG (2);
   1133  1.1  christos     case SIM_BFIN_I3_REGNUM: return &IREG (3);
   1134  1.1  christos     case SIM_BFIN_M0_REGNUM: return &MREG (0);
   1135  1.1  christos     case SIM_BFIN_M1_REGNUM: return &MREG (1);
   1136  1.1  christos     case SIM_BFIN_M2_REGNUM: return &MREG (2);
   1137  1.1  christos     case SIM_BFIN_M3_REGNUM: return &MREG (3);
   1138  1.1  christos     case SIM_BFIN_B0_REGNUM: return &BREG (0);
   1139  1.1  christos     case SIM_BFIN_B1_REGNUM: return &BREG (1);
   1140  1.1  christos     case SIM_BFIN_B2_REGNUM: return &BREG (2);
   1141  1.1  christos     case SIM_BFIN_B3_REGNUM: return &BREG (3);
   1142  1.1  christos     case SIM_BFIN_L0_REGNUM: return &LREG (0);
   1143  1.1  christos     case SIM_BFIN_L1_REGNUM: return &LREG (1);
   1144  1.1  christos     case SIM_BFIN_L2_REGNUM: return &LREG (2);
   1145  1.1  christos     case SIM_BFIN_L3_REGNUM: return &LREG (3);
   1146  1.1  christos     case SIM_BFIN_RETS_REGNUM: return &RETSREG;
   1147  1.1  christos     case SIM_BFIN_A0_DOT_X_REGNUM: return &AXREG (0);
   1148  1.1  christos     case SIM_BFIN_A0_DOT_W_REGNUM: return &AWREG (0);
   1149  1.1  christos     case SIM_BFIN_A1_DOT_X_REGNUM: return &AXREG (1);
   1150  1.1  christos     case SIM_BFIN_A1_DOT_W_REGNUM: return &AWREG (1);
   1151  1.1  christos     case SIM_BFIN_LC0_REGNUM: return &LCREG (0);
   1152  1.1  christos     case SIM_BFIN_LT0_REGNUM: return &LTREG (0);
   1153  1.1  christos     case SIM_BFIN_LB0_REGNUM: return &LBREG (0);
   1154  1.1  christos     case SIM_BFIN_LC1_REGNUM: return &LCREG (1);
   1155  1.1  christos     case SIM_BFIN_LT1_REGNUM: return &LTREG (1);
   1156  1.1  christos     case SIM_BFIN_LB1_REGNUM: return &LBREG (1);
   1157  1.1  christos     case SIM_BFIN_CYCLES_REGNUM: return &CYCLESREG;
   1158  1.1  christos     case SIM_BFIN_CYCLES2_REGNUM: return &CYCLES2REG;
   1159  1.1  christos     case SIM_BFIN_USP_REGNUM: return &USPREG;
   1160  1.1  christos     case SIM_BFIN_SEQSTAT_REGNUM: return &SEQSTATREG;
   1161  1.1  christos     case SIM_BFIN_SYSCFG_REGNUM: return &SYSCFGREG;
   1162  1.1  christos     case SIM_BFIN_RETI_REGNUM: return &RETIREG;
   1163  1.1  christos     case SIM_BFIN_RETX_REGNUM: return &RETXREG;
   1164  1.1  christos     case SIM_BFIN_RETN_REGNUM: return &RETNREG;
   1165  1.1  christos     case SIM_BFIN_RETE_REGNUM: return &RETEREG;
   1166  1.1  christos     case SIM_BFIN_PC_REGNUM: return &PCREG;
   1167  1.1  christos     default: return NULL;
   1168  1.1  christos   }
   1169  1.1  christos }
   1170  1.1  christos 
   1171  1.1  christos static int
   1172  1.1  christos bfin_reg_fetch (SIM_CPU *cpu, int rn, unsigned char *buf, int len)
   1173  1.1  christos {
   1174  1.1  christos   bu32 value, *reg;
   1175  1.1  christos 
   1176  1.1  christos   reg = bfin_get_reg (cpu, rn);
   1177  1.1  christos   if (reg)
   1178  1.1  christos     value = *reg;
   1179  1.1  christos   else if (rn == SIM_BFIN_ASTAT_REGNUM)
   1180  1.1  christos     value = ASTAT;
   1181  1.1  christos   else if (rn == SIM_BFIN_CC_REGNUM)
   1182  1.1  christos     value = CCREG;
   1183  1.1  christos   else
   1184  1.1  christos     return 0; // will be an error in gdb
   1185  1.1  christos 
   1186  1.1  christos   /* Handle our KSP/USP shadowing in SP.  While in supervisor mode, we
   1187  1.1  christos      have the normal SP/USP behavior.  User mode is tricky though.  */
   1188  1.1  christos   if (STATE_ENVIRONMENT (CPU_STATE (cpu)) == OPERATING_ENVIRONMENT
   1189  1.1  christos       && cec_is_user_mode (cpu))
   1190  1.1  christos     {
   1191  1.1  christos       if (rn == SIM_BFIN_SP_REGNUM)
   1192  1.1  christos 	value = KSPREG;
   1193  1.1  christos       else if (rn == SIM_BFIN_USP_REGNUM)
   1194  1.1  christos 	value = SPREG;
   1195  1.1  christos     }
   1196  1.1  christos 
   1197  1.1  christos   bfin_store_unsigned_integer (buf, 4, value);
   1198  1.1  christos 
   1199  1.1  christos   return -1; // disables size checking in gdb
   1200  1.1  christos }
   1201  1.1  christos 
   1202  1.1  christos static int
   1203  1.1  christos bfin_reg_store (SIM_CPU *cpu, int rn, unsigned char *buf, int len)
   1204  1.1  christos {
   1205  1.1  christos   bu32 value, *reg;
   1206  1.1  christos 
   1207  1.1  christos   value = bfin_extract_unsigned_integer (buf, 4);
   1208  1.1  christos   reg = bfin_get_reg (cpu, rn);
   1209  1.1  christos 
   1210  1.1  christos   if (reg)
   1211  1.1  christos     /* XXX: Need register trace ?  */
   1212  1.1  christos     *reg = value;
   1213  1.1  christos   else if (rn == SIM_BFIN_ASTAT_REGNUM)
   1214  1.1  christos     SET_ASTAT (value);
   1215  1.1  christos   else if (rn == SIM_BFIN_CC_REGNUM)
   1216  1.1  christos     SET_CCREG (value);
   1217  1.1  christos   else
   1218  1.1  christos     return 0; // will be an error in gdb
   1219  1.1  christos 
   1220  1.1  christos   return -1; // disables size checking in gdb
   1221  1.1  christos }
   1222  1.1  christos 
   1223  1.1  christos static sim_cia
   1224  1.1  christos bfin_pc_get (SIM_CPU *cpu)
   1225  1.1  christos {
   1226  1.1  christos   return PCREG;
   1227  1.1  christos }
   1228  1.1  christos 
   1229  1.1  christos static void
   1230  1.1  christos bfin_pc_set (SIM_CPU *cpu, sim_cia newpc)
   1231  1.1  christos {
   1232  1.1  christos   SET_PCREG (newpc);
   1233  1.1  christos }
   1234  1.1  christos 
   1235  1.1  christos static const char *
   1236  1.1  christos bfin_insn_name (SIM_CPU *cpu, int i)
   1237  1.1  christos {
   1238  1.1  christos   static const char * const insn_name[] = {
   1239  1.1  christos #define I(insn) #insn,
   1240  1.1  christos #include "insn_list.def"
   1241  1.1  christos #undef I
   1242  1.1  christos   };
   1243  1.1  christos   return insn_name[i];
   1244  1.1  christos }
   1245  1.1  christos 
   1246  1.1  christos static void
   1247  1.1  christos bfin_init_cpu (SIM_CPU *cpu)
   1248  1.1  christos {
   1249  1.1  christos   CPU_REG_FETCH (cpu) = bfin_reg_fetch;
   1250  1.1  christos   CPU_REG_STORE (cpu) = bfin_reg_store;
   1251  1.1  christos   CPU_PC_FETCH (cpu) = bfin_pc_get;
   1252  1.1  christos   CPU_PC_STORE (cpu) = bfin_pc_set;
   1253  1.1  christos   CPU_MAX_INSNS (cpu) = BFIN_INSN_MAX;
   1254  1.1  christos   CPU_INSN_NAME (cpu) = bfin_insn_name;
   1255  1.1  christos }
   1256  1.1  christos 
   1257  1.1  christos static void
   1258  1.1  christos bfin_prepare_run (SIM_CPU *cpu)
   1259  1.1  christos {
   1260  1.1  christos }
   1261  1.1  christos 
   1262  1.1  christos static const MODEL bfin_models[] =
   1263  1.1  christos {
   1264  1.1  christos #define P(n) { "bf"#n, & bfin_mach, MODEL_BF##n, NULL, bfin_model_init },
   1265  1.1  christos #include "proc_list.def"
   1266  1.1  christos #undef P
   1267  1.1  christos   { 0, NULL, 0, NULL, NULL, }
   1268  1.1  christos };
   1269  1.1  christos 
   1270  1.1  christos static const MACH_IMP_PROPERTIES bfin_imp_properties =
   1271  1.1  christos {
   1272  1.1  christos   sizeof (SIM_CPU),
   1273  1.1  christos   0,
   1274  1.1  christos };
   1275  1.1  christos 
   1276  1.1  christos static const MACH bfin_mach =
   1277  1.1  christos {
   1278  1.1  christos   "bfin", "bfin", MACH_BFIN,
   1279  1.1  christos   32, 32, & bfin_models[0], & bfin_imp_properties,
   1280  1.1  christos   bfin_init_cpu,
   1281  1.1  christos   bfin_prepare_run
   1282  1.1  christos };
   1283  1.1  christos 
   1284  1.1  christos const MACH *sim_machs[] =
   1285  1.1  christos {
   1286  1.1  christos   & bfin_mach,
   1287  1.1  christos   NULL
   1288  1.1  christos };
   1289  1.1  christos 
   1290  1.1  christos /* Device option parsing.  */
   1292  1.1  christos 
   1293  1.1  christos static DECLARE_OPTION_HANDLER (bfin_mach_option_handler);
   1294  1.1  christos 
   1295  1.1  christos enum {
   1296  1.1  christos   OPTION_MACH_SIREV = OPTION_START,
   1297  1.1  christos   OPTION_MACH_HW_BOARD_FILE,
   1298  1.1  christos };
   1299  1.1  christos 
   1300  1.1  christos const OPTION bfin_mach_options[] =
   1301  1.1  christos {
   1302  1.1  christos   { {"sirev", required_argument, NULL, OPTION_MACH_SIREV },
   1303  1.1  christos       '\0', "NUMBER", "Set CPU silicon revision",
   1304  1.1  christos       bfin_mach_option_handler, NULL },
   1305  1.1  christos 
   1306  1.1  christos   { {"hw-board-file", required_argument, NULL, OPTION_MACH_HW_BOARD_FILE },
   1307  1.1  christos       '\0', "FILE", "Add the supplemental devices listed in the file",
   1308  1.1  christos       bfin_mach_option_handler, NULL },
   1309  1.1  christos 
   1310  1.1  christos   { {NULL, no_argument, NULL, 0}, '\0', NULL, NULL, NULL, NULL }
   1311  1.1  christos };
   1312  1.1  christos 
   1313  1.1  christos static SIM_RC
   1314  1.1  christos bfin_mach_option_handler (SIM_DESC sd, sim_cpu *current_cpu, int opt,
   1315  1.1  christos 			  char *arg, int is_command)
   1316  1.1  christos {
   1317  1.1  christos   struct bfin_board_data *board = STATE_BOARD_DATA (sd);
   1318  1.1  christos 
   1319  1.1  christos   switch (opt)
   1320  1.1  christos     {
   1321  1.1  christos     case OPTION_MACH_SIREV:
   1322  1.1  christos       board->sirev_valid = 1;
   1323  1.1  christos       /* Accept (and throw away) a leading "0." in the version.  */
   1324  1.1  christos       if (!strncmp (arg, "0.", 2))
   1325  1.1  christos 	arg += 2;
   1326  1.1  christos       board->sirev = atoi (arg);
   1327  1.1  christos       if (board->sirev > 0xf)
   1328  1.1  christos 	{
   1329  1.1  christos 	  sim_io_eprintf (sd, "sirev '%s' needs to fit into 4 bits\n", arg);
   1330  1.1  christos 	  return SIM_RC_FAIL;
   1331  1.1  christos 	}
   1332  1.1  christos       return SIM_RC_OK;
   1333  1.1  christos 
   1334  1.1  christos     case OPTION_MACH_HW_BOARD_FILE:
   1335  1.1  christos       board->hw_file = xstrdup (arg);
   1336  1.1  christos       return SIM_RC_OK;
   1337  1.1  christos 
   1338  1.1  christos     default:
   1339  1.1  christos       sim_io_eprintf (sd, "Unknown Blackfin option %d\n", opt);
   1340  1.1  christos       return SIM_RC_FAIL;
   1341  1.1  christos     }
   1342                }
   1343