sim-main.h revision 1.1 1 1.1 christos /* MIPS Simulator definition.
2 1.1 christos Copyright (C) 1997, 1998, 2003, 2007, 2008, 2009, 2010, 2011
3 1.1 christos Free Software Foundation, Inc.
4 1.1 christos Contributed by Cygnus Support.
5 1.1 christos
6 1.1 christos This file is part of GDB, the GNU debugger.
7 1.1 christos
8 1.1 christos This program is free software; you can redistribute it and/or modify
9 1.1 christos it under the terms of the GNU General Public License as published by
10 1.1 christos the Free Software Foundation; either version 3 of the License, or
11 1.1 christos (at your option) any later version.
12 1.1 christos
13 1.1 christos This program is distributed in the hope that it will be useful,
14 1.1 christos but WITHOUT ANY WARRANTY; without even the implied warranty of
15 1.1 christos MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 1.1 christos GNU General Public License for more details.
17 1.1 christos
18 1.1 christos You should have received a copy of the GNU General Public License
19 1.1 christos along with this program. If not, see <http://www.gnu.org/licenses/>. */
20 1.1 christos
21 1.1 christos #ifndef SIM_MAIN_H
22 1.1 christos #define SIM_MAIN_H
23 1.1 christos
24 1.1 christos /* This simulator doesn't cache the Current Instruction Address */
25 1.1 christos /* #define SIM_ENGINE_HALT_HOOK(SD, LAST_CPU, CIA) */
26 1.1 christos /* #define SIM_ENGINE_RESUME_HOOK(SD, LAST_CPU, CIA) */
27 1.1 christos
28 1.1 christos #define SIM_HAVE_BIENDIAN
29 1.1 christos
30 1.1 christos
31 1.1 christos /* hobble some common features for moment */
32 1.1 christos #define WITH_WATCHPOINTS 1
33 1.1 christos #define WITH_MODULO_MEMORY 1
34 1.1 christos
35 1.1 christos
36 1.1 christos #define SIM_CORE_SIGNAL(SD,CPU,CIA,MAP,NR_BYTES,ADDR,TRANSFER,ERROR) \
37 1.1 christos mips_core_signal ((SD), (CPU), (CIA), (MAP), (NR_BYTES), (ADDR), (TRANSFER), (ERROR))
38 1.1 christos
39 1.1 christos #include "sim-basics.h"
40 1.1 christos
41 1.1 christos typedef address_word sim_cia;
42 1.1 christos
43 1.1 christos #include "sim-base.h"
44 1.1 christos #include "bfd.h"
45 1.1 christos
46 1.1 christos /* Deprecated macros and types for manipulating 64bit values. Use
47 1.1 christos ../common/sim-bits.h and ../common/sim-endian.h macros instead. */
48 1.1 christos
49 1.1 christos typedef signed64 word64;
50 1.1 christos typedef unsigned64 uword64;
51 1.1 christos
52 1.1 christos #define WORD64LO(t) (unsigned int)((t)&0xFFFFFFFF)
53 1.1 christos #define WORD64HI(t) (unsigned int)(((uword64)(t))>>32)
54 1.1 christos #define SET64LO(t) (((uword64)(t))&0xFFFFFFFF)
55 1.1 christos #define SET64HI(t) (((uword64)(t))<<32)
56 1.1 christos #define WORD64(h,l) ((word64)((SET64HI(h)|SET64LO(l))))
57 1.1 christos #define UWORD64(h,l) (SET64HI(h)|SET64LO(l))
58 1.1 christos
59 1.1 christos /* Check if a value will fit within a halfword: */
60 1.1 christos #define NOTHALFWORDVALUE(v) ((((((uword64)(v)>>16) == 0) && !((v) & ((unsigned)1 << 15))) || (((((uword64)(v)>>32) == 0xFFFFFFFF) && ((((uword64)(v)>>16) & 0xFFFF) == 0xFFFF)) && ((v) & ((unsigned)1 << 15)))) ? (1 == 0) : (1 == 1))
61 1.1 christos
62 1.1 christos
63 1.1 christos
64 1.1 christos /* Floating-point operations: */
65 1.1 christos
66 1.1 christos #include "sim-fpu.h"
67 1.1 christos #include "cp1.h"
68 1.1 christos
69 1.1 christos /* FPU registers must be one of the following types. All other values
70 1.1 christos are reserved (and undefined). */
71 1.1 christos typedef enum {
72 1.1 christos fmt_single = 0,
73 1.1 christos fmt_double = 1,
74 1.1 christos fmt_word = 4,
75 1.1 christos fmt_long = 5,
76 1.1 christos fmt_ps = 6,
77 1.1 christos /* The following are well outside the normal acceptable format
78 1.1 christos range, and are used in the register status vector. */
79 1.1 christos fmt_unknown = 0x10000000,
80 1.1 christos fmt_uninterpreted = 0x20000000,
81 1.1 christos fmt_uninterpreted_32 = 0x40000000,
82 1.1 christos fmt_uninterpreted_64 = 0x80000000U,
83 1.1 christos } FP_formats;
84 1.1 christos
85 1.1 christos /* For paired word (pw) operations, the opcode representation is fmt_word,
86 1.1 christos but register transfers (StoreFPR, ValueFPR, etc.) are done as fmt_long. */
87 1.1 christos #define fmt_pw fmt_long
88 1.1 christos
89 1.1 christos /* This should be the COC1 value at the start of the preceding
90 1.1 christos instruction: */
91 1.1 christos #define PREVCOC1() ((STATE & simPCOC1) ? 1 : 0)
92 1.1 christos
93 1.1 christos #ifdef TARGET_ENABLE_FR
94 1.1 christos /* FIXME: this should be enabled for all targets, but needs testing first. */
95 1.1 christos #define SizeFGR() (((WITH_TARGET_FLOATING_POINT_BITSIZE) == 64) \
96 1.1 christos ? ((SR & status_FR) ? 64 : 32) \
97 1.1 christos : (WITH_TARGET_FLOATING_POINT_BITSIZE))
98 1.1 christos #else
99 1.1 christos #define SizeFGR() (WITH_TARGET_FLOATING_POINT_BITSIZE)
100 1.1 christos #endif
101 1.1 christos
102 1.1 christos
103 1.1 christos
104 1.1 christos
105 1.1 christos
106 1.1 christos /* HI/LO register accesses */
107 1.1 christos
108 1.1 christos /* For some MIPS targets, the HI/LO registers have certain timing
109 1.1 christos restrictions in that, for instance, a read of a HI register must be
110 1.1 christos separated by at least three instructions from a preceeding read.
111 1.1 christos
112 1.1 christos The struct below is used to record the last access by each of A MT,
113 1.1 christos MF or other OP instruction to a HI/LO register. See mips.igen for
114 1.1 christos more details. */
115 1.1 christos
116 1.1 christos typedef struct _hilo_access {
117 1.1 christos signed64 timestamp;
118 1.1 christos address_word cia;
119 1.1 christos } hilo_access;
120 1.1 christos
121 1.1 christos typedef struct _hilo_history {
122 1.1 christos hilo_access mt;
123 1.1 christos hilo_access mf;
124 1.1 christos hilo_access op;
125 1.1 christos } hilo_history;
126 1.1 christos
127 1.1 christos
128 1.1 christos
129 1.1 christos
130 1.1 christos /* Integer ALU operations: */
131 1.1 christos
132 1.1 christos #include "sim-alu.h"
133 1.1 christos
134 1.1 christos #define ALU32_END(ANS) \
135 1.1 christos if (ALU32_HAD_OVERFLOW) \
136 1.1 christos SignalExceptionIntegerOverflow (); \
137 1.1 christos (ANS) = (signed32) ALU32_OVERFLOW_RESULT
138 1.1 christos
139 1.1 christos
140 1.1 christos #define ALU64_END(ANS) \
141 1.1 christos if (ALU64_HAD_OVERFLOW) \
142 1.1 christos SignalExceptionIntegerOverflow (); \
143 1.1 christos (ANS) = ALU64_OVERFLOW_RESULT;
144 1.1 christos
145 1.1 christos
146 1.1 christos
147 1.1 christos
148 1.1 christos
149 1.1 christos /* The following is probably not used for MIPS IV onwards: */
150 1.1 christos /* Slots for delayed register updates. For the moment we just have a
151 1.1 christos fixed number of slots (rather than a more generic, dynamic
152 1.1 christos system). This keeps the simulator fast. However, we only allow
153 1.1 christos for the register update to be delayed for a single instruction
154 1.1 christos cycle. */
155 1.1 christos #define PSLOTS (8) /* Maximum number of instruction cycles */
156 1.1 christos
157 1.1 christos typedef struct _pending_write_queue {
158 1.1 christos int in;
159 1.1 christos int out;
160 1.1 christos int total;
161 1.1 christos int slot_delay[PSLOTS];
162 1.1 christos int slot_size[PSLOTS];
163 1.1 christos int slot_bit[PSLOTS];
164 1.1 christos void *slot_dest[PSLOTS];
165 1.1 christos unsigned64 slot_value[PSLOTS];
166 1.1 christos } pending_write_queue;
167 1.1 christos
168 1.1 christos #ifndef PENDING_TRACE
169 1.1 christos #define PENDING_TRACE 0
170 1.1 christos #endif
171 1.1 christos #define PENDING_IN ((CPU)->pending.in)
172 1.1 christos #define PENDING_OUT ((CPU)->pending.out)
173 1.1 christos #define PENDING_TOTAL ((CPU)->pending.total)
174 1.1 christos #define PENDING_SLOT_SIZE ((CPU)->pending.slot_size)
175 1.1 christos #define PENDING_SLOT_BIT ((CPU)->pending.slot_bit)
176 1.1 christos #define PENDING_SLOT_DELAY ((CPU)->pending.slot_delay)
177 1.1 christos #define PENDING_SLOT_DEST ((CPU)->pending.slot_dest)
178 1.1 christos #define PENDING_SLOT_VALUE ((CPU)->pending.slot_value)
179 1.1 christos
180 1.1 christos /* Invalidate the pending write queue, all pending writes are
181 1.1 christos discarded. */
182 1.1 christos
183 1.1 christos #define PENDING_INVALIDATE() \
184 1.1 christos memset (&(CPU)->pending, 0, sizeof ((CPU)->pending))
185 1.1 christos
186 1.1 christos /* Schedule a write to DEST for N cycles time. For 64 bit
187 1.1 christos destinations, schedule two writes. For floating point registers,
188 1.1 christos the caller should schedule a write to both the dest register and
189 1.1 christos the FPR_STATE register. When BIT is non-negative, only BIT of DEST
190 1.1 christos is updated. */
191 1.1 christos
192 1.1 christos #define PENDING_SCHED(DEST,VAL,DELAY,BIT) \
193 1.1 christos do { \
194 1.1 christos if (PENDING_SLOT_DEST[PENDING_IN] != NULL) \
195 1.1 christos sim_engine_abort (SD, CPU, cia, \
196 1.1 christos "PENDING_SCHED - buffer overflow\n"); \
197 1.1 christos if (PENDING_TRACE) \
198 1.1 christos sim_io_eprintf (SD, "PENDING_SCHED - 0x%lx - dest 0x%lx, val 0x%lx, bit %d, size %d, pending_in %d, pending_out %d, pending_total %d\n", \
199 1.1 christos (unsigned long) cia, (unsigned long) &(DEST), \
200 1.1 christos (unsigned long) (VAL), (BIT), (int) sizeof (DEST),\
201 1.1 christos PENDING_IN, PENDING_OUT, PENDING_TOTAL); \
202 1.1 christos PENDING_SLOT_DELAY[PENDING_IN] = (DELAY) + 1; \
203 1.1 christos PENDING_SLOT_DEST[PENDING_IN] = &(DEST); \
204 1.1 christos PENDING_SLOT_VALUE[PENDING_IN] = (VAL); \
205 1.1 christos PENDING_SLOT_SIZE[PENDING_IN] = sizeof (DEST); \
206 1.1 christos PENDING_SLOT_BIT[PENDING_IN] = (BIT); \
207 1.1 christos PENDING_IN = (PENDING_IN + 1) % PSLOTS; \
208 1.1 christos PENDING_TOTAL += 1; \
209 1.1 christos } while (0)
210 1.1 christos
211 1.1 christos #define PENDING_WRITE(DEST,VAL,DELAY) PENDING_SCHED(DEST,VAL,DELAY,-1)
212 1.1 christos #define PENDING_BIT(DEST,VAL,DELAY,BIT) PENDING_SCHED(DEST,VAL,DELAY,BIT)
213 1.1 christos
214 1.1 christos #define PENDING_TICK() pending_tick (SD, CPU, cia)
215 1.1 christos
216 1.1 christos #define PENDING_FLUSH() abort () /* think about this one */
217 1.1 christos #define PENDING_FP() abort () /* think about this one */
218 1.1 christos
219 1.1 christos /* For backward compatibility */
220 1.1 christos #define PENDING_FILL(R,VAL) \
221 1.1 christos do { \
222 1.1 christos if ((R) >= FGR_BASE && (R) < FGR_BASE + NR_FGR) \
223 1.1 christos { \
224 1.1 christos PENDING_SCHED(FGR[(R) - FGR_BASE], VAL, 1, -1); \
225 1.1 christos PENDING_SCHED(FPR_STATE[(R) - FGR_BASE], fmt_uninterpreted, 1, -1); \
226 1.1 christos } \
227 1.1 christos else \
228 1.1 christos PENDING_SCHED(GPR[(R)], VAL, 1, -1); \
229 1.1 christos } while (0)
230 1.1 christos
231 1.1 christos
232 1.1 christos enum float_operation
233 1.1 christos {
234 1.1 christos FLOP_ADD, FLOP_SUB, FLOP_MUL, FLOP_MADD,
235 1.1 christos FLOP_MSUB, FLOP_MAX=10, FLOP_MIN, FLOP_ABS,
236 1.1 christos FLOP_ITOF0=14, FLOP_FTOI0=18, FLOP_NEG=23
237 1.1 christos };
238 1.1 christos
239 1.1 christos
240 1.1 christos /* The internal representation of an MDMX accumulator.
241 1.1 christos Note that 24 and 48 bit accumulator elements are represented in
242 1.1 christos 32 or 64 bits. Since the accumulators are 2's complement with
243 1.1 christos overflow suppressed, high-order bits can be ignored in most contexts. */
244 1.1 christos
245 1.1 christos typedef signed32 signed24;
246 1.1 christos typedef signed64 signed48;
247 1.1 christos
248 1.1 christos typedef union {
249 1.1 christos signed24 ob[8];
250 1.1 christos signed48 qh[4];
251 1.1 christos } MDMX_accumulator;
252 1.1 christos
253 1.1 christos
254 1.1 christos /* Conventional system arguments. */
255 1.1 christos #define SIM_STATE sim_cpu *cpu, address_word cia
256 1.1 christos #define SIM_ARGS CPU, cia
257 1.1 christos
258 1.1 christos struct _sim_cpu {
259 1.1 christos
260 1.1 christos
261 1.1 christos /* The following are internal simulator state variables: */
262 1.1 christos #define CIA_GET(CPU) ((CPU)->registers[PCIDX] + 0)
263 1.1 christos #define CIA_SET(CPU,CIA) ((CPU)->registers[PCIDX] = (CIA))
264 1.1 christos address_word dspc; /* delay-slot PC */
265 1.1 christos #define DSPC ((CPU)->dspc)
266 1.1 christos
267 1.1 christos #define DELAY_SLOT(TARGET) NIA = delayslot32 (SD_, (TARGET))
268 1.1 christos #define NULLIFY_NEXT_INSTRUCTION() NIA = nullify_next_insn32 (SD_)
269 1.1 christos
270 1.1 christos
271 1.1 christos /* State of the simulator */
272 1.1 christos unsigned int state;
273 1.1 christos unsigned int dsstate;
274 1.1 christos #define STATE ((CPU)->state)
275 1.1 christos #define DSSTATE ((CPU)->dsstate)
276 1.1 christos
277 1.1 christos /* Flags in the "state" variable: */
278 1.1 christos #define simHALTEX (1 << 2) /* 0 = run; 1 = halt on exception */
279 1.1 christos #define simHALTIN (1 << 3) /* 0 = run; 1 = halt on interrupt */
280 1.1 christos #define simTRACE (1 << 8) /* 0 = do nothing; 1 = trace address activity */
281 1.1 christos #define simPCOC0 (1 << 17) /* COC[1] from current */
282 1.1 christos #define simPCOC1 (1 << 18) /* COC[1] from previous */
283 1.1 christos #define simDELAYSLOT (1 << 24) /* 0 = do nothing; 1 = delay slot entry exists */
284 1.1 christos #define simSKIPNEXT (1 << 25) /* 0 = do nothing; 1 = skip instruction */
285 1.1 christos #define simSIGINT (1 << 28) /* 0 = do nothing; 1 = SIGINT has occured */
286 1.1 christos #define simJALDELAYSLOT (1 << 29) /* 1 = in jal delay slot */
287 1.1 christos
288 1.1 christos #ifndef ENGINE_ISSUE_PREFIX_HOOK
289 1.1 christos #define ENGINE_ISSUE_PREFIX_HOOK() \
290 1.1 christos { \
291 1.1 christos /* Perform any pending writes */ \
292 1.1 christos PENDING_TICK(); \
293 1.1 christos /* Set previous flag, depending on current: */ \
294 1.1 christos if (STATE & simPCOC0) \
295 1.1 christos STATE |= simPCOC1; \
296 1.1 christos else \
297 1.1 christos STATE &= ~simPCOC1; \
298 1.1 christos /* and update the current value: */ \
299 1.1 christos if (GETFCC(0)) \
300 1.1 christos STATE |= simPCOC0; \
301 1.1 christos else \
302 1.1 christos STATE &= ~simPCOC0; \
303 1.1 christos }
304 1.1 christos #endif /* ENGINE_ISSUE_PREFIX_HOOK */
305 1.1 christos
306 1.1 christos
307 1.1 christos /* This is nasty, since we have to rely on matching the register
308 1.1 christos numbers used by GDB. Unfortunately, depending on the MIPS target
309 1.1 christos GDB uses different register numbers. We cannot just include the
310 1.1 christos relevant "gdb/tm.h" link, since GDB may not be configured before
311 1.1 christos the sim world, and also the GDB header file requires too much other
312 1.1 christos state. */
313 1.1 christos
314 1.1 christos #ifndef TM_MIPS_H
315 1.1 christos #define LAST_EMBED_REGNUM (96)
316 1.1 christos #define NUM_REGS (LAST_EMBED_REGNUM + 1)
317 1.1 christos
318 1.1 christos #define FP0_REGNUM 38 /* Floating point register 0 (single float) */
319 1.1 christos #define FCRCS_REGNUM 70 /* FP control/status */
320 1.1 christos #define FCRIR_REGNUM 71 /* FP implementation/revision */
321 1.1 christos #endif
322 1.1 christos
323 1.1 christos
324 1.1 christos /* To keep this default simulator simple, and fast, we use a direct
325 1.1 christos vector of registers. The internal simulator engine then uses
326 1.1 christos manifests to access the correct slot. */
327 1.1 christos
328 1.1 christos unsigned_word registers[LAST_EMBED_REGNUM + 1];
329 1.1 christos
330 1.1 christos int register_widths[NUM_REGS];
331 1.1 christos #define REGISTERS ((CPU)->registers)
332 1.1 christos
333 1.1 christos #define GPR (®ISTERS[0])
334 1.1 christos #define GPR_SET(N,VAL) (REGISTERS[(N)] = (VAL))
335 1.1 christos
336 1.1 christos #define LO (REGISTERS[33])
337 1.1 christos #define HI (REGISTERS[34])
338 1.1 christos #define PCIDX 37
339 1.1 christos #define PC (REGISTERS[PCIDX])
340 1.1 christos #define CAUSE (REGISTERS[36])
341 1.1 christos #define SRIDX (32)
342 1.1 christos #define SR (REGISTERS[SRIDX]) /* CPU status register */
343 1.1 christos #define FCR0IDX (71)
344 1.1 christos #define FCR0 (REGISTERS[FCR0IDX]) /* really a 32bit register */
345 1.1 christos #define FCR31IDX (70)
346 1.1 christos #define FCR31 (REGISTERS[FCR31IDX]) /* really a 32bit register */
347 1.1 christos #define FCSR (FCR31)
348 1.1 christos #define Debug (REGISTERS[86])
349 1.1 christos #define DEPC (REGISTERS[87])
350 1.1 christos #define EPC (REGISTERS[88])
351 1.1 christos #define ACX (REGISTERS[89])
352 1.1 christos
353 1.1 christos #define AC0LOIDX (33) /* Must be the same register as LO */
354 1.1 christos #define AC0HIIDX (34) /* Must be the same register as HI */
355 1.1 christos #define AC1LOIDX (90)
356 1.1 christos #define AC1HIIDX (91)
357 1.1 christos #define AC2LOIDX (92)
358 1.1 christos #define AC2HIIDX (93)
359 1.1 christos #define AC3LOIDX (94)
360 1.1 christos #define AC3HIIDX (95)
361 1.1 christos
362 1.1 christos #define DSPLO(N) (REGISTERS[DSPLO_REGNUM[N]])
363 1.1 christos #define DSPHI(N) (REGISTERS[DSPHI_REGNUM[N]])
364 1.1 christos
365 1.1 christos #define DSPCRIDX (96) /* DSP control register */
366 1.1 christos #define DSPCR (REGISTERS[DSPCRIDX])
367 1.1 christos
368 1.1 christos #define DSPCR_POS_SHIFT (0)
369 1.1 christos #define DSPCR_POS_MASK (0x3f)
370 1.1 christos #define DSPCR_POS_SMASK (DSPCR_POS_MASK << DSPCR_POS_SHIFT)
371 1.1 christos
372 1.1 christos #define DSPCR_SCOUNT_SHIFT (7)
373 1.1 christos #define DSPCR_SCOUNT_MASK (0x3f)
374 1.1 christos #define DSPCR_SCOUNT_SMASK (DSPCR_SCOUNT_MASK << DSPCR_SCOUNT_SHIFT)
375 1.1 christos
376 1.1 christos #define DSPCR_CARRY_SHIFT (13)
377 1.1 christos #define DSPCR_CARRY_MASK (1)
378 1.1 christos #define DSPCR_CARRY_SMASK (DSPCR_CARRY_MASK << DSPCR_CARRY_SHIFT)
379 1.1 christos #define DSPCR_CARRY (1 << DSPCR_CARRY_SHIFT)
380 1.1 christos
381 1.1 christos #define DSPCR_EFI_SHIFT (14)
382 1.1 christos #define DSPCR_EFI_MASK (1)
383 1.1 christos #define DSPCR_EFI_SMASK (DSPCR_EFI_MASK << DSPCR_EFI_SHIFT)
384 1.1 christos #define DSPCR_EFI (1 << DSPCR_EFI_MASK)
385 1.1 christos
386 1.1 christos #define DSPCR_OUFLAG_SHIFT (16)
387 1.1 christos #define DSPCR_OUFLAG_MASK (0xff)
388 1.1 christos #define DSPCR_OUFLAG_SMASK (DSPCR_OUFLAG_MASK << DSPCR_OUFLAG_SHIFT)
389 1.1 christos #define DSPCR_OUFLAG4 (1 << (DSPCR_OUFLAG_SHIFT + 4))
390 1.1 christos #define DSPCR_OUFLAG5 (1 << (DSPCR_OUFLAG_SHIFT + 5))
391 1.1 christos #define DSPCR_OUFLAG6 (1 << (DSPCR_OUFLAG_SHIFT + 6))
392 1.1 christos #define DSPCR_OUFLAG7 (1 << (DSPCR_OUFLAG_SHIFT + 7))
393 1.1 christos
394 1.1 christos #define DSPCR_CCOND_SHIFT (24)
395 1.1 christos #define DSPCR_CCOND_MASK (0xf)
396 1.1 christos #define DSPCR_CCOND_SMASK (DSPCR_CCOND_MASK << DSPCR_CCOND_SHIFT)
397 1.1 christos
398 1.1 christos /* All internal state modified by signal_exception() that may need to be
399 1.1 christos rolled back for passing moment-of-exception image back to gdb. */
400 1.1 christos unsigned_word exc_trigger_registers[LAST_EMBED_REGNUM + 1];
401 1.1 christos unsigned_word exc_suspend_registers[LAST_EMBED_REGNUM + 1];
402 1.1 christos int exc_suspended;
403 1.1 christos
404 1.1 christos #define SIM_CPU_EXCEPTION_TRIGGER(SD,CPU,CIA) mips_cpu_exception_trigger(SD,CPU,CIA)
405 1.1 christos #define SIM_CPU_EXCEPTION_SUSPEND(SD,CPU,EXC) mips_cpu_exception_suspend(SD,CPU,EXC)
406 1.1 christos #define SIM_CPU_EXCEPTION_RESUME(SD,CPU,EXC) mips_cpu_exception_resume(SD,CPU,EXC)
407 1.1 christos
408 1.1 christos unsigned_word c0_config_reg;
409 1.1 christos #define C0_CONFIG ((CPU)->c0_config_reg)
410 1.1 christos
411 1.1 christos /* The following are pseudonyms for standard registers */
412 1.1 christos #define ZERO (REGISTERS[0])
413 1.1 christos #define V0 (REGISTERS[2])
414 1.1 christos #define A0 (REGISTERS[4])
415 1.1 christos #define A1 (REGISTERS[5])
416 1.1 christos #define A2 (REGISTERS[6])
417 1.1 christos #define A3 (REGISTERS[7])
418 1.1 christos #define T8IDX 24
419 1.1 christos #define T8 (REGISTERS[T8IDX])
420 1.1 christos #define SPIDX 29
421 1.1 christos #define SP (REGISTERS[SPIDX])
422 1.1 christos #define RAIDX 31
423 1.1 christos #define RA (REGISTERS[RAIDX])
424 1.1 christos
425 1.1 christos /* While space is allocated in the main registers arrray for some of
426 1.1 christos the COP0 registers, that space isn't sufficient. Unknown COP0
427 1.1 christos registers overflow into the array below */
428 1.1 christos
429 1.1 christos #define NR_COP0_GPR 32
430 1.1 christos unsigned_word cop0_gpr[NR_COP0_GPR];
431 1.1 christos #define COP0_GPR ((CPU)->cop0_gpr)
432 1.1 christos #define COP0_BADVADDR (COP0_GPR[8])
433 1.1 christos
434 1.1 christos /* While space is allocated for the floating point registers in the
435 1.1 christos main registers array, they are stored separatly. This is because
436 1.1 christos their size may not necessarily match the size of either the
437 1.1 christos general-purpose or system specific registers. */
438 1.1 christos #define NR_FGR (32)
439 1.1 christos #define FGR_BASE FP0_REGNUM
440 1.1 christos fp_word fgr[NR_FGR];
441 1.1 christos #define FGR ((CPU)->fgr)
442 1.1 christos
443 1.1 christos /* Keep the current format state for each register: */
444 1.1 christos FP_formats fpr_state[32];
445 1.1 christos #define FPR_STATE ((CPU)->fpr_state)
446 1.1 christos
447 1.1 christos pending_write_queue pending;
448 1.1 christos
449 1.1 christos /* The MDMX accumulator (used only for MDMX ASE). */
450 1.1 christos MDMX_accumulator acc;
451 1.1 christos #define ACC ((CPU)->acc)
452 1.1 christos
453 1.1 christos /* LLBIT = Load-Linked bit. A bit of "virtual" state used by atomic
454 1.1 christos read-write instructions. It is set when a linked load occurs. It
455 1.1 christos is tested and cleared by the conditional store. It is cleared
456 1.1 christos (during other CPU operations) when a store to the location would
457 1.1 christos no longer be atomic. In particular, it is cleared by exception
458 1.1 christos return instructions. */
459 1.1 christos int llbit;
460 1.1 christos #define LLBIT ((CPU)->llbit)
461 1.1 christos
462 1.1 christos
463 1.1 christos /* The HIHISTORY and LOHISTORY timestamps are used to ensure that
464 1.1 christos corruptions caused by using the HI or LO register too close to a
465 1.1 christos following operation is spotted. See mips.igen for more details. */
466 1.1 christos
467 1.1 christos hilo_history hi_history;
468 1.1 christos #define HIHISTORY (&(CPU)->hi_history)
469 1.1 christos hilo_history lo_history;
470 1.1 christos #define LOHISTORY (&(CPU)->lo_history)
471 1.1 christos
472 1.1 christos
473 1.1 christos sim_cpu_base base;
474 1.1 christos };
475 1.1 christos
476 1.1 christos
477 1.1 christos /* MIPS specific simulator watch config */
478 1.1 christos
479 1.1 christos void watch_options_install PARAMS ((SIM_DESC sd));
480 1.1 christos
481 1.1 christos struct swatch {
482 1.1 christos sim_event *pc;
483 1.1 christos sim_event *clock;
484 1.1 christos sim_event *cycles;
485 1.1 christos };
486 1.1 christos
487 1.1 christos
488 1.1 christos /* FIXME: At present much of the simulator is still static */
489 1.1 christos struct sim_state {
490 1.1 christos
491 1.1 christos struct swatch watch;
492 1.1 christos
493 1.1 christos sim_cpu cpu[MAX_NR_PROCESSORS];
494 1.1 christos #if (WITH_SMP)
495 1.1 christos #define STATE_CPU(sd,n) (&(sd)->cpu[n])
496 1.1 christos #else
497 1.1 christos #define STATE_CPU(sd,n) (&(sd)->cpu[0])
498 1.1 christos #endif
499 1.1 christos
500 1.1 christos
501 1.1 christos sim_state_base base;
502 1.1 christos };
503 1.1 christos
504 1.1 christos
505 1.1 christos
506 1.1 christos /* Status information: */
507 1.1 christos
508 1.1 christos /* TODO : these should be the bitmasks for these bits within the
509 1.1 christos status register. At the moment the following are VR4300
510 1.1 christos bit-positions: */
511 1.1 christos #define status_KSU_mask (0x18) /* mask for KSU bits */
512 1.1 christos #define status_KSU_shift (3) /* shift for field */
513 1.1 christos #define ksu_kernel (0x0)
514 1.1 christos #define ksu_supervisor (0x1)
515 1.1 christos #define ksu_user (0x2)
516 1.1 christos #define ksu_unknown (0x3)
517 1.1 christos
518 1.1 christos #define SR_KSU ((SR & status_KSU_mask) >> status_KSU_shift)
519 1.1 christos
520 1.1 christos #define status_IE (1 << 0) /* Interrupt enable */
521 1.1 christos #define status_EIE (1 << 16) /* Enable Interrupt Enable */
522 1.1 christos #define status_EXL (1 << 1) /* Exception level */
523 1.1 christos #define status_RE (1 << 25) /* Reverse Endian in user mode */
524 1.1 christos #define status_FR (1 << 26) /* enables MIPS III additional FP registers */
525 1.1 christos #define status_SR (1 << 20) /* soft reset or NMI */
526 1.1 christos #define status_BEV (1 << 22) /* Location of general exception vectors */
527 1.1 christos #define status_TS (1 << 21) /* TLB shutdown has occurred */
528 1.1 christos #define status_ERL (1 << 2) /* Error level */
529 1.1 christos #define status_IM7 (1 << 15) /* Timer Interrupt Mask */
530 1.1 christos #define status_RP (1 << 27) /* Reduced Power mode */
531 1.1 christos
532 1.1 christos /* Specializations for TX39 family */
533 1.1 christos #define status_IEc (1 << 0) /* Interrupt enable (current) */
534 1.1 christos #define status_KUc (1 << 1) /* Kernel/User mode */
535 1.1 christos #define status_IEp (1 << 2) /* Interrupt enable (previous) */
536 1.1 christos #define status_KUp (1 << 3) /* Kernel/User mode */
537 1.1 christos #define status_IEo (1 << 4) /* Interrupt enable (old) */
538 1.1 christos #define status_KUo (1 << 5) /* Kernel/User mode */
539 1.1 christos #define status_IM_mask (0xff) /* Interrupt mask */
540 1.1 christos #define status_IM_shift (8)
541 1.1 christos #define status_NMI (1 << 20) /* NMI */
542 1.1 christos #define status_NMI (1 << 20) /* NMI */
543 1.1 christos
544 1.1 christos /* Status bits used by MIPS32/MIPS64. */
545 1.1 christos #define status_UX (1 << 5) /* 64-bit user addrs */
546 1.1 christos #define status_SX (1 << 6) /* 64-bit supervisor addrs */
547 1.1 christos #define status_KX (1 << 7) /* 64-bit kernel addrs */
548 1.1 christos #define status_TS (1 << 21) /* TLB shutdown has occurred */
549 1.1 christos #define status_PX (1 << 23) /* Enable 64 bit operations */
550 1.1 christos #define status_MX (1 << 24) /* Enable MDMX resources */
551 1.1 christos #define status_CU0 (1 << 28) /* Coprocessor 0 usable */
552 1.1 christos #define status_CU1 (1 << 29) /* Coprocessor 1 usable */
553 1.1 christos #define status_CU2 (1 << 30) /* Coprocessor 2 usable */
554 1.1 christos #define status_CU3 (1 << 31) /* Coprocessor 3 usable */
555 1.1 christos /* Bits reserved for implementations: */
556 1.1 christos #define status_SBX (1 << 16) /* Enable SiByte SB-1 extensions. */
557 1.1 christos
558 1.1 christos #define cause_BD ((unsigned)1 << 31) /* L1 Exception in branch delay slot */
559 1.1 christos #define cause_BD2 (1 << 30) /* L2 Exception in branch delay slot */
560 1.1 christos #define cause_CE_mask 0x30000000 /* Coprocessor exception */
561 1.1 christos #define cause_CE_shift 28
562 1.1 christos #define cause_EXC2_mask 0x00070000
563 1.1 christos #define cause_EXC2_shift 16
564 1.1 christos #define cause_IP7 (1 << 15) /* Interrupt pending */
565 1.1 christos #define cause_SIOP (1 << 12) /* SIO pending */
566 1.1 christos #define cause_IP3 (1 << 11) /* Int 0 pending */
567 1.1 christos #define cause_IP2 (1 << 10) /* Int 1 pending */
568 1.1 christos
569 1.1 christos #define cause_EXC_mask (0x1c) /* Exception code */
570 1.1 christos #define cause_EXC_shift (2)
571 1.1 christos
572 1.1 christos #define cause_SW0 (1 << 8) /* Software interrupt 0 */
573 1.1 christos #define cause_SW1 (1 << 9) /* Software interrupt 1 */
574 1.1 christos #define cause_IP_mask (0x3f) /* Interrupt pending field */
575 1.1 christos #define cause_IP_shift (10)
576 1.1 christos
577 1.1 christos #define cause_set_EXC(x) CAUSE = (CAUSE & ~cause_EXC_mask) | ((x << cause_EXC_shift) & cause_EXC_mask)
578 1.1 christos #define cause_set_EXC2(x) CAUSE = (CAUSE & ~cause_EXC2_mask) | ((x << cause_EXC2_shift) & cause_EXC2_mask)
579 1.1 christos
580 1.1 christos
581 1.1 christos /* NOTE: We keep the following status flags as bit values (1 for true,
582 1.1 christos 0 for false). This allows them to be used in binary boolean
583 1.1 christos operations without worrying about what exactly the non-zero true
584 1.1 christos value is. */
585 1.1 christos
586 1.1 christos /* UserMode */
587 1.1 christos #ifdef SUBTARGET_R3900
588 1.1 christos #define UserMode ((SR & status_KUc) ? 1 : 0)
589 1.1 christos #else
590 1.1 christos #define UserMode ((((SR & status_KSU_mask) >> status_KSU_shift) == ksu_user) ? 1 : 0)
591 1.1 christos #endif /* SUBTARGET_R3900 */
592 1.1 christos
593 1.1 christos /* BigEndianMem */
594 1.1 christos /* Hardware configuration. Affects endianness of LoadMemory and
595 1.1 christos StoreMemory and the endianness of Kernel and Supervisor mode
596 1.1 christos execution. The value is 0 for little-endian; 1 for big-endian. */
597 1.1 christos #define BigEndianMem (CURRENT_TARGET_BYTE_ORDER == BIG_ENDIAN)
598 1.1 christos /*(state & simBE) ? 1 : 0)*/
599 1.1 christos
600 1.1 christos /* ReverseEndian */
601 1.1 christos /* This mode is selected if in User mode with the RE bit being set in
602 1.1 christos SR (Status Register). It reverses the endianness of load and store
603 1.1 christos instructions. */
604 1.1 christos #define ReverseEndian (((SR & status_RE) && UserMode) ? 1 : 0)
605 1.1 christos
606 1.1 christos /* BigEndianCPU */
607 1.1 christos /* The endianness for load and store instructions (0=little;1=big). In
608 1.1 christos User mode this endianness may be switched by setting the state_RE
609 1.1 christos bit in the SR register. Thus, BigEndianCPU may be computed as
610 1.1 christos (BigEndianMem EOR ReverseEndian). */
611 1.1 christos #define BigEndianCPU (BigEndianMem ^ ReverseEndian) /* Already bits */
612 1.1 christos
613 1.1 christos
614 1.1 christos
615 1.1 christos /* Exceptions: */
616 1.1 christos
617 1.1 christos /* NOTE: These numbers depend on the processor architecture being
618 1.1 christos simulated: */
619 1.1 christos enum ExceptionCause {
620 1.1 christos Interrupt = 0,
621 1.1 christos TLBModification = 1,
622 1.1 christos TLBLoad = 2,
623 1.1 christos TLBStore = 3,
624 1.1 christos AddressLoad = 4,
625 1.1 christos AddressStore = 5,
626 1.1 christos InstructionFetch = 6,
627 1.1 christos DataReference = 7,
628 1.1 christos SystemCall = 8,
629 1.1 christos BreakPoint = 9,
630 1.1 christos ReservedInstruction = 10,
631 1.1 christos CoProcessorUnusable = 11,
632 1.1 christos IntegerOverflow = 12, /* Arithmetic overflow (IDT monitor raises SIGFPE) */
633 1.1 christos Trap = 13,
634 1.1 christos FPE = 15,
635 1.1 christos DebugBreakPoint = 16, /* Impl. dep. in MIPS32/MIPS64. */
636 1.1 christos MDMX = 22,
637 1.1 christos Watch = 23,
638 1.1 christos MCheck = 24,
639 1.1 christos CacheErr = 30,
640 1.1 christos NMIReset = 31, /* Reserved in MIPS32/MIPS64. */
641 1.1 christos
642 1.1 christos
643 1.1 christos /* The following exception code is actually private to the simulator
644 1.1 christos world. It is *NOT* a processor feature, and is used to signal
645 1.1 christos run-time errors in the simulator. */
646 1.1 christos SimulatorFault = 0xFFFFFFFF
647 1.1 christos };
648 1.1 christos
649 1.1 christos #define TLB_REFILL (0)
650 1.1 christos #define TLB_INVALID (1)
651 1.1 christos
652 1.1 christos
653 1.1 christos /* The following break instructions are reserved for use by the
654 1.1 christos simulator. The first is used to halt the simulation. The second
655 1.1 christos is used by gdb for break-points. NOTE: Care must be taken, since
656 1.1 christos this value may be used in later revisions of the MIPS ISA. */
657 1.1 christos #define HALT_INSTRUCTION_MASK (0x03FFFFC0)
658 1.1 christos
659 1.1 christos #define HALT_INSTRUCTION (0x03ff000d)
660 1.1 christos #define HALT_INSTRUCTION2 (0x0000ffcd)
661 1.1 christos
662 1.1 christos
663 1.1 christos #define BREAKPOINT_INSTRUCTION (0x0005000d)
664 1.1 christos #define BREAKPOINT_INSTRUCTION2 (0x0000014d)
665 1.1 christos
666 1.1 christos
667 1.1 christos
668 1.1 christos void interrupt_event (SIM_DESC sd, void *data);
669 1.1 christos
670 1.1 christos void signal_exception (SIM_DESC sd, sim_cpu *cpu, address_word cia, int exception, ...);
671 1.1 christos #define SignalException(exc,instruction) signal_exception (SD, CPU, cia, (exc), (instruction))
672 1.1 christos #define SignalExceptionInterrupt(level) signal_exception (SD, CPU, cia, Interrupt, level)
673 1.1 christos #define SignalExceptionInstructionFetch() signal_exception (SD, CPU, cia, InstructionFetch)
674 1.1 christos #define SignalExceptionAddressStore() signal_exception (SD, CPU, cia, AddressStore)
675 1.1 christos #define SignalExceptionAddressLoad() signal_exception (SD, CPU, cia, AddressLoad)
676 1.1 christos #define SignalExceptionDataReference() signal_exception (SD, CPU, cia, DataReference)
677 1.1 christos #define SignalExceptionSimulatorFault(buf) signal_exception (SD, CPU, cia, SimulatorFault, buf)
678 1.1 christos #define SignalExceptionFPE() signal_exception (SD, CPU, cia, FPE)
679 1.1 christos #define SignalExceptionIntegerOverflow() signal_exception (SD, CPU, cia, IntegerOverflow)
680 1.1 christos #define SignalExceptionCoProcessorUnusable(cop) signal_exception (SD, CPU, cia, CoProcessorUnusable)
681 1.1 christos #define SignalExceptionNMIReset() signal_exception (SD, CPU, cia, NMIReset)
682 1.1 christos #define SignalExceptionTLBRefillStore() signal_exception (SD, CPU, cia, TLBStore, TLB_REFILL)
683 1.1 christos #define SignalExceptionTLBRefillLoad() signal_exception (SD, CPU, cia, TLBLoad, TLB_REFILL)
684 1.1 christos #define SignalExceptionTLBInvalidStore() signal_exception (SD, CPU, cia, TLBStore, TLB_INVALID)
685 1.1 christos #define SignalExceptionTLBInvalidLoad() signal_exception (SD, CPU, cia, TLBLoad, TLB_INVALID)
686 1.1 christos #define SignalExceptionTLBModification() signal_exception (SD, CPU, cia, TLBModification)
687 1.1 christos #define SignalExceptionMDMX() signal_exception (SD, CPU, cia, MDMX)
688 1.1 christos #define SignalExceptionWatch() signal_exception (SD, CPU, cia, Watch)
689 1.1 christos #define SignalExceptionMCheck() signal_exception (SD, CPU, cia, MCheck)
690 1.1 christos #define SignalExceptionCacheErr() signal_exception (SD, CPU, cia, CacheErr)
691 1.1 christos
692 1.1 christos /* Co-processor accesses */
693 1.1 christos
694 1.1 christos /* XXX FIXME: For now, assume that FPU (cp1) is always usable. */
695 1.1 christos #define COP_Usable(coproc_num) (coproc_num == 1)
696 1.1 christos
697 1.1 christos void cop_lw PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, int coproc_num, int coproc_reg, unsigned int memword));
698 1.1 christos void cop_ld PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, int coproc_num, int coproc_reg, uword64 memword));
699 1.1 christos unsigned int cop_sw PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, int coproc_num, int coproc_reg));
700 1.1 christos uword64 cop_sd PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, int coproc_num, int coproc_reg));
701 1.1 christos
702 1.1 christos #define COP_LW(coproc_num,coproc_reg,memword) \
703 1.1 christos cop_lw (SD, CPU, cia, coproc_num, coproc_reg, memword)
704 1.1 christos #define COP_LD(coproc_num,coproc_reg,memword) \
705 1.1 christos cop_ld (SD, CPU, cia, coproc_num, coproc_reg, memword)
706 1.1 christos #define COP_SW(coproc_num,coproc_reg) \
707 1.1 christos cop_sw (SD, CPU, cia, coproc_num, coproc_reg)
708 1.1 christos #define COP_SD(coproc_num,coproc_reg) \
709 1.1 christos cop_sd (SD, CPU, cia, coproc_num, coproc_reg)
710 1.1 christos
711 1.1 christos
712 1.1 christos void decode_coproc PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, unsigned int instruction));
713 1.1 christos #define DecodeCoproc(instruction) \
714 1.1 christos decode_coproc (SD, CPU, cia, (instruction))
715 1.1 christos
716 1.1 christos int sim_monitor (SIM_DESC sd, sim_cpu *cpu, address_word cia, unsigned int arg);
717 1.1 christos
718 1.1 christos
719 1.1 christos /* FPR access. */
720 1.1 christos unsigned64 value_fpr (SIM_STATE, int fpr, FP_formats);
721 1.1 christos #define ValueFPR(FPR,FMT) value_fpr (SIM_ARGS, (FPR), (FMT))
722 1.1 christos void store_fpr (SIM_STATE, int fpr, FP_formats fmt, unsigned64 value);
723 1.1 christos #define StoreFPR(FPR,FMT,VALUE) store_fpr (SIM_ARGS, (FPR), (FMT), (VALUE))
724 1.1 christos unsigned64 ps_lower (SIM_STATE, unsigned64 op);
725 1.1 christos #define PSLower(op) ps_lower (SIM_ARGS, op)
726 1.1 christos unsigned64 ps_upper (SIM_STATE, unsigned64 op);
727 1.1 christos #define PSUpper(op) ps_upper (SIM_ARGS, op)
728 1.1 christos unsigned64 pack_ps (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats from);
729 1.1 christos #define PackPS(op1,op2) pack_ps (SIM_ARGS, op1, op2, fmt_single)
730 1.1 christos
731 1.1 christos
732 1.1 christos /* FCR access. */
733 1.1 christos unsigned_word value_fcr (SIM_STATE, int fcr);
734 1.1 christos #define ValueFCR(FCR) value_fcr (SIM_ARGS, (FCR))
735 1.1 christos void store_fcr (SIM_STATE, int fcr, unsigned_word value);
736 1.1 christos #define StoreFCR(FCR,VALUE) store_fcr (SIM_ARGS, (FCR), (VALUE))
737 1.1 christos void test_fcsr (SIM_STATE);
738 1.1 christos #define TestFCSR() test_fcsr (SIM_ARGS)
739 1.1 christos
740 1.1 christos
741 1.1 christos /* FPU operations. */
742 1.1 christos void fp_cmp (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats fmt, int abs, int cond, int cc);
743 1.1 christos #define Compare(op1,op2,fmt,cond,cc) fp_cmp(SIM_ARGS, op1, op2, fmt, 0, cond, cc)
744 1.1 christos unsigned64 fp_abs (SIM_STATE, unsigned64 op, FP_formats fmt);
745 1.1 christos #define AbsoluteValue(op,fmt) fp_abs(SIM_ARGS, op, fmt)
746 1.1 christos unsigned64 fp_neg (SIM_STATE, unsigned64 op, FP_formats fmt);
747 1.1 christos #define Negate(op,fmt) fp_neg(SIM_ARGS, op, fmt)
748 1.1 christos unsigned64 fp_add (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats fmt);
749 1.1 christos #define Add(op1,op2,fmt) fp_add(SIM_ARGS, op1, op2, fmt)
750 1.1 christos unsigned64 fp_sub (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats fmt);
751 1.1 christos #define Sub(op1,op2,fmt) fp_sub(SIM_ARGS, op1, op2, fmt)
752 1.1 christos unsigned64 fp_mul (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats fmt);
753 1.1 christos #define Multiply(op1,op2,fmt) fp_mul(SIM_ARGS, op1, op2, fmt)
754 1.1 christos unsigned64 fp_div (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats fmt);
755 1.1 christos #define Divide(op1,op2,fmt) fp_div(SIM_ARGS, op1, op2, fmt)
756 1.1 christos unsigned64 fp_recip (SIM_STATE, unsigned64 op, FP_formats fmt);
757 1.1 christos #define Recip(op,fmt) fp_recip(SIM_ARGS, op, fmt)
758 1.1 christos unsigned64 fp_sqrt (SIM_STATE, unsigned64 op, FP_formats fmt);
759 1.1 christos #define SquareRoot(op,fmt) fp_sqrt(SIM_ARGS, op, fmt)
760 1.1 christos unsigned64 fp_rsqrt (SIM_STATE, unsigned64 op, FP_formats fmt);
761 1.1 christos #define RSquareRoot(op,fmt) fp_rsqrt(SIM_ARGS, op, fmt)
762 1.1 christos unsigned64 fp_madd (SIM_STATE, unsigned64 op1, unsigned64 op2,
763 1.1 christos unsigned64 op3, FP_formats fmt);
764 1.1 christos #define MultiplyAdd(op1,op2,op3,fmt) fp_madd(SIM_ARGS, op1, op2, op3, fmt)
765 1.1 christos unsigned64 fp_msub (SIM_STATE, unsigned64 op1, unsigned64 op2,
766 1.1 christos unsigned64 op3, FP_formats fmt);
767 1.1 christos #define MultiplySub(op1,op2,op3,fmt) fp_msub(SIM_ARGS, op1, op2, op3, fmt)
768 1.1 christos unsigned64 fp_nmadd (SIM_STATE, unsigned64 op1, unsigned64 op2,
769 1.1 christos unsigned64 op3, FP_formats fmt);
770 1.1 christos #define NegMultiplyAdd(op1,op2,op3,fmt) fp_nmadd(SIM_ARGS, op1, op2, op3, fmt)
771 1.1 christos unsigned64 fp_nmsub (SIM_STATE, unsigned64 op1, unsigned64 op2,
772 1.1 christos unsigned64 op3, FP_formats fmt);
773 1.1 christos #define NegMultiplySub(op1,op2,op3,fmt) fp_nmsub(SIM_ARGS, op1, op2, op3, fmt)
774 1.1 christos unsigned64 convert (SIM_STATE, int rm, unsigned64 op, FP_formats from, FP_formats to);
775 1.1 christos #define Convert(rm,op,from,to) convert (SIM_ARGS, rm, op, from, to)
776 1.1 christos unsigned64 convert_ps (SIM_STATE, int rm, unsigned64 op, FP_formats from,
777 1.1 christos FP_formats to);
778 1.1 christos #define ConvertPS(rm,op,from,to) convert_ps (SIM_ARGS, rm, op, from, to)
779 1.1 christos
780 1.1 christos
781 1.1 christos /* MIPS-3D ASE operations. */
782 1.1 christos #define CompareAbs(op1,op2,fmt,cond,cc) \
783 1.1 christos fp_cmp(SIM_ARGS, op1, op2, fmt, 1, cond, cc)
784 1.1 christos unsigned64 fp_add_r (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats fmt);
785 1.1 christos #define AddR(op1,op2,fmt) fp_add_r(SIM_ARGS, op1, op2, fmt)
786 1.1 christos unsigned64 fp_mul_r (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats fmt);
787 1.1 christos #define MultiplyR(op1,op2,fmt) fp_mul_r(SIM_ARGS, op1, op2, fmt)
788 1.1 christos unsigned64 fp_recip1 (SIM_STATE, unsigned64 op, FP_formats fmt);
789 1.1 christos #define Recip1(op,fmt) fp_recip1(SIM_ARGS, op, fmt)
790 1.1 christos unsigned64 fp_recip2 (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats fmt);
791 1.1 christos #define Recip2(op1,op2,fmt) fp_recip2(SIM_ARGS, op1, op2, fmt)
792 1.1 christos unsigned64 fp_rsqrt1 (SIM_STATE, unsigned64 op, FP_formats fmt);
793 1.1 christos #define RSquareRoot1(op,fmt) fp_rsqrt1(SIM_ARGS, op, fmt)
794 1.1 christos unsigned64 fp_rsqrt2 (SIM_STATE, unsigned64 op1, unsigned64 op2, FP_formats fmt);
795 1.1 christos #define RSquareRoot2(op1,op2,fmt) fp_rsqrt2(SIM_ARGS, op1, op2, fmt)
796 1.1 christos
797 1.1 christos
798 1.1 christos /* MDMX access. */
799 1.1 christos
800 1.1 christos typedef unsigned int MX_fmtsel; /* MDMX format select field (5 bits). */
801 1.1 christos #define ob_fmtsel(sel) (((sel)<<1)|0x0)
802 1.1 christos #define qh_fmtsel(sel) (((sel)<<2)|0x1)
803 1.1 christos
804 1.1 christos #define fmt_mdmx fmt_uninterpreted
805 1.1 christos
806 1.1 christos #define MX_VECT_AND (0)
807 1.1 christos #define MX_VECT_NOR (1)
808 1.1 christos #define MX_VECT_OR (2)
809 1.1 christos #define MX_VECT_XOR (3)
810 1.1 christos #define MX_VECT_SLL (4)
811 1.1 christos #define MX_VECT_SRL (5)
812 1.1 christos #define MX_VECT_ADD (6)
813 1.1 christos #define MX_VECT_SUB (7)
814 1.1 christos #define MX_VECT_MIN (8)
815 1.1 christos #define MX_VECT_MAX (9)
816 1.1 christos #define MX_VECT_MUL (10)
817 1.1 christos #define MX_VECT_MSGN (11)
818 1.1 christos #define MX_VECT_SRA (12)
819 1.1 christos #define MX_VECT_ABSD (13) /* SB-1 only. */
820 1.1 christos #define MX_VECT_AVG (14) /* SB-1 only. */
821 1.1 christos
822 1.1 christos unsigned64 mdmx_cpr_op (SIM_STATE, int op, unsigned64 op1, int vt, MX_fmtsel fmtsel);
823 1.1 christos #define MX_Add(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_ADD, op1, vt, fmtsel)
824 1.1 christos #define MX_And(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_AND, op1, vt, fmtsel)
825 1.1 christos #define MX_Max(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_MAX, op1, vt, fmtsel)
826 1.1 christos #define MX_Min(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_MIN, op1, vt, fmtsel)
827 1.1 christos #define MX_Msgn(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_MSGN, op1, vt, fmtsel)
828 1.1 christos #define MX_Mul(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_MUL, op1, vt, fmtsel)
829 1.1 christos #define MX_Nor(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_NOR, op1, vt, fmtsel)
830 1.1 christos #define MX_Or(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_OR, op1, vt, fmtsel)
831 1.1 christos #define MX_ShiftLeftLogical(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_SLL, op1, vt, fmtsel)
832 1.1 christos #define MX_ShiftRightArith(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_SRA, op1, vt, fmtsel)
833 1.1 christos #define MX_ShiftRightLogical(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_SRL, op1, vt, fmtsel)
834 1.1 christos #define MX_Sub(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_SUB, op1, vt, fmtsel)
835 1.1 christos #define MX_Xor(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_XOR, op1, vt, fmtsel)
836 1.1 christos #define MX_AbsDiff(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_ABSD, op1, vt, fmtsel)
837 1.1 christos #define MX_Avg(op1,vt,fmtsel) mdmx_cpr_op(SIM_ARGS, MX_VECT_AVG, op1, vt, fmtsel)
838 1.1 christos
839 1.1 christos #define MX_C_EQ 0x1
840 1.1 christos #define MX_C_LT 0x4
841 1.1 christos
842 1.1 christos void mdmx_cc_op (SIM_STATE, int cond, unsigned64 op1, int vt, MX_fmtsel fmtsel);
843 1.1 christos #define MX_Comp(op1,cond,vt,fmtsel) mdmx_cc_op(SIM_ARGS, cond, op1, vt, fmtsel)
844 1.1 christos
845 1.1 christos unsigned64 mdmx_pick_op (SIM_STATE, int tf, unsigned64 op1, int vt, MX_fmtsel fmtsel);
846 1.1 christos #define MX_Pick(tf,op1,vt,fmtsel) mdmx_pick_op(SIM_ARGS, tf, op1, vt, fmtsel)
847 1.1 christos
848 1.1 christos #define MX_VECT_ADDA (0)
849 1.1 christos #define MX_VECT_ADDL (1)
850 1.1 christos #define MX_VECT_MULA (2)
851 1.1 christos #define MX_VECT_MULL (3)
852 1.1 christos #define MX_VECT_MULS (4)
853 1.1 christos #define MX_VECT_MULSL (5)
854 1.1 christos #define MX_VECT_SUBA (6)
855 1.1 christos #define MX_VECT_SUBL (7)
856 1.1 christos #define MX_VECT_ABSDA (8) /* SB-1 only. */
857 1.1 christos
858 1.1 christos void mdmx_acc_op (SIM_STATE, int op, unsigned64 op1, int vt, MX_fmtsel fmtsel);
859 1.1 christos #define MX_AddA(op1,vt,fmtsel) mdmx_acc_op(SIM_ARGS, MX_VECT_ADDA, op1, vt, fmtsel)
860 1.1 christos #define MX_AddL(op1,vt,fmtsel) mdmx_acc_op(SIM_ARGS, MX_VECT_ADDL, op1, vt, fmtsel)
861 1.1 christos #define MX_MulA(op1,vt,fmtsel) mdmx_acc_op(SIM_ARGS, MX_VECT_MULA, op1, vt, fmtsel)
862 1.1 christos #define MX_MulL(op1,vt,fmtsel) mdmx_acc_op(SIM_ARGS, MX_VECT_MULL, op1, vt, fmtsel)
863 1.1 christos #define MX_MulS(op1,vt,fmtsel) mdmx_acc_op(SIM_ARGS, MX_VECT_MULS, op1, vt, fmtsel)
864 1.1 christos #define MX_MulSL(op1,vt,fmtsel) mdmx_acc_op(SIM_ARGS, MX_VECT_MULSL, op1, vt, fmtsel)
865 1.1 christos #define MX_SubA(op1,vt,fmtsel) mdmx_acc_op(SIM_ARGS, MX_VECT_SUBA, op1, vt, fmtsel)
866 1.1 christos #define MX_SubL(op1,vt,fmtsel) mdmx_acc_op(SIM_ARGS, MX_VECT_SUBL, op1, vt, fmtsel)
867 1.1 christos #define MX_AbsDiffC(op1,vt,fmtsel) mdmx_acc_op(SIM_ARGS, MX_VECT_ABSDA, op1, vt, fmtsel)
868 1.1 christos
869 1.1 christos #define MX_FMT_OB (0)
870 1.1 christos #define MX_FMT_QH (1)
871 1.1 christos
872 1.1 christos /* The following codes chosen to indicate the units of shift. */
873 1.1 christos #define MX_RAC_L (0)
874 1.1 christos #define MX_RAC_M (1)
875 1.1 christos #define MX_RAC_H (2)
876 1.1 christos
877 1.1 christos unsigned64 mdmx_rac_op (SIM_STATE, int, int);
878 1.1 christos #define MX_RAC(op,fmt) mdmx_rac_op(SIM_ARGS, op, fmt)
879 1.1 christos
880 1.1 christos void mdmx_wacl (SIM_STATE, int, unsigned64, unsigned64);
881 1.1 christos #define MX_WACL(fmt,vs,vt) mdmx_wacl(SIM_ARGS, fmt, vs, vt)
882 1.1 christos void mdmx_wach (SIM_STATE, int, unsigned64);
883 1.1 christos #define MX_WACH(fmt,vs) mdmx_wach(SIM_ARGS, fmt, vs)
884 1.1 christos
885 1.1 christos #define MX_RND_AS (0)
886 1.1 christos #define MX_RND_AU (1)
887 1.1 christos #define MX_RND_ES (2)
888 1.1 christos #define MX_RND_EU (3)
889 1.1 christos #define MX_RND_ZS (4)
890 1.1 christos #define MX_RND_ZU (5)
891 1.1 christos
892 1.1 christos unsigned64 mdmx_round_op (SIM_STATE, int, int, MX_fmtsel);
893 1.1 christos #define MX_RNAS(vt,fmt) mdmx_round_op(SIM_ARGS, MX_RND_AS, vt, fmt)
894 1.1 christos #define MX_RNAU(vt,fmt) mdmx_round_op(SIM_ARGS, MX_RND_AU, vt, fmt)
895 1.1 christos #define MX_RNES(vt,fmt) mdmx_round_op(SIM_ARGS, MX_RND_ES, vt, fmt)
896 1.1 christos #define MX_RNEU(vt,fmt) mdmx_round_op(SIM_ARGS, MX_RND_EU, vt, fmt)
897 1.1 christos #define MX_RZS(vt,fmt) mdmx_round_op(SIM_ARGS, MX_RND_ZS, vt, fmt)
898 1.1 christos #define MX_RZU(vt,fmt) mdmx_round_op(SIM_ARGS, MX_RND_ZU, vt, fmt)
899 1.1 christos
900 1.1 christos unsigned64 mdmx_shuffle (SIM_STATE, int, unsigned64, unsigned64);
901 1.1 christos #define MX_SHFL(shop,op1,op2) mdmx_shuffle(SIM_ARGS, shop, op1, op2)
902 1.1 christos
903 1.1 christos
904 1.1 christos
905 1.1 christos /* Memory accesses */
906 1.1 christos
907 1.1 christos /* The following are generic to all versions of the MIPS architecture
908 1.1 christos to date: */
909 1.1 christos
910 1.1 christos /* Memory Access Types (for CCA): */
911 1.1 christos #define Uncached (0)
912 1.1 christos #define CachedNoncoherent (1)
913 1.1 christos #define CachedCoherent (2)
914 1.1 christos #define Cached (3)
915 1.1 christos
916 1.1 christos #define isINSTRUCTION (1 == 0) /* FALSE */
917 1.1 christos #define isDATA (1 == 1) /* TRUE */
918 1.1 christos #define isLOAD (1 == 0) /* FALSE */
919 1.1 christos #define isSTORE (1 == 1) /* TRUE */
920 1.1 christos #define isREAL (1 == 0) /* FALSE */
921 1.1 christos #define isRAW (1 == 1) /* TRUE */
922 1.1 christos /* The parameter HOST (isTARGET / isHOST) is ignored */
923 1.1 christos #define isTARGET (1 == 0) /* FALSE */
924 1.1 christos /* #define isHOST (1 == 1) TRUE */
925 1.1 christos
926 1.1 christos /* The "AccessLength" specifications for Loads and Stores. NOTE: This
927 1.1 christos is the number of bytes minus 1. */
928 1.1 christos #define AccessLength_BYTE (0)
929 1.1 christos #define AccessLength_HALFWORD (1)
930 1.1 christos #define AccessLength_TRIPLEBYTE (2)
931 1.1 christos #define AccessLength_WORD (3)
932 1.1 christos #define AccessLength_QUINTIBYTE (4)
933 1.1 christos #define AccessLength_SEXTIBYTE (5)
934 1.1 christos #define AccessLength_SEPTIBYTE (6)
935 1.1 christos #define AccessLength_DOUBLEWORD (7)
936 1.1 christos #define AccessLength_QUADWORD (15)
937 1.1 christos
938 1.1 christos #define LOADDRMASK (WITH_TARGET_WORD_BITSIZE == 64 \
939 1.1 christos ? AccessLength_DOUBLEWORD /*7*/ \
940 1.1 christos : AccessLength_WORD /*3*/)
941 1.1 christos #define PSIZE (WITH_TARGET_ADDRESS_BITSIZE)
942 1.1 christos
943 1.1 christos
944 1.1 christos INLINE_SIM_MAIN (int) address_translation PARAMS ((SIM_DESC sd, sim_cpu *, address_word cia, address_word vAddr, int IorD, int LorS, address_word *pAddr, int *CCA, int raw));
945 1.1 christos #define AddressTranslation(vAddr,IorD,LorS,pAddr,CCA,host,raw) \
946 1.1 christos address_translation (SD, CPU, cia, vAddr, IorD, LorS, pAddr, CCA, raw)
947 1.1 christos
948 1.1 christos INLINE_SIM_MAIN (void) load_memory PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, uword64* memvalp, uword64* memval1p, int CCA, unsigned int AccessLength, address_word pAddr, address_word vAddr, int IorD));
949 1.1 christos #define LoadMemory(memvalp,memval1p,CCA,AccessLength,pAddr,vAddr,IorD,raw) \
950 1.1 christos load_memory (SD, CPU, cia, memvalp, memval1p, CCA, AccessLength, pAddr, vAddr, IorD)
951 1.1 christos
952 1.1 christos INLINE_SIM_MAIN (void) store_memory PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, int CCA, unsigned int AccessLength, uword64 MemElem, uword64 MemElem1, address_word pAddr, address_word vAddr));
953 1.1 christos #define StoreMemory(CCA,AccessLength,MemElem,MemElem1,pAddr,vAddr,raw) \
954 1.1 christos store_memory (SD, CPU, cia, CCA, AccessLength, MemElem, MemElem1, pAddr, vAddr)
955 1.1 christos
956 1.1 christos INLINE_SIM_MAIN (void) cache_op PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, int op, address_word pAddr, address_word vAddr, unsigned int instruction));
957 1.1 christos #define CacheOp(op,pAddr,vAddr,instruction) \
958 1.1 christos cache_op (SD, CPU, cia, op, pAddr, vAddr, instruction)
959 1.1 christos
960 1.1 christos INLINE_SIM_MAIN (void) sync_operation PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, int stype));
961 1.1 christos #define SyncOperation(stype) \
962 1.1 christos sync_operation (SD, CPU, cia, (stype))
963 1.1 christos
964 1.1 christos INLINE_SIM_MAIN (void) prefetch PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, int CCA, address_word pAddr, address_word vAddr, int DATA, int hint));
965 1.1 christos #define Prefetch(CCA,pAddr,vAddr,DATA,hint) \
966 1.1 christos prefetch (SD, CPU, cia, CCA, pAddr, vAddr, DATA, hint)
967 1.1 christos
968 1.1 christos void unpredictable_action (sim_cpu *cpu, address_word cia);
969 1.1 christos #define NotWordValue(val) not_word_value (SD_, (val))
970 1.1 christos #define Unpredictable() unpredictable (SD_)
971 1.1 christos #define UnpredictableResult() /* For now, do nothing. */
972 1.1 christos
973 1.1 christos INLINE_SIM_MAIN (unsigned32) ifetch32 PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, address_word vaddr));
974 1.1 christos #define IMEM32(CIA) ifetch32 (SD, CPU, (CIA), (CIA))
975 1.1 christos INLINE_SIM_MAIN (unsigned16) ifetch16 PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia, address_word vaddr));
976 1.1 christos #define IMEM16(CIA) ifetch16 (SD, CPU, (CIA), ((CIA) & ~1))
977 1.1 christos #define IMEM16_IMMED(CIA,NR) ifetch16 (SD, CPU, (CIA), ((CIA) & ~1) + 2 * (NR))
978 1.1 christos
979 1.1 christos void dotrace PARAMS ((SIM_DESC sd, sim_cpu *cpu, FILE *tracefh, int type, SIM_ADDR address, int width, char *comment, ...));
980 1.1 christos extern FILE *tracefh;
981 1.1 christos
982 1.1 christos extern int DSPLO_REGNUM[4];
983 1.1 christos extern int DSPHI_REGNUM[4];
984 1.1 christos
985 1.1 christos INLINE_SIM_MAIN (void) pending_tick PARAMS ((SIM_DESC sd, sim_cpu *cpu, address_word cia));
986 1.1 christos extern SIM_CORE_SIGNAL_FN mips_core_signal;
987 1.1 christos
988 1.1 christos char* pr_addr PARAMS ((SIM_ADDR addr));
989 1.1 christos char* pr_uword64 PARAMS ((uword64 addr));
990 1.1 christos
991 1.1 christos
992 1.1 christos #define GPR_CLEAR(N) do { GPR_SET((N),0); } while (0)
993 1.1 christos
994 1.1 christos void mips_cpu_exception_trigger(SIM_DESC sd, sim_cpu* cpu, address_word pc);
995 1.1 christos void mips_cpu_exception_suspend(SIM_DESC sd, sim_cpu* cpu, int exception);
996 1.1 christos void mips_cpu_exception_resume(SIM_DESC sd, sim_cpu* cpu, int exception);
997 1.1 christos
998 1.1 christos #ifdef MIPS_MACH_MULTI
999 1.1 christos extern int mips_mach_multi(SIM_DESC sd);
1000 1.1 christos #define MIPS_MACH(SD) mips_mach_multi(SD)
1001 1.1 christos #else
1002 1.1 christos #define MIPS_MACH(SD) MIPS_MACH_DEFAULT
1003 1.1 christos #endif
1004 1.1 christos
1005 1.1 christos /* Macros for determining whether a MIPS IV or MIPS V part is subject
1006 1.1 christos to the hi/lo restrictions described in mips.igen. */
1007 1.1 christos
1008 1.1 christos #define MIPS_MACH_HAS_MT_HILO_HAZARD(SD) \
1009 1.1 christos (MIPS_MACH (SD) != bfd_mach_mips5500)
1010 1.1 christos
1011 1.1 christos #define MIPS_MACH_HAS_MULT_HILO_HAZARD(SD) \
1012 1.1 christos (MIPS_MACH (SD) != bfd_mach_mips5500)
1013 1.1 christos
1014 1.1 christos #define MIPS_MACH_HAS_DIV_HILO_HAZARD(SD) \
1015 1.1 christos (MIPS_MACH (SD) != bfd_mach_mips5500)
1016 1.1 christos
1017 1.1 christos #if H_REVEALS_MODULE_P (SIM_MAIN_INLINE)
1018 1.1 christos #include "sim-main.c"
1019 1.1 christos #endif
1020 1.1 christos
1021 1.1 christos #endif
1022