trap.c revision 1.29 1 1.29 ryo /* $NetBSD: trap.c,v 1.29 2020/07/01 08:02:13 ryo Exp $ */
2 1.1 matt
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2014 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Matt Thomas of 3am Software Foundry.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt *
19 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
30 1.1 matt */
31 1.1 matt
32 1.1 matt #include <sys/cdefs.h>
33 1.1 matt
34 1.29 ryo __KERNEL_RCSID(1, "$NetBSD: trap.c,v 1.29 2020/07/01 08:02:13 ryo Exp $");
35 1.1 matt
36 1.4 ryo #include "opt_arm_intr_impl.h"
37 1.4 ryo #include "opt_compat_netbsd32.h"
38 1.22 jmcneill #include "opt_dtrace.h"
39 1.4 ryo
40 1.1 matt #include <sys/param.h>
41 1.8 ryo #include <sys/kauth.h>
42 1.1 matt #include <sys/types.h>
43 1.4 ryo #include <sys/atomic.h>
44 1.1 matt #include <sys/cpu.h>
45 1.28 ryo #include <sys/evcnt.h>
46 1.4 ryo #ifdef KDB
47 1.4 ryo #include <sys/kdb.h>
48 1.4 ryo #endif
49 1.3 nisimura #include <sys/proc.h>
50 1.3 nisimura #include <sys/systm.h>
51 1.3 nisimura #include <sys/signal.h>
52 1.3 nisimura #include <sys/signalvar.h>
53 1.3 nisimura #include <sys/siginfo.h>
54 1.28 ryo #include <sys/xcall.h>
55 1.1 matt
56 1.4 ryo #ifdef ARM_INTR_IMPL
57 1.4 ryo #include ARM_INTR_IMPL
58 1.4 ryo #else
59 1.4 ryo #error ARM_INTR_IMPL not defined
60 1.4 ryo #endif
61 1.4 ryo
62 1.4 ryo #ifndef ARM_IRQ_HANDLER
63 1.4 ryo #error ARM_IRQ_HANDLER not defined
64 1.4 ryo #endif
65 1.4 ryo
66 1.4 ryo #include <aarch64/userret.h>
67 1.4 ryo #include <aarch64/frame.h>
68 1.4 ryo #include <aarch64/machdep.h>
69 1.4 ryo #include <aarch64/armreg.h>
70 1.1 matt #include <aarch64/locore.h>
71 1.1 matt
72 1.4 ryo #ifdef KDB
73 1.4 ryo #include <machine/db_machdep.h>
74 1.4 ryo #endif
75 1.4 ryo #ifdef DDB
76 1.4 ryo #include <ddb/db_output.h>
77 1.4 ryo #include <machine/db_machdep.h>
78 1.4 ryo #endif
79 1.22 jmcneill #ifdef KDTRACE_HOOKS
80 1.22 jmcneill #include <sys/dtrace_bsd.h>
81 1.22 jmcneill #endif
82 1.4 ryo
83 1.8 ryo #ifdef DDB
84 1.8 ryo int sigill_debug = 0;
85 1.8 ryo #endif
86 1.4 ryo
87 1.22 jmcneill #ifdef KDTRACE_HOOKS
88 1.22 jmcneill dtrace_doubletrap_func_t dtrace_doubletrap_func = NULL;
89 1.22 jmcneill dtrace_trap_func_t dtrace_trap_func = NULL;
90 1.22 jmcneill int (*dtrace_invop_jump_addr)(struct trapframe *);
91 1.22 jmcneill #endif
92 1.22 jmcneill
93 1.28 ryo enum emul_arm_result {
94 1.28 ryo EMUL_ARM_SUCCESS = 0,
95 1.28 ryo EMUL_ARM_UNKNOWN,
96 1.28 ryo EMUL_ARM_FAULT,
97 1.28 ryo };
98 1.28 ryo
99 1.4 ryo const char * const trap_names[] = {
100 1.4 ryo [ESR_EC_UNKNOWN] = "Unknown Reason (Illegal Instruction)",
101 1.4 ryo [ESR_EC_SERROR] = "SError Interrupt",
102 1.4 ryo [ESR_EC_WFX] = "WFI or WFE instruction execution",
103 1.4 ryo [ESR_EC_ILL_STATE] = "Illegal Execution State",
104 1.4 ryo
105 1.25 maxv [ESR_EC_BTE_A64] = "Branch Target Exception",
106 1.25 maxv
107 1.4 ryo [ESR_EC_SYS_REG] = "MSR/MRS/SYS instruction",
108 1.4 ryo [ESR_EC_SVC_A64] = "SVC Instruction Execution",
109 1.4 ryo [ESR_EC_HVC_A64] = "HVC Instruction Execution",
110 1.4 ryo [ESR_EC_SMC_A64] = "SMC Instruction Execution",
111 1.4 ryo
112 1.4 ryo [ESR_EC_INSN_ABT_EL0] = "Instruction Abort (EL0)",
113 1.4 ryo [ESR_EC_INSN_ABT_EL1] = "Instruction Abort (EL1)",
114 1.4 ryo [ESR_EC_DATA_ABT_EL0] = "Data Abort (EL0)",
115 1.4 ryo [ESR_EC_DATA_ABT_EL1] = "Data Abort (EL1)",
116 1.4 ryo
117 1.4 ryo [ESR_EC_PC_ALIGNMENT] = "Misaligned PC",
118 1.4 ryo [ESR_EC_SP_ALIGNMENT] = "Misaligned SP",
119 1.4 ryo
120 1.4 ryo [ESR_EC_FP_ACCESS] = "Access to SIMD/FP Registers",
121 1.4 ryo [ESR_EC_FP_TRAP_A64] = "FP Exception",
122 1.4 ryo
123 1.4 ryo [ESR_EC_BRKPNT_EL0] = "Breakpoint Exception (EL0)",
124 1.4 ryo [ESR_EC_BRKPNT_EL1] = "Breakpoint Exception (EL1)",
125 1.4 ryo [ESR_EC_SW_STEP_EL0] = "Software Step (EL0)",
126 1.4 ryo [ESR_EC_SW_STEP_EL1] = "Software Step (EL1)",
127 1.4 ryo [ESR_EC_WTCHPNT_EL0] = "Watchpoint (EL0)",
128 1.4 ryo [ESR_EC_WTCHPNT_EL1] = "Watchpoint (EL1)",
129 1.4 ryo [ESR_EC_BKPT_INSN_A64] = "BKPT Instruction Execution",
130 1.4 ryo
131 1.4 ryo [ESR_EC_CP15_RT] = "A32: MCR/MRC access to CP15",
132 1.4 ryo [ESR_EC_CP15_RRT] = "A32: MCRR/MRRC access to CP15",
133 1.4 ryo [ESR_EC_CP14_RT] = "A32: MCR/MRC access to CP14",
134 1.4 ryo [ESR_EC_CP14_DT] = "A32: LDC/STC access to CP14",
135 1.4 ryo [ESR_EC_CP14_RRT] = "A32: MRRC access to CP14",
136 1.4 ryo [ESR_EC_SVC_A32] = "A32: SVC Instruction Execution",
137 1.4 ryo [ESR_EC_HVC_A32] = "A32: HVC Instruction Execution",
138 1.4 ryo [ESR_EC_SMC_A32] = "A32: SMC Instruction Execution",
139 1.4 ryo [ESR_EC_FPID] = "A32: MCR/MRC access to CP10",
140 1.4 ryo [ESR_EC_FP_TRAP_A32] = "A32: FP Exception",
141 1.4 ryo [ESR_EC_BKPT_INSN_A32] = "A32: BKPT Instruction Execution",
142 1.4 ryo [ESR_EC_VECTOR_CATCH] = "A32: Vector Catch Exception"
143 1.4 ryo };
144 1.4 ryo
145 1.6 christos const char *
146 1.4 ryo eclass_trapname(uint32_t eclass)
147 1.3 nisimura {
148 1.4 ryo static char trapnamebuf[sizeof("Unknown trap 0x????????")];
149 1.4 ryo
150 1.4 ryo if (eclass >= __arraycount(trap_names) || trap_names[eclass] == NULL) {
151 1.4 ryo snprintf(trapnamebuf, sizeof(trapnamebuf),
152 1.6 christos "Unknown trap %#02x", eclass);
153 1.4 ryo return trapnamebuf;
154 1.4 ryo }
155 1.4 ryo return trap_names[eclass];
156 1.3 nisimura }
157 1.3 nisimura
158 1.1 matt void
159 1.4 ryo userret(struct lwp *l)
160 1.1 matt {
161 1.1 matt mi_userret(l);
162 1.1 matt }
163 1.2 nisimura
164 1.3 nisimura void
165 1.4 ryo trap_doast(struct trapframe *tf)
166 1.3 nisimura {
167 1.3 nisimura struct lwp * const l = curlwp;
168 1.4 ryo
169 1.4 ryo /*
170 1.4 ryo * allow to have a chance of context switch just prior to user
171 1.4 ryo * exception return.
172 1.4 ryo */
173 1.4 ryo #ifdef __HAVE_PREEMPTION
174 1.4 ryo kpreempt_disable();
175 1.4 ryo #endif
176 1.4 ryo struct cpu_info * const ci = curcpu();
177 1.4 ryo
178 1.4 ryo ci->ci_data.cpu_ntrap++;
179 1.4 ryo
180 1.4 ryo KDASSERT(ci->ci_cpl == IPL_NONE);
181 1.4 ryo #ifdef __HAVE_PREEMPTION
182 1.4 ryo kpreempt_enable();
183 1.4 ryo #endif
184 1.4 ryo
185 1.4 ryo if (l->l_pflag & LP_OWEUPC) {
186 1.4 ryo l->l_pflag &= ~LP_OWEUPC;
187 1.4 ryo ADDUPROF(l);
188 1.3 nisimura }
189 1.4 ryo
190 1.4 ryo userret(l);
191 1.4 ryo }
192 1.4 ryo
193 1.4 ryo void
194 1.4 ryo trap_el1h_sync(struct trapframe *tf)
195 1.4 ryo {
196 1.4 ryo const uint32_t esr = tf->tf_esr;
197 1.4 ryo const uint32_t eclass = __SHIFTOUT(esr, ESR_EC); /* exception class */
198 1.4 ryo
199 1.4 ryo /* re-enable traps and interrupts */
200 1.4 ryo if (!(tf->tf_spsr & SPSR_I))
201 1.4 ryo daif_enable(DAIF_D|DAIF_A|DAIF_I|DAIF_F);
202 1.4 ryo else
203 1.4 ryo daif_enable(DAIF_D|DAIF_A);
204 1.4 ryo
205 1.22 jmcneill #ifdef KDTRACE_HOOKS
206 1.22 jmcneill if (dtrace_trap_func != NULL && (*dtrace_trap_func)(tf, eclass))
207 1.22 jmcneill return;
208 1.22 jmcneill #endif
209 1.22 jmcneill
210 1.4 ryo switch (eclass) {
211 1.4 ryo case ESR_EC_INSN_ABT_EL1:
212 1.4 ryo case ESR_EC_DATA_ABT_EL1:
213 1.6 christos data_abort_handler(tf, eclass);
214 1.4 ryo break;
215 1.4 ryo
216 1.22 jmcneill case ESR_EC_BKPT_INSN_A64:
217 1.22 jmcneill #ifdef KDTRACE_HOOKS
218 1.22 jmcneill if (__SHIFTOUT(esr, ESR_ISS) == 0x40d &&
219 1.22 jmcneill dtrace_invop_jump_addr != 0) {
220 1.22 jmcneill (*dtrace_invop_jump_addr)(tf);
221 1.22 jmcneill break;
222 1.22 jmcneill }
223 1.22 jmcneill /* FALLTHROUGH */
224 1.22 jmcneill #endif
225 1.4 ryo case ESR_EC_BRKPNT_EL1:
226 1.4 ryo case ESR_EC_SW_STEP_EL1:
227 1.4 ryo case ESR_EC_WTCHPNT_EL1:
228 1.4 ryo #ifdef DDB
229 1.4 ryo if (eclass == ESR_EC_BRKPNT_EL1)
230 1.4 ryo kdb_trap(DB_TRAP_BREAKPOINT, tf);
231 1.4 ryo else if (eclass == ESR_EC_BKPT_INSN_A64)
232 1.4 ryo kdb_trap(DB_TRAP_BKPT_INSN, tf);
233 1.4 ryo else if (eclass == ESR_EC_WTCHPNT_EL1)
234 1.4 ryo kdb_trap(DB_TRAP_WATCHPOINT, tf);
235 1.4 ryo else if (eclass == ESR_EC_SW_STEP_EL1)
236 1.4 ryo kdb_trap(DB_TRAP_SW_STEP, tf);
237 1.4 ryo else
238 1.4 ryo kdb_trap(DB_TRAP_UNKNOWN, tf);
239 1.4 ryo #else
240 1.4 ryo panic("No debugger in kernel");
241 1.4 ryo #endif
242 1.4 ryo break;
243 1.4 ryo
244 1.4 ryo case ESR_EC_FP_ACCESS:
245 1.4 ryo case ESR_EC_FP_TRAP_A64:
246 1.4 ryo case ESR_EC_PC_ALIGNMENT:
247 1.4 ryo case ESR_EC_SP_ALIGNMENT:
248 1.4 ryo case ESR_EC_ILL_STATE:
249 1.27 maxv case ESR_EC_BTE_A64:
250 1.4 ryo default:
251 1.13 ryo panic("Trap: fatal %s: pc=%016" PRIx64 " sp=%016" PRIx64
252 1.13 ryo " esr=%08x", eclass_trapname(eclass), tf->tf_pc, tf->tf_sp,
253 1.6 christos esr);
254 1.4 ryo break;
255 1.3 nisimura }
256 1.3 nisimura }
257 1.3 nisimura
258 1.28 ryo /*
259 1.28 ryo * There are some systems with different cache line sizes for each cpu.
260 1.28 ryo * Userland programs can be preempted between CPUs at any time, so in such
261 1.28 ryo * a system, the minimum cache line size must be visible to userland.
262 1.28 ryo */
263 1.28 ryo #define CTR_EL0_USR_MASK \
264 1.28 ryo (CTR_EL0_DIC | CTR_EL0_IDC | CTR_EL0_DMIN_LINE | CTR_EL0_IMIN_LINE)
265 1.28 ryo uint64_t ctr_el0_usr __read_mostly;
266 1.28 ryo
267 1.28 ryo static xcfunc_t
268 1.28 ryo configure_cpu_traps0(void *arg1, void *arg2)
269 1.28 ryo {
270 1.28 ryo struct cpu_info * const ci = curcpu();
271 1.28 ryo uint64_t sctlr;
272 1.28 ryo uint64_t ctr_el0_raw = reg_ctr_el0_read();
273 1.28 ryo
274 1.28 ryo #ifdef DEBUG_FORCE_TRAP_CTR_EL0
275 1.28 ryo goto need_ctr_trap;
276 1.28 ryo #endif
277 1.28 ryo
278 1.28 ryo if ((__SHIFTOUT(ctr_el0_raw, CTR_EL0_DMIN_LINE) >
279 1.28 ryo __SHIFTOUT(ctr_el0_usr, CTR_EL0_DMIN_LINE)) ||
280 1.28 ryo (__SHIFTOUT(ctr_el0_raw, CTR_EL0_IMIN_LINE) >
281 1.28 ryo __SHIFTOUT(ctr_el0_usr, CTR_EL0_IMIN_LINE)))
282 1.28 ryo goto need_ctr_trap;
283 1.28 ryo
284 1.28 ryo if ((__SHIFTOUT(ctr_el0_raw, CTR_EL0_DIC) == 1 &&
285 1.28 ryo __SHIFTOUT(ctr_el0_usr, CTR_EL0_DIC) == 0) ||
286 1.28 ryo (__SHIFTOUT(ctr_el0_raw, CTR_EL0_IDC) == 1 &&
287 1.28 ryo __SHIFTOUT(ctr_el0_usr, CTR_EL0_IDC) == 0))
288 1.28 ryo goto need_ctr_trap;
289 1.28 ryo
290 1.28 ryo #if 0 /* XXX: To do or not to do */
291 1.28 ryo /*
292 1.28 ryo * IDC==0, but (LoC==0 || LoUIS==LoUU==0)?
293 1.28 ryo * Would it be better to show IDC=1 to userland?
294 1.28 ryo */
295 1.28 ryo if (__SHIFTOUT(ctr_el0_raw, CTR_EL0_IDC) == 0 &&
296 1.28 ryo __SHIFTOUT(ctr_el0_usr, CTR_EL0_IDC) == 1)
297 1.28 ryo goto need_ctr_trap;
298 1.28 ryo #endif
299 1.28 ryo
300 1.28 ryo return 0;
301 1.28 ryo
302 1.28 ryo need_ctr_trap:
303 1.28 ryo evcnt_attach_dynamic(&ci->ci_uct_trap, EVCNT_TYPE_MISC, NULL,
304 1.28 ryo ci->ci_cpuname, "ctr_el0 trap");
305 1.28 ryo
306 1.28 ryo /* trap CTR_EL0 access from EL0 on this cpu */
307 1.28 ryo sctlr = reg_sctlr_el1_read();
308 1.28 ryo sctlr &= ~SCTLR_UCT;
309 1.28 ryo reg_sctlr_el1_write(sctlr);
310 1.28 ryo
311 1.28 ryo return 0;
312 1.28 ryo }
313 1.28 ryo
314 1.28 ryo void
315 1.28 ryo configure_cpu_traps(void)
316 1.28 ryo {
317 1.28 ryo CPU_INFO_ITERATOR cii;
318 1.28 ryo struct cpu_info *ci;
319 1.28 ryo uint64_t where;
320 1.28 ryo
321 1.28 ryo /* remember minimum cache line size out of all CPUs */
322 1.28 ryo for (CPU_INFO_FOREACH(cii, ci)) {
323 1.28 ryo uint64_t ctr_el0_cpu = ci->ci_id.ac_ctr;
324 1.28 ryo uint64_t clidr = ci->ci_id.ac_clidr;
325 1.28 ryo
326 1.28 ryo if (__SHIFTOUT(clidr, CLIDR_LOC) == 0 ||
327 1.28 ryo (__SHIFTOUT(clidr, CLIDR_LOUIS) == 0 &&
328 1.28 ryo __SHIFTOUT(clidr, CLIDR_LOUU) == 0)) {
329 1.28 ryo /* this means the same as IDC=1 */
330 1.28 ryo ctr_el0_cpu |= CTR_EL0_IDC;
331 1.28 ryo }
332 1.28 ryo
333 1.28 ryo /*
334 1.28 ryo * if DIC==1, there is no need to icache sync. however,
335 1.28 ryo * to calculate the minimum cacheline, in this case
336 1.28 ryo * ICacheLine is treated as the maximum.
337 1.28 ryo */
338 1.28 ryo if (__SHIFTOUT(ctr_el0_cpu, CTR_EL0_DIC) == 1)
339 1.28 ryo ctr_el0_cpu |= CTR_EL0_IMIN_LINE;
340 1.28 ryo
341 1.29 ryo /* Neoverse N1 erratum 1542419 */
342 1.29 ryo if (CPU_ID_NEOVERSEN1_P(ci->ci_id.ac_midr) &&
343 1.29 ryo __SHIFTOUT(ctr_el0_cpu, CTR_EL0_DIC) == 1)
344 1.29 ryo ctr_el0_cpu &= ~CTR_EL0_DIC;
345 1.29 ryo
346 1.28 ryo if (cii == 0) {
347 1.28 ryo ctr_el0_usr = ctr_el0_cpu;
348 1.28 ryo continue;
349 1.28 ryo }
350 1.28 ryo
351 1.28 ryo /* keep minimum cache line size, and worst DIC/IDC */
352 1.28 ryo ctr_el0_usr &= (ctr_el0_cpu & CTR_EL0_DIC) | ~CTR_EL0_DIC;
353 1.28 ryo ctr_el0_usr &= (ctr_el0_cpu & CTR_EL0_IDC) | ~CTR_EL0_IDC;
354 1.28 ryo if (__SHIFTOUT(ctr_el0_cpu, CTR_EL0_DMIN_LINE) <
355 1.28 ryo __SHIFTOUT(ctr_el0_usr, CTR_EL0_DMIN_LINE)) {
356 1.28 ryo ctr_el0_usr &= ~CTR_EL0_DMIN_LINE;
357 1.28 ryo ctr_el0_usr |= ctr_el0_cpu & CTR_EL0_DMIN_LINE;
358 1.28 ryo }
359 1.28 ryo if ((ctr_el0_cpu & CTR_EL0_DIC) == 0 &&
360 1.28 ryo (__SHIFTOUT(ctr_el0_cpu, CTR_EL0_IMIN_LINE) <
361 1.28 ryo __SHIFTOUT(ctr_el0_usr, CTR_EL0_IMIN_LINE))) {
362 1.28 ryo ctr_el0_usr &= ~CTR_EL0_IMIN_LINE;
363 1.28 ryo ctr_el0_usr |= ctr_el0_cpu & CTR_EL0_IMIN_LINE;
364 1.28 ryo }
365 1.28 ryo }
366 1.28 ryo
367 1.28 ryo where = xc_broadcast(0,
368 1.28 ryo (xcfunc_t)configure_cpu_traps0, NULL, NULL);
369 1.28 ryo xc_wait(where);
370 1.28 ryo }
371 1.28 ryo
372 1.28 ryo static enum emul_arm_result
373 1.28 ryo emul_aarch64_insn(struct trapframe *tf)
374 1.28 ryo {
375 1.28 ryo uint32_t insn;
376 1.28 ryo
377 1.28 ryo if (ufetch_32((uint32_t *)tf->tf_pc, &insn))
378 1.28 ryo return EMUL_ARM_FAULT;
379 1.28 ryo
380 1.28 ryo if ((insn & 0xffffffe0) == 0xd53b0020) {
381 1.28 ryo /* mrs x?,ctr_el0 */
382 1.28 ryo unsigned int Xt = insn & 31;
383 1.28 ryo if (Xt != 31) { /* !xzr */
384 1.28 ryo uint64_t ctr_el0 = reg_ctr_el0_read();
385 1.28 ryo ctr_el0 &= ~CTR_EL0_USR_MASK;
386 1.28 ryo ctr_el0 |= (ctr_el0_usr & CTR_EL0_USR_MASK);
387 1.28 ryo tf->tf_reg[Xt] = ctr_el0;
388 1.28 ryo }
389 1.28 ryo curcpu()->ci_uct_trap.ev_count++;
390 1.28 ryo
391 1.28 ryo } else {
392 1.28 ryo return EMUL_ARM_UNKNOWN;
393 1.28 ryo }
394 1.28 ryo
395 1.28 ryo tf->tf_pc += 4;
396 1.28 ryo return EMUL_ARM_SUCCESS;
397 1.28 ryo }
398 1.28 ryo
399 1.3 nisimura void
400 1.4 ryo trap_el0_sync(struct trapframe *tf)
401 1.3 nisimura {
402 1.4 ryo struct lwp * const l = curlwp;
403 1.4 ryo const uint32_t esr = tf->tf_esr;
404 1.4 ryo const uint32_t eclass = __SHIFTOUT(esr, ESR_EC); /* exception class */
405 1.4 ryo
406 1.14 ryo /* disable trace */
407 1.14 ryo reg_mdscr_el1_write(reg_mdscr_el1_read() & ~MDSCR_SS);
408 1.4 ryo /* enable traps and interrupts */
409 1.4 ryo daif_enable(DAIF_D|DAIF_A|DAIF_I|DAIF_F);
410 1.4 ryo
411 1.4 ryo switch (eclass) {
412 1.4 ryo case ESR_EC_INSN_ABT_EL0:
413 1.4 ryo case ESR_EC_DATA_ABT_EL0:
414 1.6 christos data_abort_handler(tf, eclass);
415 1.4 ryo userret(l);
416 1.4 ryo break;
417 1.4 ryo
418 1.4 ryo case ESR_EC_SVC_A64:
419 1.4 ryo (*l->l_proc->p_md.md_syscall)(tf);
420 1.4 ryo break;
421 1.4 ryo case ESR_EC_FP_ACCESS:
422 1.4 ryo fpu_load(l);
423 1.4 ryo userret(l);
424 1.4 ryo break;
425 1.4 ryo case ESR_EC_FP_TRAP_A64:
426 1.4 ryo do_trapsignal(l, SIGFPE, FPE_FLTUND, NULL, esr); /* XXX */
427 1.4 ryo userret(l);
428 1.4 ryo break;
429 1.4 ryo
430 1.4 ryo case ESR_EC_PC_ALIGNMENT:
431 1.5 christos do_trapsignal(l, SIGBUS, BUS_ADRALN, (void *)tf->tf_pc, esr);
432 1.4 ryo userret(l);
433 1.4 ryo break;
434 1.4 ryo case ESR_EC_SP_ALIGNMENT:
435 1.5 christos do_trapsignal(l, SIGBUS, BUS_ADRALN, (void *)tf->tf_sp, esr);
436 1.4 ryo userret(l);
437 1.4 ryo break;
438 1.4 ryo
439 1.4 ryo case ESR_EC_BKPT_INSN_A64:
440 1.4 ryo case ESR_EC_BRKPNT_EL0:
441 1.4 ryo case ESR_EC_WTCHPNT_EL0:
442 1.5 christos do_trapsignal(l, SIGTRAP, TRAP_BRKPT, (void *)tf->tf_pc, esr);
443 1.4 ryo userret(l);
444 1.4 ryo break;
445 1.14 ryo case ESR_EC_SW_STEP_EL0:
446 1.14 ryo /* disable trace, and send trace trap */
447 1.14 ryo tf->tf_spsr &= ~SPSR_SS;
448 1.14 ryo do_trapsignal(l, SIGTRAP, TRAP_TRACE, (void *)tf->tf_pc, esr);
449 1.14 ryo userret(l);
450 1.14 ryo break;
451 1.4 ryo
452 1.28 ryo case ESR_EC_SYS_REG:
453 1.28 ryo switch (emul_aarch64_insn(tf)) {
454 1.28 ryo case EMUL_ARM_SUCCESS:
455 1.28 ryo break;
456 1.28 ryo case EMUL_ARM_UNKNOWN:
457 1.28 ryo goto unknown;
458 1.28 ryo case EMUL_ARM_FAULT:
459 1.28 ryo do_trapsignal(l, SIGSEGV, SEGV_MAPERR,
460 1.28 ryo (void *)tf->tf_pc, esr);
461 1.28 ryo break;
462 1.28 ryo }
463 1.28 ryo userret(l);
464 1.28 ryo break;
465 1.28 ryo
466 1.4 ryo default:
467 1.4 ryo case ESR_EC_UNKNOWN:
468 1.28 ryo unknown:
469 1.8 ryo #ifdef DDB
470 1.8 ryo if (sigill_debug) {
471 1.8 ryo /* show illegal instruction */
472 1.11 ryo printf("TRAP: pid %d (%s), uid %d: %s:"
473 1.11 ryo " esr=0x%lx: pc=0x%lx: %s\n",
474 1.8 ryo curlwp->l_proc->p_pid, curlwp->l_proc->p_comm,
475 1.8 ryo l->l_cred ? kauth_cred_geteuid(l->l_cred) : -1,
476 1.11 ryo eclass_trapname(eclass), tf->tf_esr, tf->tf_pc,
477 1.11 ryo strdisasm(tf->tf_pc));
478 1.8 ryo }
479 1.8 ryo #endif
480 1.4 ryo /* illegal or not implemented instruction */
481 1.5 christos do_trapsignal(l, SIGILL, ILL_ILLTRP, (void *)tf->tf_pc, esr);
482 1.4 ryo userret(l);
483 1.4 ryo break;
484 1.4 ryo }
485 1.3 nisimura }
486 1.3 nisimura
487 1.4 ryo void
488 1.4 ryo interrupt(struct trapframe *tf)
489 1.4 ryo {
490 1.4 ryo struct cpu_info * const ci = curcpu();
491 1.2 nisimura
492 1.12 ryo #ifdef STACKCHECKS
493 1.12 ryo struct lwp *l = curlwp;
494 1.12 ryo void *sp = (void *)reg_sp_read();
495 1.12 ryo if (l->l_addr >= sp) {
496 1.12 ryo panic("lwp/interrupt stack overflow detected."
497 1.12 ryo " lwp=%p, sp=%p, l_addr=%p", l, sp, l->l_addr);
498 1.12 ryo }
499 1.12 ryo #endif
500 1.12 ryo
501 1.14 ryo /* disable trace */
502 1.14 ryo reg_mdscr_el1_write(reg_mdscr_el1_read() & ~MDSCR_SS);
503 1.14 ryo
504 1.4 ryo /* enable traps */
505 1.4 ryo daif_enable(DAIF_D|DAIF_A);
506 1.2 nisimura
507 1.4 ryo ci->ci_intr_depth++;
508 1.4 ryo ARM_IRQ_HANDLER(tf);
509 1.4 ryo ci->ci_intr_depth--;
510 1.2 nisimura
511 1.4 ryo cpu_dosoftints();
512 1.4 ryo }
513 1.2 nisimura
514 1.21 rin #ifdef COMPAT_NETBSD32
515 1.21 rin
516 1.21 rin /*
517 1.21 rin * 32-bit length Thumb instruction. See ARMv7 DDI0406A A6.3.
518 1.21 rin */
519 1.21 rin #define THUMB_32BIT(hi) (((hi) & 0xe000) == 0xe000 && ((hi) & 0x1800))
520 1.21 rin
521 1.21 rin static int
522 1.21 rin fetch_arm_insn(struct trapframe *tf, uint32_t *insn)
523 1.21 rin {
524 1.21 rin
525 1.21 rin /* THUMB? */
526 1.21 rin if (tf->tf_spsr & SPSR_A32_T) {
527 1.21 rin uint16_t *pc = (uint16_t *)(tf->tf_pc & ~1UL); /* XXX */
528 1.21 rin uint16_t hi, lo;
529 1.21 rin
530 1.26 rin if (ufetch_16(pc, &hi))
531 1.26 rin return -1;
532 1.26 rin
533 1.21 rin if (!THUMB_32BIT(hi)) {
534 1.21 rin /* 16-bit Thumb instruction */
535 1.21 rin *insn = hi;
536 1.21 rin return 2;
537 1.21 rin }
538 1.21 rin
539 1.26 rin /* 32-bit Thumb instruction */
540 1.26 rin if (ufetch_16(pc + 1, &lo))
541 1.26 rin return -1;
542 1.21 rin
543 1.21 rin *insn = ((uint32_t)hi << 16) | lo;
544 1.21 rin return 4;
545 1.21 rin }
546 1.21 rin
547 1.26 rin if (ufetch_32((uint32_t *)tf->tf_pc, insn))
548 1.26 rin return -1;
549 1.26 rin
550 1.21 rin return 4;
551 1.21 rin }
552 1.21 rin
553 1.26 rin static enum emul_arm_result
554 1.21 rin emul_arm_insn(struct trapframe *tf)
555 1.21 rin {
556 1.21 rin uint32_t insn;
557 1.21 rin int insn_size;
558 1.21 rin
559 1.21 rin insn_size = fetch_arm_insn(tf, &insn);
560 1.21 rin
561 1.21 rin switch (insn_size) {
562 1.21 rin case 2:
563 1.21 rin /* T32-16bit instruction */
564 1.21 rin
565 1.21 rin /* XXX: some T32 IT instruction deprecated should be emulated */
566 1.21 rin break;
567 1.21 rin case 4:
568 1.21 rin /* T32-32bit instruction, or A32 instruction */
569 1.21 rin
570 1.21 rin /*
571 1.21 rin * Emulate ARMv6 instructions with cache operations
572 1.21 rin * register (c7), that can be used in user mode.
573 1.21 rin */
574 1.21 rin switch (insn & 0x0fff0fff) {
575 1.21 rin case 0x0e070f95:
576 1.21 rin /*
577 1.21 rin * mcr p15, 0, <Rd>, c7, c5, 4
578 1.21 rin * (flush prefetch buffer)
579 1.21 rin */
580 1.21 rin __asm __volatile("isb sy" ::: "memory");
581 1.21 rin goto emulated;
582 1.21 rin case 0x0e070f9a:
583 1.21 rin /*
584 1.21 rin * mcr p15, 0, <Rd>, c7, c10, 4
585 1.21 rin * (data synchronization barrier)
586 1.21 rin */
587 1.21 rin __asm __volatile("dsb sy" ::: "memory");
588 1.21 rin goto emulated;
589 1.21 rin case 0x0e070fba:
590 1.21 rin /*
591 1.21 rin * mcr p15, 0, <Rd>, c7, c10, 5
592 1.21 rin * (data memory barrier)
593 1.21 rin */
594 1.21 rin __asm __volatile("dmb sy" ::: "memory");
595 1.21 rin goto emulated;
596 1.21 rin default:
597 1.21 rin break;
598 1.21 rin }
599 1.21 rin break;
600 1.26 rin default:
601 1.26 rin return EMUL_ARM_FAULT;
602 1.21 rin }
603 1.21 rin
604 1.21 rin /* unknown, or unsupported instruction */
605 1.26 rin return EMUL_ARM_UNKNOWN;
606 1.21 rin
607 1.21 rin emulated:
608 1.21 rin tf->tf_pc += insn_size;
609 1.26 rin return EMUL_ARM_SUCCESS;
610 1.21 rin }
611 1.21 rin #endif /* COMPAT_NETBSD32 */
612 1.21 rin
613 1.2 nisimura void
614 1.4 ryo trap_el0_32sync(struct trapframe *tf)
615 1.2 nisimura {
616 1.4 ryo struct lwp * const l = curlwp;
617 1.4 ryo const uint32_t esr = tf->tf_esr;
618 1.4 ryo const uint32_t eclass = __SHIFTOUT(esr, ESR_EC); /* exception class */
619 1.4 ryo
620 1.14 ryo /* disable trace */
621 1.14 ryo reg_mdscr_el1_write(reg_mdscr_el1_read() & ~MDSCR_SS);
622 1.4 ryo /* enable traps and interrupts */
623 1.4 ryo daif_enable(DAIF_D|DAIF_A|DAIF_I|DAIF_F);
624 1.4 ryo
625 1.4 ryo switch (eclass) {
626 1.11 ryo #ifdef COMPAT_NETBSD32
627 1.11 ryo case ESR_EC_INSN_ABT_EL0:
628 1.11 ryo case ESR_EC_DATA_ABT_EL0:
629 1.11 ryo data_abort_handler(tf, eclass);
630 1.11 ryo userret(l);
631 1.11 ryo break;
632 1.11 ryo
633 1.11 ryo case ESR_EC_SVC_A32:
634 1.11 ryo (*l->l_proc->p_md.md_syscall)(tf);
635 1.11 ryo break;
636 1.19 skrll
637 1.4 ryo case ESR_EC_FP_ACCESS:
638 1.4 ryo fpu_load(l);
639 1.4 ryo userret(l);
640 1.4 ryo break;
641 1.19 skrll
642 1.11 ryo case ESR_EC_FP_TRAP_A32:
643 1.11 ryo do_trapsignal(l, SIGFPE, FPE_FLTUND, NULL, esr); /* XXX */
644 1.4 ryo userret(l);
645 1.18 jmcneill break;
646 1.4 ryo
647 1.4 ryo case ESR_EC_PC_ALIGNMENT:
648 1.5 christos do_trapsignal(l, SIGBUS, BUS_ADRALN, (void *)tf->tf_pc, esr);
649 1.4 ryo userret(l);
650 1.4 ryo break;
651 1.19 skrll
652 1.4 ryo case ESR_EC_SP_ALIGNMENT:
653 1.11 ryo do_trapsignal(l, SIGBUS, BUS_ADRALN,
654 1.11 ryo (void *)tf->tf_reg[13], esr); /* sp is r13 on AArch32 */
655 1.4 ryo userret(l);
656 1.4 ryo break;
657 1.4 ryo
658 1.11 ryo case ESR_EC_BKPT_INSN_A32:
659 1.11 ryo do_trapsignal(l, SIGTRAP, TRAP_BRKPT, (void *)tf->tf_pc, esr);
660 1.11 ryo userret(l);
661 1.4 ryo break;
662 1.11 ryo
663 1.21 rin case ESR_EC_UNKNOWN:
664 1.26 rin switch (emul_arm_insn(tf)) {
665 1.26 rin case EMUL_ARM_SUCCESS:
666 1.26 rin break;
667 1.26 rin case EMUL_ARM_UNKNOWN:
668 1.21 rin goto unknown;
669 1.26 rin case EMUL_ARM_FAULT:
670 1.26 rin do_trapsignal(l, SIGSEGV, SEGV_MAPERR,
671 1.26 rin (void *)tf->tf_pc, esr);
672 1.26 rin break;
673 1.26 rin }
674 1.21 rin userret(l);
675 1.21 rin break;
676 1.21 rin
677 1.4 ryo case ESR_EC_CP15_RT:
678 1.4 ryo case ESR_EC_CP15_RRT:
679 1.4 ryo case ESR_EC_CP14_RT:
680 1.4 ryo case ESR_EC_CP14_DT:
681 1.4 ryo case ESR_EC_CP14_RRT:
682 1.21 rin unknown:
683 1.4 ryo #endif /* COMPAT_NETBSD32 */
684 1.4 ryo default:
685 1.11 ryo #ifdef DDB
686 1.11 ryo if (sigill_debug) {
687 1.11 ryo /* show illegal instruction */
688 1.11 ryo printf("TRAP: pid %d (%s), uid %d: %s:"
689 1.11 ryo " esr=0x%lx: pc=0x%lx: %s\n",
690 1.11 ryo curlwp->l_proc->p_pid, curlwp->l_proc->p_comm,
691 1.11 ryo l->l_cred ? kauth_cred_geteuid(l->l_cred) : -1,
692 1.11 ryo eclass_trapname(eclass), tf->tf_esr, tf->tf_pc,
693 1.11 ryo strdisasm_aarch32(tf->tf_pc));
694 1.11 ryo }
695 1.11 ryo #endif
696 1.11 ryo /* illegal or not implemented instruction */
697 1.5 christos do_trapsignal(l, SIGILL, ILL_ILLTRP, (void *)tf->tf_pc, esr);
698 1.4 ryo userret(l);
699 1.4 ryo break;
700 1.4 ryo }
701 1.4 ryo }
702 1.4 ryo
703 1.4 ryo #define bad_trap_panic(trapfunc) \
704 1.4 ryo void \
705 1.4 ryo trapfunc(struct trapframe *tf) \
706 1.4 ryo { \
707 1.4 ryo panic("%s", __func__); \
708 1.4 ryo }
709 1.4 ryo bad_trap_panic(trap_el1t_sync)
710 1.4 ryo bad_trap_panic(trap_el1t_irq)
711 1.4 ryo bad_trap_panic(trap_el1t_fiq)
712 1.4 ryo bad_trap_panic(trap_el1t_error)
713 1.4 ryo bad_trap_panic(trap_el1h_fiq)
714 1.4 ryo bad_trap_panic(trap_el1h_error)
715 1.4 ryo bad_trap_panic(trap_el0_fiq)
716 1.4 ryo bad_trap_panic(trap_el0_error)
717 1.4 ryo bad_trap_panic(trap_el0_32fiq)
718 1.4 ryo bad_trap_panic(trap_el0_32error)
719 1.2 nisimura
720 1.4 ryo void
721 1.4 ryo cpu_jump_onfault(struct trapframe *tf, const struct faultbuf *fb, int val)
722 1.4 ryo {
723 1.2 nisimura tf->tf_reg[19] = fb->fb_reg[FB_X19];
724 1.2 nisimura tf->tf_reg[20] = fb->fb_reg[FB_X20];
725 1.2 nisimura tf->tf_reg[21] = fb->fb_reg[FB_X21];
726 1.2 nisimura tf->tf_reg[22] = fb->fb_reg[FB_X22];
727 1.2 nisimura tf->tf_reg[23] = fb->fb_reg[FB_X23];
728 1.2 nisimura tf->tf_reg[24] = fb->fb_reg[FB_X24];
729 1.2 nisimura tf->tf_reg[25] = fb->fb_reg[FB_X25];
730 1.2 nisimura tf->tf_reg[26] = fb->fb_reg[FB_X26];
731 1.2 nisimura tf->tf_reg[27] = fb->fb_reg[FB_X27];
732 1.2 nisimura tf->tf_reg[28] = fb->fb_reg[FB_X28];
733 1.2 nisimura tf->tf_reg[29] = fb->fb_reg[FB_X29];
734 1.2 nisimura tf->tf_sp = fb->fb_reg[FB_SP];
735 1.4 ryo tf->tf_pc = fb->fb_reg[FB_LR];
736 1.4 ryo tf->tf_reg[0] = val;
737 1.2 nisimura }
738 1.2 nisimura
739 1.6 christos #ifdef TRAP_SIGDEBUG
740 1.6 christos static void
741 1.6 christos frame_dump(const struct trapframe *tf)
742 1.6 christos {
743 1.6 christos const struct reg *r = &tf->tf_regs;
744 1.6 christos
745 1.6 christos printf("trapframe %p\n", tf);
746 1.6 christos for (size_t i = 0; i < __arraycount(r->r_reg); i++) {
747 1.7 christos printf(" r%.2zu %#018" PRIx64 "%c", i, r->r_reg[i],
748 1.6 christos " \n"[i && (i & 1) == 0]);
749 1.6 christos }
750 1.6 christos
751 1.6 christos printf("\n");
752 1.6 christos printf(" sp %#018" PRIx64 " pc %#018" PRIx64 "\n",
753 1.6 christos r->r_sp, r->r_pc);
754 1.6 christos printf(" spsr %#018" PRIx64 " tpidr %#018" PRIx64 "\n",
755 1.6 christos r->r_spsr, r->r_tpidr);
756 1.6 christos printf(" esr %#018" PRIx64 " far %#018" PRIx64 "\n",
757 1.6 christos tf->tf_esr, tf->tf_far);
758 1.6 christos
759 1.6 christos printf("\n");
760 1.6 christos hexdump(printf, "Stack dump", tf, 256);
761 1.6 christos }
762 1.6 christos
763 1.6 christos static void
764 1.6 christos sigdebug(const struct trapframe *tf, const ksiginfo_t *ksi)
765 1.6 christos {
766 1.6 christos struct lwp *l = curlwp;
767 1.6 christos struct proc *p = l->l_proc;
768 1.6 christos const uint32_t eclass = __SHIFTOUT(ksi->ksi_trap, ESR_EC);
769 1.6 christos
770 1.6 christos printf("pid %d.%d (%s): signal %d (trap %#x) "
771 1.6 christos "@pc %#" PRIx64 ", addr %p, error=%s\n",
772 1.6 christos p->p_pid, l->l_lid, p->p_comm, ksi->ksi_signo, ksi->ksi_trap,
773 1.6 christos tf->tf_regs.r_pc, ksi->ksi_addr, eclass_trapname(eclass));
774 1.6 christos frame_dump(tf);
775 1.6 christos }
776 1.6 christos #endif
777 1.6 christos
778 1.6 christos void do_trapsignal1(
779 1.6 christos #ifdef TRAP_SIGDEBUG
780 1.6 christos const char *func,
781 1.6 christos size_t line,
782 1.6 christos struct trapframe *tf,
783 1.6 christos #endif
784 1.6 christos struct lwp *l, int signo, int code, void *addr, int trap)
785 1.6 christos {
786 1.6 christos ksiginfo_t ksi;
787 1.6 christos
788 1.6 christos KSI_INIT_TRAP(&ksi);
789 1.6 christos ksi.ksi_signo = signo;
790 1.6 christos ksi.ksi_code = code;
791 1.6 christos ksi.ksi_addr = addr;
792 1.6 christos ksi.ksi_trap = trap;
793 1.6 christos #ifdef TRAP_SIGDEBUG
794 1.6 christos printf("%s, %zu: ", func, line);
795 1.6 christos sigdebug(tf, &ksi);
796 1.6 christos #endif
797 1.6 christos (*l->l_proc->p_emul->e_trapsignal)(l, &ksi);
798 1.6 christos }
799 1.23 ad
800 1.23 ad bool
801 1.23 ad cpu_intr_p(void)
802 1.23 ad {
803 1.23 ad uint64_t ncsw;
804 1.23 ad int idepth;
805 1.23 ad lwp_t *l;
806 1.23 ad
807 1.23 ad #ifdef __HAVE_PIC_FAST_SOFTINTS
808 1.23 ad /* XXX Copied from cpu.h. Looks incomplete - needs fixing. */
809 1.23 ad if (ci->ci_cpl < IPL_VM)
810 1.23 ad return false;
811 1.23 ad #endif
812 1.23 ad
813 1.23 ad l = curlwp;
814 1.23 ad if (__predict_false(l->l_cpu == NULL)) {
815 1.23 ad KASSERT(l == &lwp0);
816 1.23 ad return false;
817 1.23 ad }
818 1.23 ad do {
819 1.23 ad ncsw = l->l_ncsw;
820 1.23 ad __insn_barrier();
821 1.24 skrll idepth = l->l_cpu->ci_intr_depth;
822 1.23 ad __insn_barrier();
823 1.23 ad } while (__predict_false(ncsw != l->l_ncsw));
824 1.23 ad
825 1.23 ad return idepth > 0;
826 1.23 ad }
827