Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.41
      1  1.41     skrll /* $NetBSD: cpu.h,v 1.41 2021/10/26 06:02:00 skrll Exp $ */
      2   1.1      matt 
      3   1.1      matt /*-
      4  1.26     skrll  * Copyright (c) 2014, 2020 The NetBSD Foundation, Inc.
      5   1.1      matt  * All rights reserved.
      6   1.1      matt  *
      7   1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1      matt  * by Matt Thomas of 3am Software Foundry.
      9   1.1      matt  *
     10   1.1      matt  * Redistribution and use in source and binary forms, with or without
     11   1.1      matt  * modification, are permitted provided that the following conditions
     12   1.1      matt  * are met:
     13   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     14   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     15   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     17   1.1      matt  *    documentation and/or other materials provided with the distribution.
     18   1.1      matt  *
     19   1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1      matt  */
     31   1.1      matt 
     32   1.1      matt #ifndef _AARCH64_CPU_H_
     33   1.1      matt #define _AARCH64_CPU_H_
     34   1.1      matt 
     35  1.21     skrll #include <arm/cpu.h>
     36  1.21     skrll 
     37   1.1      matt #ifdef __aarch64__
     38   1.1      matt 
     39   1.2       ryo #ifdef _KERNEL_OPT
     40  1.38       ryo #include "opt_gprof.h"
     41   1.2       ryo #include "opt_multiprocessor.h"
     42   1.2       ryo #endif
     43   1.2       ryo 
     44   1.7       ryo #include <sys/param.h>
     45   1.7       ryo 
     46   1.1      matt #if defined(_KERNEL) || defined(_KMEMUSER)
     47   1.2       ryo #include <sys/evcnt.h>
     48  1.11       mrg 
     49  1.35     skrll #include <aarch64/armreg.h>
     50   1.2       ryo #include <aarch64/frame.h>
     51   1.2       ryo 
     52   1.1      matt struct clockframe {
     53   1.2       ryo 	struct trapframe cf_tf;
     54   1.1      matt };
     55   1.1      matt 
     56   1.2       ryo /* (spsr & 15) == SPSR_M_EL0T(64bit,0) or USER(32bit,0) */
     57   1.2       ryo #define CLKF_USERMODE(cf)	((((cf)->cf_tf.tf_spsr) & 0x0f) == 0)
     58   1.2       ryo #define CLKF_PC(cf)		((cf)->cf_tf.tf_pc)
     59   1.2       ryo #define CLKF_INTR(cf)		((void)(cf), curcpu()->ci_intr_depth > 1)
     60   1.1      matt 
     61  1.12     skrll /*
     62  1.12     skrll  * LWP_PC: Find out the program counter for the given lwp.
     63  1.12     skrll  */
     64  1.12     skrll #define LWP_PC(l)		((l)->l_md.md_utf->tf_pc)
     65  1.12     skrll 
     66   1.1      matt #include <sys/cpu_data.h>
     67   1.1      matt #include <sys/device_if.h>
     68   1.1      matt #include <sys/intr.h>
     69   1.1      matt 
     70  1.13       ryo struct aarch64_cpufuncs {
     71  1.13       ryo 	void (*cf_set_ttbr0)(uint64_t);
     72  1.24       ryo 	void (*cf_icache_sync_range)(vaddr_t, vsize_t);
     73  1.13       ryo };
     74  1.13       ryo 
     75   1.1      matt struct cpu_info {
     76   1.1      matt 	struct cpu_data ci_data;
     77   1.1      matt 	device_t ci_dev;
     78   1.1      matt 	cpuid_t ci_cpuid;
     79  1.26     skrll 
     80  1.26     skrll 	/*
     81  1.26     skrll 	 * the following are in their own cache line, as they are stored to
     82  1.26     skrll 	 * regularly by remote CPUs; when they were mixed with other fields
     83  1.26     skrll 	 * we observed frequent cache misses.
     84  1.26     skrll 	 */
     85  1.26     skrll 	int ci_want_resched __aligned(COHERENCY_UNIT);
     86  1.26     skrll 	/* XXX pending IPIs? */
     87  1.26     skrll 
     88  1.26     skrll 	/*
     89  1.26     skrll 	 * this is stored frequently, and is fetched by remote CPUs.
     90  1.26     skrll 	 */
     91  1.26     skrll 	struct lwp *ci_curlwp __aligned(COHERENCY_UNIT);
     92  1.16        ad 	struct lwp *ci_onproc;
     93  1.26     skrll 
     94  1.26     skrll 	/*
     95  1.26     skrll 	 * largely CPU-private.
     96  1.26     skrll 	 */
     97  1.26     skrll 	struct lwp *ci_softlwps[SOFTINT_COUNT] __aligned(COHERENCY_UNIT);
     98   1.1      matt 
     99   1.1      matt 	uint64_t ci_lastintr;
    100   1.1      matt 
    101   1.1      matt 	int ci_mtx_oldspl;
    102   1.1      matt 	int ci_mtx_count;
    103   1.1      matt 
    104  1.32  jmcneill 	int ci_cpl;		/* current processor level (spl) */
    105  1.32  jmcneill 	int ci_hwpl;		/* current hardware priority */
    106   1.2       ryo 	volatile u_int ci_softints;
    107   1.1      matt 	volatile u_int ci_intr_depth;
    108  1.37     skrll 	volatile uint32_t ci_blocked_pics;
    109  1.37     skrll 	volatile uint32_t ci_pending_pics;
    110  1.37     skrll 	volatile uint32_t ci_pending_ipls;
    111  1.39  jmcneill 	void *ci_splx_restart;
    112  1.39  jmcneill 	int ci_splx_savedipl;
    113   1.2       ryo 
    114  1.23  riastrad 	int ci_kfpu_spl;
    115  1.23  riastrad 
    116  1.41     skrll 	/* ASID of current pmap */
    117  1.41     skrll 	tlb_asid_t ci_pmap_asid_cur;
    118  1.40     skrll 
    119   1.2       ryo 	/* event counters */
    120   1.2       ryo 	struct evcnt ci_vfp_use;
    121   1.2       ryo 	struct evcnt ci_vfp_reuse;
    122   1.2       ryo 	struct evcnt ci_vfp_save;
    123   1.2       ryo 	struct evcnt ci_vfp_release;
    124  1.25       ryo 	struct evcnt ci_uct_trap;
    125  1.29  jmcneill 	struct evcnt ci_intr_preempt;
    126   1.6  jmcneill 
    127  1.18       mrg 	/* FDT or similar supplied "cpu capacity" */
    128  1.18       mrg 	uint32_t ci_capacity_dmips_mhz;
    129  1.18       mrg 
    130   1.6  jmcneill 	/* interrupt controller */
    131   1.6  jmcneill 	u_int ci_gic_redist;	/* GICv3 redistributor index */
    132   1.6  jmcneill 	uint64_t ci_gic_sgir;	/* GICv3 SGIR target */
    133   1.7       ryo 
    134   1.9  jmcneill 	/* ACPI */
    135  1.30  jmcneill 	uint32_t ci_acpiid;	/* ACPI Processor Unique ID */
    136   1.9  jmcneill 
    137  1.11       mrg 	struct aarch64_sysctl_cpu_id ci_id;
    138   1.7       ryo 
    139   1.7       ryo 	struct aarch64_cache_info *ci_cacheinfo;
    140  1.13       ryo 	struct aarch64_cpufuncs ci_cpufuncs;
    141   1.7       ryo 
    142  1.38       ryo #if defined(GPROF) && defined(MULTIPROCESSOR)
    143  1.38       ryo 	struct gmonparam *ci_gmon;	/* MI per-cpu GPROF */
    144  1.38       ryo #endif
    145   1.7       ryo } __aligned(COHERENCY_UNIT);
    146   1.1      matt 
    147  1.22  christos #ifdef _KERNEL
    148  1.26     skrll static inline struct lwp * __attribute__ ((const))
    149  1.26     skrll aarch64_curlwp(void)
    150   1.1      matt {
    151  1.26     skrll 	struct lwp *l;
    152  1.26     skrll 	__asm("mrs %0, tpidr_el1" : "=r"(l));
    153  1.26     skrll 	return l;
    154   1.1      matt }
    155   1.1      matt 
    156  1.26     skrll /* forward declaration; defined in sys/lwp.h. */
    157  1.26     skrll static __inline struct cpu_info *lwp_getcpu(struct lwp *);
    158  1.26     skrll 
    159  1.26     skrll #define	curcpu()		(lwp_getcpu(aarch64_curlwp()))
    160  1.26     skrll #define	setsoftast(ci)		(cpu_signotify((ci)->ci_onproc))
    161  1.26     skrll #undef curlwp
    162  1.26     skrll #define	curlwp			(aarch64_curlwp())
    163  1.10     skrll 
    164  1.26     skrll void	cpu_signotify(struct lwp *l);
    165  1.21     skrll void	cpu_need_proftick(struct lwp *l);
    166  1.21     skrll 
    167  1.21     skrll void	cpu_hatch(struct cpu_info *);
    168   1.2       ryo 
    169   1.2       ryo extern struct cpu_info *cpu_info[];
    170  1.21     skrll extern struct cpu_info cpu_info_store[];
    171   1.1      matt 
    172  1.28       ryo #define CPU_INFO_ITERATOR	int
    173  1.20  riastrad #if defined(MULTIPROCESSOR) || defined(_MODULE)
    174   1.2       ryo #define cpu_number()		(curcpu()->ci_index)
    175   1.2       ryo #define CPU_IS_PRIMARY(ci)	((ci)->ci_index == 0)
    176   1.3       ryo #define CPU_INFO_FOREACH(cii, ci)					\
    177   1.3       ryo 	cii = 0, ci = cpu_info[0];					\
    178   1.3       ryo 	cii < (ncpu ? ncpu : 1) && (ci = cpu_info[cii]) != NULL;	\
    179   1.2       ryo 	cii++
    180   1.2       ryo #else /* MULTIPROCESSOR */
    181   1.2       ryo #define cpu_number()		0
    182   1.2       ryo #define CPU_IS_PRIMARY(ci)	true
    183   1.3       ryo #define CPU_INFO_FOREACH(cii, ci)					\
    184   1.2       ryo 	cii = 0, __USE(cii), ci = curcpu(); ci != NULL; ci = NULL
    185   1.2       ryo #endif /* MULTIPROCESSOR */
    186   1.1      matt 
    187  1.26     skrll #define	LWP0_CPU_INFO	(&cpu_info_store[0])
    188   1.1      matt 
    189  1.33  jmcneill #define	__HAVE_CPU_DOSOFTINTS_CI
    190  1.33  jmcneill 
    191   1.1      matt static inline void
    192  1.33  jmcneill cpu_dosoftints_ci(struct cpu_info *ci)
    193   1.1      matt {
    194   1.2       ryo #if defined(__HAVE_FAST_SOFTINTS) && !defined(__HAVE_PIC_FAST_SOFTINTS)
    195   1.2       ryo 	void dosoftints(void);
    196   1.2       ryo 
    197  1.33  jmcneill 	if (ci->ci_intr_depth == 0 && (ci->ci_softints >> ci->ci_cpl) > 0) {
    198   1.2       ryo 		dosoftints();
    199  1.33  jmcneill 	}
    200  1.33  jmcneill #endif
    201  1.33  jmcneill }
    202  1.33  jmcneill 
    203  1.33  jmcneill static inline void
    204  1.33  jmcneill cpu_dosoftints(void)
    205  1.33  jmcneill {
    206  1.33  jmcneill #if defined(__HAVE_FAST_SOFTINTS) && !defined(__HAVE_PIC_FAST_SOFTINTS)
    207  1.33  jmcneill 	cpu_dosoftints_ci(curcpu());
    208   1.2       ryo #endif
    209   1.1      matt }
    210   1.1      matt 
    211  1.33  jmcneill 
    212  1.22  christos #endif /* _KERNEL */
    213  1.22  christos 
    214   1.1      matt #endif /* _KERNEL || _KMEMUSER */
    215   1.1      matt 
    216   1.1      matt #endif
    217   1.1      matt 
    218   1.1      matt #endif /* _AARCH64_CPU_H_ */
    219