cpu.h revision 1.42 1 /* $NetBSD: cpu.h,v 1.42 2021/10/31 08:21:24 skrll Exp $ */
2
3 /*-
4 * Copyright (c) 2014, 2020 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Matt Thomas of 3am Software Foundry.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 *
19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 #ifndef _AARCH64_CPU_H_
33 #define _AARCH64_CPU_H_
34
35 #include <arm/cpu.h>
36
37 #ifdef __aarch64__
38
39 #ifdef _KERNEL_OPT
40 #include "opt_gprof.h"
41 #include "opt_multiprocessor.h"
42 #endif
43
44 #include <sys/param.h>
45
46 #if defined(_KERNEL) || defined(_KMEMUSER)
47 #include <sys/evcnt.h>
48
49 #include <aarch64/armreg.h>
50 #include <aarch64/frame.h>
51
52 struct clockframe {
53 struct trapframe cf_tf;
54 };
55
56 /* (spsr & 15) == SPSR_M_EL0T(64bit,0) or USER(32bit,0) */
57 #define CLKF_USERMODE(cf) ((((cf)->cf_tf.tf_spsr) & 0x0f) == 0)
58 #define CLKF_PC(cf) ((cf)->cf_tf.tf_pc)
59 #define CLKF_INTR(cf) ((void)(cf), curcpu()->ci_intr_depth > 1)
60
61 /*
62 * LWP_PC: Find out the program counter for the given lwp.
63 */
64 #define LWP_PC(l) ((l)->l_md.md_utf->tf_pc)
65
66 #include <sys/cpu_data.h>
67 #include <sys/device_if.h>
68 #include <sys/intr.h>
69
70 struct aarch64_cpufuncs {
71 void (*cf_set_ttbr0)(uint64_t);
72 void (*cf_icache_sync_range)(vaddr_t, vsize_t);
73 };
74
75 struct cpu_info {
76 struct cpu_data ci_data;
77 device_t ci_dev;
78 cpuid_t ci_cpuid;
79
80 /*
81 * the following are in their own cache line, as they are stored to
82 * regularly by remote CPUs; when they were mixed with other fields
83 * we observed frequent cache misses.
84 */
85 int ci_want_resched __aligned(COHERENCY_UNIT);
86 /* XXX pending IPIs? */
87
88 /*
89 * this is stored frequently, and is fetched by remote CPUs.
90 */
91 struct lwp *ci_curlwp __aligned(COHERENCY_UNIT);
92 struct lwp *ci_onproc;
93
94 /*
95 * largely CPU-private.
96 */
97 struct lwp *ci_softlwps[SOFTINT_COUNT] __aligned(COHERENCY_UNIT);
98
99 uint64_t ci_lastintr;
100
101 int ci_mtx_oldspl;
102 int ci_mtx_count;
103
104 int ci_cpl; /* current processor level (spl) */
105 int ci_hwpl; /* current hardware priority */
106 volatile u_int ci_softints;
107 volatile u_int ci_intr_depth;
108 volatile uint32_t ci_blocked_pics;
109 volatile uint32_t ci_pending_pics;
110 volatile uint32_t ci_pending_ipls;
111 void *ci_splx_restart;
112 int ci_splx_savedipl;
113
114 int ci_kfpu_spl;
115
116 /* ASID of current pmap */
117 tlb_asid_t ci_pmap_asid_cur;
118
119 /* event counters */
120 struct evcnt ci_vfp_use;
121 struct evcnt ci_vfp_reuse;
122 struct evcnt ci_vfp_save;
123 struct evcnt ci_vfp_release;
124 struct evcnt ci_uct_trap;
125 struct evcnt ci_intr_preempt;
126
127 /* FDT or similar supplied "cpu capacity" */
128 uint32_t ci_capacity_dmips_mhz;
129
130 /* interrupt controller */
131 u_int ci_gic_redist; /* GICv3 redistributor index */
132 uint64_t ci_gic_sgir; /* GICv3 SGIR target */
133
134 /* ACPI */
135 uint32_t ci_acpiid; /* ACPI Processor Unique ID */
136
137 /* sysctl(9) exposed system registers */
138 struct aarch64_sysctl_cpu_id ci_id;
139
140 /* cache information and function pointers */
141 struct aarch64_cache_info *ci_cacheinfo;
142 struct aarch64_cpufuncs ci_cpufuncs;
143
144 #if defined(GPROF) && defined(MULTIPROCESSOR)
145 struct gmonparam *ci_gmon; /* MI per-cpu GPROF */
146 #endif
147 } __aligned(COHERENCY_UNIT);
148
149 #ifdef _KERNEL
150 static inline struct lwp * __attribute__ ((const))
151 aarch64_curlwp(void)
152 {
153 struct lwp *l;
154 __asm("mrs %0, tpidr_el1" : "=r"(l));
155 return l;
156 }
157
158 /* forward declaration; defined in sys/lwp.h. */
159 static __inline struct cpu_info *lwp_getcpu(struct lwp *);
160
161 #define curcpu() (lwp_getcpu(aarch64_curlwp()))
162 #define setsoftast(ci) (cpu_signotify((ci)->ci_onproc))
163 #undef curlwp
164 #define curlwp (aarch64_curlwp())
165
166 void cpu_signotify(struct lwp *l);
167 void cpu_need_proftick(struct lwp *l);
168
169 void cpu_hatch(struct cpu_info *);
170
171 extern struct cpu_info *cpu_info[];
172 extern struct cpu_info cpu_info_store[];
173
174 #define CPU_INFO_ITERATOR int
175 #if defined(MULTIPROCESSOR) || defined(_MODULE)
176 #define cpu_number() (curcpu()->ci_index)
177 #define CPU_IS_PRIMARY(ci) ((ci)->ci_index == 0)
178 #define CPU_INFO_FOREACH(cii, ci) \
179 cii = 0, ci = cpu_info[0]; \
180 cii < (ncpu ? ncpu : 1) && (ci = cpu_info[cii]) != NULL; \
181 cii++
182 #else /* MULTIPROCESSOR */
183 #define cpu_number() 0
184 #define CPU_IS_PRIMARY(ci) true
185 #define CPU_INFO_FOREACH(cii, ci) \
186 cii = 0, __USE(cii), ci = curcpu(); ci != NULL; ci = NULL
187 #endif /* MULTIPROCESSOR */
188
189 #define LWP0_CPU_INFO (&cpu_info_store[0])
190
191 #define __HAVE_CPU_DOSOFTINTS_CI
192
193 static inline void
194 cpu_dosoftints_ci(struct cpu_info *ci)
195 {
196 #if defined(__HAVE_FAST_SOFTINTS) && !defined(__HAVE_PIC_FAST_SOFTINTS)
197 void dosoftints(void);
198
199 if (ci->ci_intr_depth == 0 && (ci->ci_softints >> ci->ci_cpl) > 0) {
200 dosoftints();
201 }
202 #endif
203 }
204
205 static inline void
206 cpu_dosoftints(void)
207 {
208 #if defined(__HAVE_FAST_SOFTINTS) && !defined(__HAVE_PIC_FAST_SOFTINTS)
209 cpu_dosoftints_ci(curcpu());
210 #endif
211 }
212
213
214 #endif /* _KERNEL */
215
216 #endif /* _KERNEL || _KMEMUSER */
217
218 #endif
219
220 #endif /* _AARCH64_CPU_H_ */
221