Home | History | Annotate | Line # | Download | only in include
cpufunc.h revision 1.27
      1  1.27   msaitoh /*	$NetBSD: cpufunc.h,v 1.27 2024/02/07 04:20:26 msaitoh Exp $	*/
      2   1.1       ryo 
      3   1.1       ryo /*
      4  1.27   msaitoh  * Copyright (c) 2017 Ryo Shimizu
      5   1.1       ryo  * All rights reserved.
      6   1.1       ryo  *
      7   1.1       ryo  * Redistribution and use in source and binary forms, with or without
      8   1.1       ryo  * modification, are permitted provided that the following conditions
      9   1.1       ryo  * are met:
     10   1.1       ryo  * 1. Redistributions of source code must retain the above copyright
     11   1.1       ryo  *    notice, this list of conditions and the following disclaimer.
     12   1.1       ryo  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1       ryo  *    notice, this list of conditions and the following disclaimer in the
     14   1.1       ryo  *    documentation and/or other materials provided with the distribution.
     15   1.1       ryo  *
     16   1.1       ryo  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     17   1.1       ryo  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     18   1.1       ryo  * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     19   1.1       ryo  * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
     20   1.1       ryo  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     21   1.1       ryo  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     22   1.1       ryo  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     23   1.1       ryo  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     24   1.1       ryo  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     25   1.1       ryo  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26   1.1       ryo  * POSSIBILITY OF SUCH DAMAGE.
     27   1.1       ryo  */
     28   1.1       ryo 
     29   1.1       ryo #ifndef _AARCH64_CPUFUNC_H_
     30   1.1       ryo #define _AARCH64_CPUFUNC_H_
     31   1.1       ryo 
     32   1.1       ryo #ifdef _KERNEL
     33   1.1       ryo 
     34   1.1       ryo #include <arm/armreg.h>
     35   1.4     alnsn #include <sys/device_if.h>
     36   1.1       ryo 
     37  1.24  riastrad #include <sys/cpu.h>
     38   1.1       ryo 
     39  1.26     skrll #include <uvm/uvm_extern.h>
     40  1.26     skrll #include <uvm/pmap/pmap_devmap.h>
     41  1.26     skrll 
     42   1.1       ryo extern u_int aarch64_cache_vindexsize;	/* cachesize/way (VIVT/VIPT) */
     43   1.1       ryo extern u_int aarch64_cache_prefer_mask;
     44   1.1       ryo extern u_int cputype;			/* compat arm */
     45   1.1       ryo 
     46  1.20       ryo extern int aarch64_bti_enabled;
     47  1.23       ryo extern int aarch64_hafdbs_enabled;
     48  1.17      maxv extern int aarch64_pan_enabled;
     49  1.12      maxv extern int aarch64_pac_enabled;
     50  1.12      maxv 
     51  1.23       ryo void aarch64_hafdbs_init(int);
     52  1.17      maxv void aarch64_pan_init(int);
     53  1.14       ryo int aarch64_pac_init(int);
     54  1.12      maxv 
     55   1.5       ryo int set_cpufuncs(void);
     56  1.22     skrll int aarch64_setcpufuncs(struct cpu_info *);
     57  1.22     skrll void aarch64_getcacheinfo(struct cpu_info *);
     58  1.22     skrll void aarch64_parsecacheinfo(struct cpu_info *);
     59  1.22     skrll void aarch64_printcacheinfo(device_t, struct cpu_info *);
     60   1.1       ryo 
     61   1.1       ryo void aarch64_dcache_wbinv_all(void);
     62   1.1       ryo void aarch64_dcache_inv_all(void);
     63   1.1       ryo void aarch64_dcache_wb_all(void);
     64   1.1       ryo void aarch64_icache_inv_all(void);
     65   1.1       ryo 
     66   1.1       ryo /* cache op in cpufunc_asm_armv8.S */
     67   1.1       ryo void aarch64_nullop(void);
     68   1.1       ryo uint32_t aarch64_cpuid(void);
     69   1.1       ryo void aarch64_icache_sync_range(vaddr_t, vsize_t);
     70  1.16       ryo void aarch64_icache_inv_range(vaddr_t, vsize_t);
     71  1.16       ryo void aarch64_icache_barrier_range(vaddr_t, vsize_t);
     72   1.1       ryo void aarch64_idcache_wbinv_range(vaddr_t, vsize_t);
     73   1.1       ryo void aarch64_dcache_wbinv_range(vaddr_t, vsize_t);
     74   1.1       ryo void aarch64_dcache_inv_range(vaddr_t, vsize_t);
     75   1.1       ryo void aarch64_dcache_wb_range(vaddr_t, vsize_t);
     76   1.2       ryo void aarch64_icache_inv_all(void);
     77   1.1       ryo void aarch64_drain_writebuf(void);
     78   1.1       ryo 
     79   1.1       ryo /* tlb op in cpufunc_asm_armv8.S */
     80   1.5       ryo #define cpu_set_ttbr0(t)		curcpu()->ci_cpufuncs.cf_set_ttbr0((t))
     81   1.1       ryo void aarch64_set_ttbr0(uint64_t);
     82   1.5       ryo void aarch64_set_ttbr0_thunderx(uint64_t);
     83   1.1       ryo void aarch64_tlbi_all(void);			/* all ASID, all VA */
     84   1.1       ryo void aarch64_tlbi_by_asid(int);			/*  an ASID, all VA */
     85   1.1       ryo void aarch64_tlbi_by_va(vaddr_t);		/* all ASID, a VA */
     86   1.1       ryo void aarch64_tlbi_by_va_ll(vaddr_t);		/* all ASID, a VA, lastlevel */
     87   1.1       ryo void aarch64_tlbi_by_asid_va(int, vaddr_t);	/*  an ASID, a VA */
     88   1.1       ryo void aarch64_tlbi_by_asid_va_ll(int, vaddr_t);	/*  an ASID, a VA, lastlevel */
     89   1.1       ryo 
     90   1.1       ryo /* misc */
     91   1.1       ryo #define cpu_idnum()			aarch64_cpuid()
     92   1.1       ryo 
     93   1.1       ryo /* cache op */
     94   1.1       ryo #define cpu_dcache_wbinv_all()		aarch64_dcache_wbinv_all()
     95   1.1       ryo #define cpu_dcache_inv_all()		aarch64_dcache_inv_all()
     96   1.1       ryo #define cpu_dcache_wb_all()		aarch64_dcache_wb_all()
     97   1.1       ryo #define cpu_idcache_wbinv_all()		\
     98   1.1       ryo 	(aarch64_dcache_wbinv_all(), aarch64_icache_inv_all())
     99   1.1       ryo #define cpu_icache_sync_all()		\
    100   1.1       ryo 	(aarch64_dcache_wb_all(), aarch64_icache_inv_all())
    101   1.2       ryo #define cpu_icache_inv_all()		aarch64_icache_inv_all()
    102   1.1       ryo 
    103   1.1       ryo #define cpu_dcache_wbinv_range(v,s)	aarch64_dcache_wbinv_range((v),(s))
    104   1.1       ryo #define cpu_dcache_inv_range(v,s)	aarch64_dcache_inv_range((v),(s))
    105   1.1       ryo #define cpu_dcache_wb_range(v,s)	aarch64_dcache_wb_range((v),(s))
    106   1.1       ryo #define cpu_idcache_wbinv_range(v,s)	aarch64_idcache_wbinv_range((v),(s))
    107  1.16       ryo #define cpu_icache_sync_range(v,s)	\
    108  1.16       ryo 	curcpu()->ci_cpufuncs.cf_icache_sync_range((v),(s))
    109   1.1       ryo 
    110   1.1       ryo #define cpu_sdcache_wbinv_range(v,p,s)	((void)0)
    111   1.1       ryo #define cpu_sdcache_inv_range(v,p,s)	((void)0)
    112   1.1       ryo #define cpu_sdcache_wb_range(v,p,s)	((void)0)
    113   1.1       ryo 
    114   1.1       ryo /* others */
    115   1.1       ryo #define cpu_drain_writebuf()		aarch64_drain_writebuf()
    116   1.1       ryo 
    117   1.1       ryo extern u_int arm_dcache_align;
    118   1.1       ryo extern u_int arm_dcache_align_mask;
    119   1.1       ryo 
    120   1.1       ryo static inline bool
    121   1.1       ryo cpu_gtmr_exists_p(void)
    122   1.1       ryo {
    123   1.1       ryo 
    124   1.1       ryo 	return true;
    125   1.1       ryo }
    126   1.1       ryo 
    127   1.1       ryo static inline u_int
    128   1.1       ryo cpu_clusterid(void)
    129   1.1       ryo {
    130   1.1       ryo 
    131   1.1       ryo 	return __SHIFTOUT(reg_mpidr_el1_read(), MPIDR_AFF1);
    132   1.1       ryo }
    133   1.1       ryo 
    134   1.1       ryo static inline bool
    135   1.1       ryo cpu_earlydevice_va_p(void)
    136   1.1       ryo {
    137   1.6       ryo 	/* This function may be called before enabling MMU, or mapping KVA */
    138   1.6       ryo 	if ((reg_sctlr_el1_read() & SCTLR_M) == 0)
    139   1.6       ryo 		return false;
    140   1.6       ryo 
    141  1.25    rillig 	/* device mapping will be available after pmap_devmap_bootstrap() */
    142  1.26     skrll 	if (!pmap_devmap_bootstrapped_p())
    143   1.6       ryo 		return false;
    144   1.6       ryo 
    145   1.6       ryo 	return true;
    146   1.1       ryo }
    147   1.1       ryo 
    148   1.1       ryo #endif /* _KERNEL */
    149   1.1       ryo 
    150  1.13       ryo /* definitions of TAG and PAC in pointers */
    151  1.18       ryo #define AARCH64_ADDRTOP_TAG_BIT		55
    152  1.13       ryo #define AARCH64_ADDRTOP_TAG		__BIT(55)	/* ECR_EL1.TBI[01]=1 */
    153  1.13       ryo #define AARCH64_ADDRTOP_MSB		__BIT(63)	/* ECR_EL1.TBI[01]=0 */
    154  1.13       ryo #define AARCH64_ADDRESS_TAG_MASK	__BITS(63,56)	/* if TCR.TBI[01]=1 */
    155  1.13       ryo #define AARCH64_ADDRESS_PAC_MASK	__BITS(54,48)	/* depend on VIRT_BIT */
    156  1.13       ryo #define AARCH64_ADDRESS_TAGPAC_MASK	\
    157  1.13       ryo 			(AARCH64_ADDRESS_TAG_MASK|AARCH64_ADDRESS_PAC_MASK)
    158  1.13       ryo 
    159  1.13       ryo #ifdef _KERNEL
    160  1.13       ryo /*
    161  1.13       ryo  * Which is the address space of this VA?
    162  1.13       ryo  * return the space considering TBI. (PAC is not yet)
    163  1.13       ryo  *
    164  1.13       ryo  * return value: AARCH64_ADDRSPACE_{LOWER,UPPER}{_OUTOFRANGE}?
    165  1.13       ryo  */
    166  1.13       ryo #define AARCH64_ADDRSPACE_LOWER			0	/* -> TTBR0 */
    167  1.13       ryo #define AARCH64_ADDRSPACE_UPPER			1	/* -> TTBR1 */
    168  1.13       ryo #define AARCH64_ADDRSPACE_LOWER_OUTOFRANGE	-1	/* certainly fault */
    169  1.13       ryo #define AARCH64_ADDRSPACE_UPPER_OUTOFRANGE	-2	/* certainly fault */
    170  1.13       ryo static inline int
    171  1.13       ryo aarch64_addressspace(vaddr_t va)
    172  1.13       ryo {
    173  1.13       ryo 	uint64_t addrtop, tbi;
    174  1.13       ryo 
    175  1.19     skrll 	addrtop = va & AARCH64_ADDRTOP_TAG;
    176  1.13       ryo 	tbi = addrtop ? TCR_TBI1 : TCR_TBI0;
    177  1.13       ryo 	if (reg_tcr_el1_read() & tbi) {
    178  1.13       ryo 		if (addrtop == 0) {
    179  1.13       ryo 			/* lower address, and TBI0 enabled */
    180  1.13       ryo 			if ((va & AARCH64_ADDRESS_PAC_MASK) != 0)
    181  1.13       ryo 				return AARCH64_ADDRSPACE_LOWER_OUTOFRANGE;
    182  1.13       ryo 			return AARCH64_ADDRSPACE_LOWER;
    183  1.13       ryo 		}
    184  1.13       ryo 		/* upper address, and TBI1 enabled */
    185  1.13       ryo 		if ((va & AARCH64_ADDRESS_PAC_MASK) != AARCH64_ADDRESS_PAC_MASK)
    186  1.13       ryo 			return AARCH64_ADDRSPACE_UPPER_OUTOFRANGE;
    187  1.13       ryo 		return AARCH64_ADDRSPACE_UPPER;
    188  1.13       ryo 	}
    189  1.13       ryo 
    190  1.19     skrll 	addrtop = va & AARCH64_ADDRTOP_MSB;
    191  1.13       ryo 	if (addrtop == 0) {
    192  1.13       ryo 		/* lower address, and TBI0 disabled */
    193  1.13       ryo 		if ((va & AARCH64_ADDRESS_TAGPAC_MASK) != 0)
    194  1.13       ryo 			return AARCH64_ADDRSPACE_LOWER_OUTOFRANGE;
    195  1.13       ryo 		return AARCH64_ADDRSPACE_LOWER;
    196  1.13       ryo 	}
    197  1.13       ryo 	/* upper address, and TBI1 disabled */
    198  1.13       ryo 	if ((va & AARCH64_ADDRESS_TAGPAC_MASK) != AARCH64_ADDRESS_TAGPAC_MASK)
    199  1.13       ryo 		return AARCH64_ADDRSPACE_UPPER_OUTOFRANGE;
    200  1.13       ryo 	return AARCH64_ADDRSPACE_UPPER;
    201  1.13       ryo }
    202  1.13       ryo 
    203  1.13       ryo static inline vaddr_t
    204  1.13       ryo aarch64_untag_address(vaddr_t va)
    205  1.13       ryo {
    206  1.13       ryo 	uint64_t addrtop, tbi;
    207  1.13       ryo 
    208  1.19     skrll 	addrtop = va & AARCH64_ADDRTOP_TAG;
    209  1.13       ryo 	tbi = addrtop ? TCR_TBI1 : TCR_TBI0;
    210  1.13       ryo 	if (reg_tcr_el1_read() & tbi) {
    211  1.13       ryo 		if (addrtop == 0) {
    212  1.13       ryo 			/* lower address, and TBI0 enabled */
    213  1.19     skrll 			return va & ~AARCH64_ADDRESS_TAG_MASK;
    214  1.13       ryo 		}
    215  1.13       ryo 		/* upper address, and TBI1 enabled */
    216  1.19     skrll 		return va | AARCH64_ADDRESS_TAG_MASK;
    217  1.13       ryo 	}
    218  1.13       ryo 
    219  1.13       ryo 	/* TBI[01] is disabled, nothing to do */
    220  1.13       ryo 	return va;
    221  1.13       ryo }
    222  1.13       ryo 
    223  1.13       ryo #endif /* _KERNEL */
    224  1.13       ryo 
    225  1.13       ryo static __inline uint64_t
    226  1.13       ryo aarch64_strip_pac(uint64_t __val)
    227  1.13       ryo {
    228  1.13       ryo 	if (__val & AARCH64_ADDRTOP_TAG)
    229  1.13       ryo 		return __val | AARCH64_ADDRESS_TAGPAC_MASK;
    230  1.13       ryo 	return __val & ~AARCH64_ADDRESS_TAGPAC_MASK;
    231  1.13       ryo }
    232  1.13       ryo 
    233   1.1       ryo #endif /* _AARCH64_CPUFUNC_H_ */
    234