Home | History | Annotate | Line # | Download | only in mainbus
      1  1.1  reinoud /*	$NetBSD: piocreg.h,v 1.1 2001/10/05 22:27:53 reinoud Exp $	*/
      2  1.1  reinoud 
      3  1.1  reinoud /*
      4  1.1  reinoud  * Copyright (c) 1997 Mark Brinicombe.
      5  1.1  reinoud  * All rights reserved.
      6  1.1  reinoud  *
      7  1.1  reinoud  * Redistribution and use in source and binary forms, with or without
      8  1.1  reinoud  * modification, are permitted provided that the following conditions
      9  1.1  reinoud  * are met:
     10  1.1  reinoud  * 1. Redistributions of source code must retain the above copyright
     11  1.1  reinoud  *    notice, this list of conditions and the following disclaimer.
     12  1.1  reinoud  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  reinoud  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  reinoud  *    documentation and/or other materials provided with the distribution.
     15  1.1  reinoud  * 3. All advertising materials mentioning features or use of this software
     16  1.1  reinoud  *    must display the following acknowledgement:
     17  1.1  reinoud  *	This product includes software developed by Mark Brinicombe.
     18  1.1  reinoud  * 4. The name of the company nor the name of the author may be used to
     19  1.1  reinoud  *    endorse or promote products derived from this software without specific
     20  1.1  reinoud  *    prior written permission.
     21  1.1  reinoud  *
     22  1.1  reinoud  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
     23  1.1  reinoud  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
     24  1.1  reinoud  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25  1.1  reinoud  * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
     26  1.1  reinoud  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     27  1.1  reinoud  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     28  1.1  reinoud  * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29  1.1  reinoud  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30  1.1  reinoud  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31  1.1  reinoud  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32  1.1  reinoud  * SUCH DAMAGE.
     33  1.1  reinoud  *
     34  1.1  reinoud  * Peripheral I/O controller registers
     35  1.1  reinoud  */
     36  1.1  reinoud 
     37  1.1  reinoud /*
     38  1.1  reinoud  *
     39  1.1  reinoud  */
     40  1.1  reinoud 
     41  1.1  reinoud #define PIOC_SIZE		(0x1000 + 0x2000)	/* XXX */
     42  1.1  reinoud 
     43  1.1  reinoud /*
     44  1.1  reinoud  * I/O registers for managing PIOC configuration
     45  1.1  reinoud  */
     46  1.1  reinoud 
     47  1.1  reinoud #define PIOC_CM_SELECT_REG	0x3f0
     48  1.1  reinoud #define PIOC_CM_DATA_REG	0x3f1
     49  1.1  reinoud 
     50  1.1  reinoud /*
     51  1.1  reinoud  * Bytes to write to the select register to switch in and out for config mode
     52  1.1  reinoud  */
     53  1.1  reinoud 
     54  1.1  reinoud #define PIOC_CM_ENTER_665	0x55	/* SMC FDC37GT665 */
     55  1.1  reinoud #define PIOC_CM_ENTER_666	0x44	/* SMC FDC37GT666 */
     56  1.1  reinoud #define PIOC_CM_EXIT		0xaa
     57  1.1  reinoud 
     58  1.1  reinoud /*
     59  1.1  reinoud  * Configuration register selection codes
     60  1.1  reinoud  */
     61  1.1  reinoud 
     62  1.1  reinoud #define PIOC_CM_CR0		0x0	/* IDE and floppy setup */
     63  1.1  reinoud #define  PIOC_WDC_ENABLE	0x01	/* wdc enable */
     64  1.1  reinoud #define  PIOC_FDC_ENABLE	0x10	/* fdc enable */
     65  1.1  reinoud #define PIOC_CM_CR1		0x1	/* parallel and serial setup */
     66  1.1  reinoud #define  PIOC_LPT_ADDR_MASK	0x03	/* lpt address mask */
     67  1.1  reinoud #define  PIOC_LPT_ADDR_DISABLE	0x00	/* lpt disabled */
     68  1.1  reinoud #define  PIOC_LPT_ADDR_1	0x01	/* lpt address 1 */
     69  1.1  reinoud #define  PIOC_LPT_ADDR_2	0x02	/* lpt address 2 */
     70  1.1  reinoud #define  PIOC_LPT_ADDR_3	0x03	/* lpt address 3 */
     71  1.1  reinoud #define PIOC_CM_CR2		0x2	/* serial setup */
     72  1.1  reinoud #define  PIOC_UART1_ADDR_MASK	0x03	/* uart1 address mask */
     73  1.1  reinoud #define  PIOC_UART1_ADDR_COM1	0x00	/* uart1 address com1 */
     74  1.1  reinoud #define  PIOC_UART1_ADDR_COM2	0x01	/* uart1 address com2 */
     75  1.1  reinoud #define  PIOC_UART1_ADDR_COM3	0x02	/* uart1 address com3 */
     76  1.1  reinoud #define  PIOC_UART1_ADDR_COM4	0x03	/* uart1 address com4 */
     77  1.1  reinoud #define  PIOC_UART1_ENABLE	0x04	/* uart1 enable */
     78  1.1  reinoud #define  PIOC_UART2_ADDR_MASK	0x30	/* uart2 address mask */
     79  1.1  reinoud #define  PIOC_UART2_ADDR_COM1	0x00	/* uart2 address com1 */
     80  1.1  reinoud #define  PIOC_UART2_ADDR_COM2	0x10	/* uart2 address com2 */
     81  1.1  reinoud #define  PIOC_UART2_ADDR_COM3	0x20	/* uart2 address com3 */
     82  1.1  reinoud #define  PIOC_UART2_ADDR_COM4	0x30	/* uart2 address com4 */
     83  1.1  reinoud #define  PIOC_UART2_ENABLE	0x40	/* uart2 enable */
     84  1.1  reinoud #define PIOC_CM_CR3		0x3	/* parallel setup */
     85  1.1  reinoud #define PIOC_CM_CR4		0x4	/* parallel and serial extended setup */
     86  1.1  reinoud #define PIOC_CM_CR5		0x5	/* floppy & IDE extended setup */
     87  1.1  reinoud #define  PIOC_FDC_SECONDARY	0x01	/* fdc secondary address enable */
     88  1.1  reinoud #define  PIOC_WDC_SECONDARY	0x02	/* wdc secondary address enable */
     89  1.1  reinoud #define PIOC_CM_CR6		0x6	/* floppy drive types */
     90  1.1  reinoud #define PIOC_CM_CR7		0x7	/* media ID & boot drive */
     91  1.1  reinoud #define PIOC_CM_CR8		0x8	/* PIOC address low */
     92  1.1  reinoud #define PIOC_CM_CR9		0x9	/* PIOC address high */
     93  1.1  reinoud #define PIOC_CM_CRA		0xa	/* ECP FIFO threshold */
     94  1.1  reinoud #define PIOC_CM_CRB		0xb	/* reserved */
     95  1.1  reinoud #define PIOC_CM_CRC		0xc	/* reserved */
     96  1.1  reinoud #define PIOC_CM_CRD		0xd	/* PIOC ID */
     97  1.1  reinoud #define PIOC_CM_CRE		0xe	/* PIOC revision */
     98  1.1  reinoud #define PIOC_CM_CRF		0xf	/* reserve for testing */
     99  1.1  reinoud #define PIOC_CM_REGS		0x10	/* number of registers */
    100  1.1  reinoud 
    101  1.1  reinoud /*
    102  1.1  reinoud  * PIOC ID values
    103  1.1  reinoud  */
    104  1.1  reinoud 
    105  1.1  reinoud #define PIOC_CM_ID_665		0x65
    106  1.1  reinoud #define PIOC_CM_ID_666		0x66
    107  1.1  reinoud 
    108  1.1  reinoud /*
    109  1.1  reinoud  * PIOC offsets
    110  1.1  reinoud  */
    111  1.1  reinoud 
    112  1.1  reinoud #define PIOC_FDC_PRIMARY_OFFSET		0x3f0
    113  1.1  reinoud #define PIOC_FDC_SECONDARY_OFFSET	0x370
    114  1.1  reinoud #define PIOC_WDC_PRIMARY_OFFSET		0x1f0
    115  1.1  reinoud #define PIOC_WDC_SECONDARY_OFFSET	0x170
    116  1.1  reinoud #define PIOC_LPT1_OFFSET		0x3bc
    117  1.1  reinoud #define PIOC_LPT2_OFFSET		0x378
    118  1.1  reinoud #define PIOC_LPT3_OFFSET		0x278
    119  1.1  reinoud #define PIOC_COM1_OFFSET		0x3f8
    120  1.1  reinoud #define PIOC_COM2_OFFSET		0x2f8
    121  1.1  reinoud #define PIOC_COM3_OFFSET		0x338
    122  1.1  reinoud #define PIOC_COM4_OFFSET		0x238
    123  1.1  reinoud 
    124  1.1  reinoud /* End of piocreg.h */
    125