Home | History | Annotate | Line # | Download | only in podulebus
      1  1.6    bjh21 /* $NetBSD: ascreg.h,v 1.6 2006/08/20 19:26:52 bjh21 Exp $ */
      2  1.2      agc 
      3  1.2      agc /*
      4  1.2      agc  * Copyright (c) 1982, 1990 The Regents of the University of California.
      5  1.2      agc  * All rights reserved.
      6  1.2      agc  *
      7  1.2      agc  * Redistribution and use in source and binary forms, with or without
      8  1.2      agc  * modification, are permitted provided that the following conditions
      9  1.2      agc  * are met:
     10  1.2      agc  * 1. Redistributions of source code must retain the above copyright
     11  1.2      agc  *    notice, this list of conditions and the following disclaimer.
     12  1.2      agc  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.2      agc  *    notice, this list of conditions and the following disclaimer in the
     14  1.2      agc  *    documentation and/or other materials provided with the distribution.
     15  1.2      agc  * 3. Neither the name of the University nor the names of its contributors
     16  1.2      agc  *    may be used to endorse or promote products derived from this software
     17  1.2      agc  *    without specific prior written permission.
     18  1.2      agc  *
     19  1.2      agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20  1.2      agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21  1.2      agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22  1.2      agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23  1.2      agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24  1.2      agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25  1.2      agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26  1.2      agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27  1.2      agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28  1.2      agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29  1.2      agc  * SUCH DAMAGE.
     30  1.2      agc  *
     31  1.2      agc  *	from:ahscreg.h,v 1.2 1994/10/26 02:02:46
     32  1.2      agc  */
     33  1.1  reinoud 
     34  1.1  reinoud /*
     35  1.1  reinoud  * Copyright (c) 1996 Mark Brinicombe
     36  1.1  reinoud  * Copyright (c) 1994 Christian E. Hopps
     37  1.1  reinoud  *
     38  1.1  reinoud  * Redistribution and use in source and binary forms, with or without
     39  1.1  reinoud  * modification, are permitted provided that the following conditions
     40  1.1  reinoud  * are met:
     41  1.1  reinoud  * 1. Redistributions of source code must retain the above copyright
     42  1.1  reinoud  *    notice, this list of conditions and the following disclaimer.
     43  1.1  reinoud  * 2. Redistributions in binary form must reproduce the above copyright
     44  1.1  reinoud  *    notice, this list of conditions and the following disclaimer in the
     45  1.1  reinoud  *    documentation and/or other materials provided with the distribution.
     46  1.1  reinoud  * 3. All advertising materials mentioning features or use of this software
     47  1.1  reinoud  *    must display the following acknowledgement:
     48  1.1  reinoud  *	This product includes software developed by the University of
     49  1.1  reinoud  *	California, Berkeley and its contributors.
     50  1.1  reinoud  * 4. Neither the name of the University nor the names of its contributors
     51  1.1  reinoud  *    may be used to endorse or promote products derived from this software
     52  1.1  reinoud  *    without specific prior written permission.
     53  1.1  reinoud  *
     54  1.1  reinoud  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     55  1.1  reinoud  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     56  1.1  reinoud  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     57  1.1  reinoud  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     58  1.1  reinoud  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     59  1.1  reinoud  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     60  1.1  reinoud  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     61  1.1  reinoud  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     62  1.1  reinoud  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     63  1.1  reinoud  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     64  1.1  reinoud  * SUCH DAMAGE.
     65  1.1  reinoud  *
     66  1.1  reinoud  *	from:ahscreg.h,v 1.2 1994/10/26 02:02:46
     67  1.1  reinoud  */
     68  1.1  reinoud 
     69  1.1  reinoud #ifndef _ASCREG_H_
     70  1.1  reinoud #define _ASCREG_H_
     71  1.1  reinoud 
     72  1.1  reinoud #define v_char		volatile char
     73  1.1  reinoud #define	v_int		volatile int
     74  1.1  reinoud #define vu_char		volatile u_char
     75  1.1  reinoud #define vu_short	volatile u_short
     76  1.1  reinoud #define vu_int		volatile u_int
     77  1.1  reinoud 
     78  1.1  reinoud /* Addresses relative to podule base */
     79  1.1  reinoud 
     80  1.1  reinoud #define ASC_INTSTATUS	0x2000
     81  1.1  reinoud #define ASC_CLRINT	0x2000
     82  1.1  reinoud #define ASC_PAGEREG	0x3000
     83  1.1  reinoud 
     84  1.1  reinoud /* Addresses relative to module base */
     85  1.1  reinoud 
     86  1.1  reinoud #define ASC_DMAC		0x3000
     87  1.1  reinoud #define ASC_SBIC		0x2000
     88  1.1  reinoud #define ASC_SRAM		0x0000
     89  1.1  reinoud 
     90  1.1  reinoud #define ASC_SBIC_SPACE		8
     91  1.1  reinoud 
     92  1.1  reinoud #define ASC_SRAM_BLKSIZE	0x1000
     93  1.1  reinoud 
     94  1.1  reinoud #define IS_IRQREQ		0x01
     95  1.1  reinoud #define IS_DMAC_IRQ		0x02
     96  1.1  reinoud #define IS_SBIC_IRQ		0x08
     97  1.1  reinoud 
     98  1.1  reinoud #if 0
     99  1.1  reinoud 
    100  1.1  reinoud /* SBIC status codes */
    101  1.1  reinoud 
    102  1.1  reinoud #define SBIC_ResetOk	0x00
    103  1.1  reinoud #define SBIC_ResetAFOk	0x01
    104  1.1  reinoud 
    105  1.1  reinoud /* DMAC constants */
    106  1.1  reinoud 
    107  1.1  reinoud #define DMAC_Bits		0x01
    108  1.1  reinoud #define DMAC_Ctrl1		0x60
    109  1.1  reinoud #define DMAC_Ctrl2		0x01
    110  1.1  reinoud #define DMAC_CLEAR_MASK		0x0E
    111  1.1  reinoud #define DMAC_SET_MASK		0x0F
    112  1.1  reinoud #define DMAC_DMA_RD_MODE	0x04
    113  1.1  reinoud #define DMAC_DMA_WR_MODE	0x08
    114  1.1  reinoud 
    115  1.1  reinoud /* DMAC registers */
    116  1.1  reinoud 
    117  1.1  reinoud #define DMAC_INITIALISE	0x0000	/* WO ---- ---- ---- ---- ---- ----  16B  RES */
    118  1.1  reinoud #define DMAC_CHANNEL	0x0200	/* R  ---- ---- ---- BASE SEL3 SEL2 SEL1 SEL0 */
    119  1.1  reinoud 				/* W  ---- ---- ---- ---- ---- BASE *SELECT** */
    120  1.1  reinoud #define DMAC_TXCNTLO	0x0004	/* RW   C7   C6   C5   C4   C3   C2   C1   C0 */
    121  1.1  reinoud #define DMAC_TXCNTHI	0x0204	/* RW  C15  C14  C13  C12  C11  C10   C9   C8 */
    122  1.1  reinoud #define DMAC_TXADRLO	0x0008	/* RW   A7   A6   A5   A4   A3   A2   A1   A0 */
    123  1.1  reinoud #define DMAC_TXADRMD	0x0208	/* RW  A15  A14  A13  A12  A11  A10   A9   A8 */
    124  1.1  reinoud #define DMAC_TXADRHI	0x000C	/* RW  A23  A22  A21  A20  A19  A18  A17  A16 */
    125  1.1  reinoud #define DMAC_DEVCON1	0x0010	/* RW  AKL  RQL  EXW  ROT  CMP DDMA AHLD  MTM */
    126  1.1  reinoud #define DMAC_DEVCON2	0x0210	/* RW ---- ---- ---- ---- ---- ----  WEV BHLD */
    127  1.1  reinoud #define DMAC_MODECON	0x0014	/* RW **TMODE** ADIR AUTI **TDIR*** ---- WORD */
    128  1.1  reinoud #define DMAC_STATUS	0x0214	/* RO  RQ3  RQ2  RQ1  RQ0  TC3  TC2  TC1  TC0 */
    129  1.1  reinoud #if 0
    130  1.1  reinoud templo  = dmac + 0x0018;/*    RO   T7   T6   T5   T4   T3   T2   T1   T0 */
    131  1.1  reinoud temphi  = dmac + 0x0218;/*    RO  T15  T14  T13  T12  T11  T10   T9   T8 */
    132  1.1  reinoud #endif
    133  1.1  reinoud #define DMAC_REQREG	0x001C	/* RW ---- ---- ---- ---- SRQ3 SRQ2 SRQ1 SRQ0 */
    134  1.1  reinoud #define DMAC_MASKREG	0x021C	/* RW ---- ---- ---- ----   M3   M2   M1   M0 */
    135  1.1  reinoud 
    136  1.1  reinoud #endif
    137  1.1  reinoud #endif /* _ASCREG_H_ */
    138