Home | History | Annotate | Line # | Download | only in podulebus
ascreg.h revision 1.2
      1 /* $NetBSD: ascreg.h,v 1.2 2003/08/07 16:26:29 agc Exp $ */
      2 
      3 /*
      4  * Copyright (c) 1982, 1990 The Regents of the University of California.
      5  * All rights reserved.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  * 3. Neither the name of the University nor the names of its contributors
     16  *    may be used to endorse or promote products derived from this software
     17  *    without specific prior written permission.
     18  *
     19  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     20  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     21  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     22  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     23  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     24  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     25  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     26  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     27  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     28  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     29  * SUCH DAMAGE.
     30  *
     31  *	from:ahscreg.h,v 1.2 1994/10/26 02:02:46
     32  */
     33 
     34 /*
     35  * Copyright (c) 1996 Mark Brinicombe
     36  * Copyright (c) 1994 Christian E. Hopps
     37  *
     38  * Redistribution and use in source and binary forms, with or without
     39  * modification, are permitted provided that the following conditions
     40  * are met:
     41  * 1. Redistributions of source code must retain the above copyright
     42  *    notice, this list of conditions and the following disclaimer.
     43  * 2. Redistributions in binary form must reproduce the above copyright
     44  *    notice, this list of conditions and the following disclaimer in the
     45  *    documentation and/or other materials provided with the distribution.
     46  * 3. All advertising materials mentioning features or use of this software
     47  *    must display the following acknowledgement:
     48  *	This product includes software developed by the University of
     49  *	California, Berkeley and its contributors.
     50  * 4. Neither the name of the University nor the names of its contributors
     51  *    may be used to endorse or promote products derived from this software
     52  *    without specific prior written permission.
     53  *
     54  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     55  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     56  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     57  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     58  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     59  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     60  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     61  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     62  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     63  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     64  * SUCH DAMAGE.
     65  *
     66  *	from:ahscreg.h,v 1.2 1994/10/26 02:02:46
     67  */
     68 
     69 #ifndef _ASCREG_H_
     70 #define _ASCREG_H_
     71 
     72 /*
     73  * Hardware layout of the A3000 SDMAC. This also contains the
     74  * registers for the sbic chip, but in favor of separating DMA and
     75  * scsi, the scsi-driver doesn't make use of this dependency
     76  */
     77 
     78 #define v_char		volatile char
     79 #define	v_int		volatile int
     80 #define vu_char		volatile u_char
     81 #define vu_short	volatile u_short
     82 #define vu_int		volatile u_int
     83 
     84 struct sdmac {
     85 	short		pad0;
     86 	vu_short DAWR;		/* DACK Width Register WO */
     87 	vu_int   WTC;		/* Word Transfer Count Register RW */
     88 	short		pad1;
     89 	vu_short CNTR;		/* Control Register RW */
     90 	vu_int   ACR;		/* Address Count Register RW */
     91 	short		pad2;
     92 	vu_short ST_DMA;	/* Start DMA Transfers RW-Strobe */
     93 	short		pad3;
     94 	vu_short FLUSH;		/* Flush FIFO RW-Strobe */
     95 	short		pad4;
     96 	vu_short CINT;		/* Clear Interrupts RW-Strobe */
     97 	short		pad5;
     98 	vu_short ISTR;		/* Interrupt Status Register RO */
     99 	int		pad6[7];
    100 	short		pad7;
    101 	vu_short SP_DMA;	/* Stop DMA Transfers RW-Strobe */
    102 	char		pad8;
    103 	vu_char  SASR;		/* sbic asr */
    104 	char		pad9;
    105 	vu_char  SCMD;		/* sbic data */
    106 };
    107 
    108 /*
    109  * value to go into DAWR
    110  */
    111 #define DAWR_AHSC	3	/* according to A3000T service-manual */
    112 
    113 /*
    114  * bits defined for CNTR
    115  */
    116 #define CNTR_TCEN	(1<<5)	/* Terminal Count Enable */
    117 #define CNTR_PREST	(1<<4)	/* Perp Reset (not implemented :-((( ) */
    118 #define CNTR_PDMD	(1<<3)  /* Perp Device Mode Select (1=SCSI,0=XT/AT) */
    119 #define CNTR_INTEN	(1<<2)	/* Interrupt Enable */
    120 #define CNTR_DDIR	(1<<1)	/* Device Direction. 1==rd host, wr perp */
    121 #define CNTR_IO_DX	(1<<0)	/* IORDY & CSX1 Polarity Select */
    122 
    123 /*
    124  * bits defined for ISTR
    125  */
    126 #define ISTR_INTX	(1<<8)	/* XT/AT Interrupt pending */
    127 #define ISTR_INT_F	(1<<7)	/* Interrupt Follow */
    128 #define ISTR_INTS	(1<<6)	/* SCSI Peripheral Interrupt */
    129 #define ISTR_E_INT	(1<<5)	/* End-Of-Process Interrupt */
    130 #define ISTR_INT_P	(1<<4)	/* Interrupt Pending */
    131 #define ISTR_UE_INT	(1<<3)	/* Under-Run FIFO Error Interrupt */
    132 #define ISTR_OE_INT	(1<<2)	/* Over-Run FIFO Error Interrupt */
    133 #define ISTR_FF_FLG	(1<<1)	/* FIFO-Full Flag */
    134 #define ISTR_FE_FLG	(1<<0)	/* FIFO-Empty Flag */
    135 
    136 #define DMAGO_READ 0x01
    137 
    138 
    139 /* Addresses relative to podule base */
    140 
    141 #define ASC_INTSTATUS	0x2000
    142 #define ASC_CLRINT	0x2000
    143 #define ASC_PAGEREG	0x3000
    144 
    145 /* Addresses relative to module base */
    146 
    147 #define ASC_DMAC		0x3000
    148 #define ASC_SBIC		0x2000
    149 #define ASC_SRAM		0x0000
    150 
    151 #define ASC_SBIC_SPACE		8
    152 
    153 #define ASC_SRAM_BLKSIZE	0x1000
    154 
    155 #define IS_IRQREQ		0x01
    156 #define IS_DMAC_IRQ		0x02
    157 #define IS_SBIC_IRQ		0x08
    158 
    159 #if 0
    160 /* SBIC Commands */
    161 
    162 #define SBIC_CMD_Reset		0x00	/* Reset the SBIC */
    163 #define SBIC_Abort		0x01	/* Abort command */
    164 #define SBIC_Sel_tx_wATN	0x08	/* Select and Transfer with ATN */
    165 #define SBIC_Sel_tx_woATN	0x09	/* Select and Transfer without ATN */
    166 
    167 /* SBIC status codes */
    168 
    169 #define SBIC_ResetOk	0x00
    170 #define SBIC_ResetAFOk	0x01
    171 
    172 /* SBIC registers		      bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0 */
    173 
    174 #define SBIC_OWNID	0x00	/* RW  FS1  FS0    0  EHP  EAF  ID2  ID1  ID0 */
    175 #define SBIC_CONTROL	0x01	/* RW  DM2  DM1  DM0  HHP  EDI  IDI   HA  HSP */
    176 #define SBIC_TIMEREG	0x02	/* RW timeout period  value = Tper*Ficlk/80d  */
    177 #define SBIC_CDB1TSECT	0x03	/* RW CDB byte 1 & Total sectors per track    */
    178 #define SBIC_CDB2THEAD	0x04	/* RW CDB byte 2 & Total number of heads      */
    179 #define SBIC_CDB3TCYL1	0x05	/* RW CDB byte 3 & Total no. of cylinders MSB */
    180 #define SBIC_CDB4TCYL2	0x06	/* RW CDB byte 4 & Total no. of cylinders LSB */
    181 #define SBIC_CDB5LADR1	0x07	/* RW CDB byte 5 & Logical addr to translate  */
    182 #define SBIC_CBD6LADR2	0x08	/* RW CDB byte 6 & Logical addr to translate  */
    183 #define SBIC_CDB7LADR3	0x09	/* RW CDB byte 7 & Logical addr to translate  */
    184 #define SBIC_CDB8LADR4	0x0A	/* RW CDB byte 8 & Logical addr to translate  */
    185 #define SBIC_CDB9SECT	0x0B	/* RW CDB byte 9 & Translation sector result  */
    186 #define SBIC_CDB10HEAD	0x0C	/* RW CDB byte 10 & Translation head result   */
    187 #define SBIC_CDB11CYL1	0x0D	/* RW CDB byte 11 & Translation cyl result MSB*/
    188 #define SBIC_CDB12CYL2	0x0E	/* RW CDB byte 12 & Translation cyl result LSB*/
    189 #define SBIC_TARGETLUN	0x0F	/* RW  TLV  DOK    0    0    0  TL2  TL1  TL0 */
    190 #define SBIC_COMPHASE	0x10	/* RW Command Phase Register for multi-phase  */
    191 #define SBIC_SYNCTX	0x11	/* RW    0  TP2  TP1  TP0  OF3  OF2  OF1  OF0 */
    192 #define SBIC_TXCOUNT1	0x12	/* RW Transfer count MSB                      */
    193 #define SBIC_TXCOUNT2	0x13	/* RW Transfer count                          */
    194 #define SBIC_TXCOUNT3	0x14	/* RW Transfer count LSB                      */
    195 #define SBIC_DESTID	0x15	/* RW  SCC  DPD    0    0    0  DI2  DI1  DI0 */
    196 #define SBIC_SOURCEID	0x16	/* RW   ER   ES  DSP    0  SIV  SI2  SI1  SI0 */
    197 #define SBIC_SCSISTAT	0x17	/* RO **Interrupt type***  **Int. qualifier** */
    198 #define SBIC_COMMAND	0x18	/* RW  SBT *********Command code************* */
    199 #define SBIC_DATA	0x19	/* RW Access to data i/o FIFO for polled use  */
    200 
    201 #define SBIC_ADDRREG	0x00
    202 #define SBIC_DATAREG	0x04
    203 #define SBIC_AUX_STATUS	0x00
    204 
    205 /*
    206  * My ID register, and/or CDB Size
    207  */
    208 
    209 #define SBIC_ID_FS_8_10		0x00	/* Input clock is  8-10 Mhz */
    210 					/* 11 Mhz is invalid */
    211 #define SBIC_ID_FS_12_15	0x40	/* Input clock is 12-15 Mhz */
    212 #define SBIC_ID_FS_16_20	0x80	/* Input clock is 16-20 Mhz */
    213 #define SBIC_ID_EHP		0x10	/* Enable host parity */
    214 #define SBIC_ID_EAF		0x08	/* Enable Advanced Features */
    215 #define SBIC_ID_MASK		0x07
    216 #define SBIC_ID_CBDSIZE_MASK	0x0f	/* if unk SCSI cmd group */
    217 
    218 /*
    219  * Control register
    220 */
    221 
    222 #define SBIC_CTL_DMA		0x80	/* Single byte dma */
    223 #define SBIC_CTL_DBA_DMA	0x40	/* direct buffer acces (bus master)*/
    224 #define SBIC_CTL_BURST_DMA	0x20	/* continuous mode (8237) */
    225 #define SBIC_CTL_NO_DMA		0x00	/* Programmed I/O */
    226 #define SBIC_CTL_HHP		0x10	/* Halt on host parity error */
    227 #define SBIC_CTL_EDI		0x08	/* Ending disconnect interrupt */
    228 #define SBIC_CTL_IDI		0x04	/* Intermediate disconnect interrupt*/
    229 #define SBIC_CTL_HA		0x02	/* Halt on ATN */
    230 #define SBIC_CTL_HSP		0x01	/* Halt on SCSI parity error */
    231 
    232 /*
    233  * Destination ID register
    234  */
    235 
    236 #define SBIC_DID_DPD		0x40	/* Data Phase Direction */
    237 
    238 /*
    239  * Auxiliary Status Register
    240  */
    241 
    242 #define SBIC_ASR_INT		0x80	/* Interrupt pending */
    243 #define SBIC_ASR_LCI		0x40	/* Last command ignored */
    244 #define SBIC_ASR_BSY		0x20	/* Busy, only cmd/data/asr readable */
    245 #define SBIC_ASR_CIP		0x10	/* Busy, cmd unavail also */
    246 #define SBIC_ASR_xxx		0x0c
    247 #define SBIC_ASR_PE		0x02	/* Parity error (even) */
    248 #define SBIC_ASR_DBR		0x01	/* Data Buffer Ready */
    249 
    250 /* DMAC constants */
    251 
    252 #define DMAC_Bits		0x01
    253 #define DMAC_Ctrl1		0x60
    254 #define DMAC_Ctrl2		0x01
    255 #define DMAC_CLEAR_MASK		0x0E
    256 #define DMAC_SET_MASK		0x0F
    257 #define DMAC_DMA_RD_MODE	0x04
    258 #define DMAC_DMA_WR_MODE	0x08
    259 
    260 /* DMAC registers */
    261 
    262 #define DMAC_INITIALISE	0x0000	/* WO ---- ---- ---- ---- ---- ----  16B  RES */
    263 #define DMAC_CHANNEL	0x0200	/* R  ---- ---- ---- BASE SEL3 SEL2 SEL1 SEL0 */
    264 				/* W  ---- ---- ---- ---- ---- BASE *SELECT** */
    265 #define DMAC_TXCNTLO	0x0004	/* RW   C7   C6   C5   C4   C3   C2   C1   C0 */
    266 #define DMAC_TXCNTHI	0x0204	/* RW  C15  C14  C13  C12  C11  C10   C9   C8 */
    267 #define DMAC_TXADRLO	0x0008	/* RW   A7   A6   A5   A4   A3   A2   A1   A0 */
    268 #define DMAC_TXADRMD	0x0208	/* RW  A15  A14  A13  A12  A11  A10   A9   A8 */
    269 #define DMAC_TXADRHI	0x000C	/* RW  A23  A22  A21  A20  A19  A18  A17  A16 */
    270 #define DMAC_DEVCON1	0x0010	/* RW  AKL  RQL  EXW  ROT  CMP DDMA AHLD  MTM */
    271 #define DMAC_DEVCON2	0x0210	/* RW ---- ---- ---- ---- ---- ----  WEV BHLD */
    272 #define DMAC_MODECON	0x0014	/* RW **TMODE** ADIR AUTI **TDIR*** ---- WORD */
    273 #define DMAC_STATUS	0x0214	/* RO  RQ3  RQ2  RQ1  RQ0  TC3  TC2  TC1  TC0 */
    274 #if 0
    275 templo  = dmac + 0x0018;/*    RO   T7   T6   T5   T4   T3   T2   T1   T0 */
    276 temphi  = dmac + 0x0218;/*    RO  T15  T14  T13  T12  T11  T10   T9   T8 */
    277 #endif
    278 #define DMAC_REQREG	0x001C	/* RW ---- ---- ---- ---- SRQ3 SRQ2 SRQ1 SRQ0 */
    279 #define DMAC_MASKREG	0x021C	/* RW ---- ---- ---- ----   M3   M2   M1   M0 */
    280 
    281 #ifndef _LOCORE
    282 #define WriteSBIC(a, d) \
    283 	WriteByte(sbic_base + SBIC_ADDRREG, a); \
    284 	WriteByte(sbic_base + SBIC_DATAREG, d);
    285 
    286 /*
    287 #define ReadSBIC(a) \
    288 	(WriteByte(sbic_base, a), ReadWord(sbic_base + 4) & 0xff)
    289 */
    290 #define ReadSBIC(a) \
    291 	ReadSBIC1(sbic_base, a)
    292 
    293 
    294 static __inline int
    295 ReadSBIC1(sbic_base, a)
    296 	u_int sbic_base;
    297 	int a;
    298 {
    299 	WriteByte(sbic_base + SBIC_ADDRREG, a);
    300 	return(ReadByte(sbic_base + SBIC_DATAREG));
    301 }
    302 
    303 
    304 #define WriteDMAC(a, d) WriteByte(dmac_base + a, d)
    305 #define ReadDMAC(a) ReadByte(dmac_base + a)
    306 #endif
    307 
    308 
    309 #endif
    310 #endif /* _ASCREG_H_ */
    311