sbic.c revision 1.1.4.2 1 1.1.4.2 nathanw /* $NetBSD: sbic.c,v 1.1.4.2 2002/02/28 04:05:58 nathanw Exp $ */
2 1.1.4.2 nathanw
3 1.1.4.2 nathanw /*
4 1.1.4.2 nathanw * Copyright (c) 2001 Richard Earnshaw
5 1.1.4.2 nathanw * All rights reserved.
6 1.1.4.2 nathanw *
7 1.1.4.2 nathanw * 1. Redistributions of source code must retain the above copyright
8 1.1.4.2 nathanw * notice, this list of conditions and the following disclaimer.
9 1.1.4.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
10 1.1.4.2 nathanw * notice, this list of conditions and the following disclaimer in the
11 1.1.4.2 nathanw * documentation and/or other materials provided with the distribution.
12 1.1.4.2 nathanw * 3. The name of the company nor the name of the author may be used to
13 1.1.4.2 nathanw * endorse or promote products derived from this software without specific
14 1.1.4.2 nathanw * prior written permission.
15 1.1.4.2 nathanw *
16 1.1.4.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED
17 1.1.4.2 nathanw * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
18 1.1.4.2 nathanw * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19 1.1.4.2 nathanw * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
20 1.1.4.2 nathanw * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21 1.1.4.2 nathanw * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
22 1.1.4.2 nathanw * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1.4.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1.4.2 nathanw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1.4.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1.4.2 nathanw * POSSIBILITY OF SUCH DAMAGE.
27 1.1.4.2 nathanw *
28 1.1.4.2 nathanw *
29 1.1.4.2 nathanw * Copyright (c) 1994 Christian E. Hopps
30 1.1.4.2 nathanw * Copyright (c) 1990 The Regents of the University of California.
31 1.1.4.2 nathanw * All rights reserved.
32 1.1.4.2 nathanw *
33 1.1.4.2 nathanw * This code is derived from software contributed to Berkeley by
34 1.1.4.2 nathanw * Van Jacobson of Lawrence Berkeley Laboratory.
35 1.1.4.2 nathanw *
36 1.1.4.2 nathanw * Redistribution and use in source and binary forms, with or without
37 1.1.4.2 nathanw * modification, are permitted provided that the following conditions
38 1.1.4.2 nathanw * are met:
39 1.1.4.2 nathanw * 1. Redistributions of source code must retain the above copyright
40 1.1.4.2 nathanw * notice, this list of conditions and the following disclaimer.
41 1.1.4.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
42 1.1.4.2 nathanw * notice, this list of conditions and the following disclaimer in the
43 1.1.4.2 nathanw * documentation and/or other materials provided with the distribution.
44 1.1.4.2 nathanw * 3. All advertising materials mentioning features or use of this software
45 1.1.4.2 nathanw * must display the following acknowledgement:
46 1.1.4.2 nathanw * This product includes software developed by the University of
47 1.1.4.2 nathanw * California, Berkeley and its contributors.
48 1.1.4.2 nathanw * 4. Neither the name of the University nor the names of its contributors
49 1.1.4.2 nathanw * may be used to endorse or promote products derived from this software
50 1.1.4.2 nathanw * without specific prior written permission.
51 1.1.4.2 nathanw *
52 1.1.4.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
53 1.1.4.2 nathanw * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
54 1.1.4.2 nathanw * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
55 1.1.4.2 nathanw * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
56 1.1.4.2 nathanw * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
57 1.1.4.2 nathanw * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
58 1.1.4.2 nathanw * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
59 1.1.4.2 nathanw * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
60 1.1.4.2 nathanw * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
61 1.1.4.2 nathanw * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
62 1.1.4.2 nathanw * SUCH DAMAGE.
63 1.1.4.2 nathanw *
64 1.1.4.2 nathanw * from: sbic.c,v 1.21 1996/01/07 22:01:54
65 1.1.4.2 nathanw */
66 1.1.4.2 nathanw
67 1.1.4.2 nathanw /*
68 1.1.4.2 nathanw * WD 33C93 scsi adaptor driver
69 1.1.4.2 nathanw */
70 1.1.4.2 nathanw
71 1.1.4.2 nathanw #if 0
72 1.1.4.2 nathanw /*
73 1.1.4.2 nathanw * The UPROTECTED_CSR code is bogus. It can read the csr (SCSI Status
74 1.1.4.2 nathanw * register) at times when an interrupt may be pending. Doing this will
75 1.1.4.2 nathanw * clear the interrupt, so we won't see it at times when we really need
76 1.1.4.2 nathanw * to.
77 1.1.4.2 nathanw */
78 1.1.4.2 nathanw #define UNPROTECTED_CSR
79 1.1.4.2 nathanw #endif
80 1.1.4.2 nathanw
81 1.1.4.2 nathanw #define DEBUG
82 1.1.4.2 nathanw /* #define SBIC_DEBUG(a) a */
83 1.1.4.2 nathanw
84 1.1.4.2 nathanw #include "opt_ddb.h"
85 1.1.4.2 nathanw
86 1.1.4.2 nathanw #include <sys/param.h>
87 1.1.4.2 nathanw
88 1.1.4.2 nathanw __RCSID("$NetBSD: sbic.c,v 1.1.4.2 2002/02/28 04:05:58 nathanw Exp $");
89 1.1.4.2 nathanw
90 1.1.4.2 nathanw #include <sys/systm.h>
91 1.1.4.2 nathanw #include <sys/callout.h>
92 1.1.4.2 nathanw #include <sys/kernel.h> /* For hz */
93 1.1.4.2 nathanw #include <sys/device.h>
94 1.1.4.2 nathanw #include <sys/buf.h>
95 1.1.4.2 nathanw
96 1.1.4.2 nathanw #include <uvm/uvm_extern.h>
97 1.1.4.2 nathanw
98 1.1.4.2 nathanw #include <machine/bus.h>
99 1.1.4.2 nathanw #include <machine/intr.h>
100 1.1.4.2 nathanw
101 1.1.4.2 nathanw #include <dev/scsipi/scsi_all.h>
102 1.1.4.2 nathanw #include <dev/scsipi/scsipi_all.h>
103 1.1.4.2 nathanw #include <dev/scsipi/scsiconf.h>
104 1.1.4.2 nathanw
105 1.1.4.2 nathanw #include <acorn32/podulebus/sbicreg.h>
106 1.1.4.2 nathanw #include <acorn32/podulebus/sbicvar.h>
107 1.1.4.2 nathanw
108 1.1.4.2 nathanw /*
109 1.1.4.2 nathanw * SCSI delays
110 1.1.4.2 nathanw * In u-seconds, primarily for state changes on the SPC.
111 1.1.4.2 nathanw */
112 1.1.4.2 nathanw #define SBIC_CMD_WAIT 50000 /* wait per step of 'immediate' cmds */
113 1.1.4.2 nathanw #define SBIC_DATA_WAIT 50000 /* wait per data in/out step */
114 1.1.4.2 nathanw #define SBIC_INIT_WAIT 50000 /* wait per step (both) during init */
115 1.1.4.2 nathanw
116 1.1.4.2 nathanw #define SBIC_WAIT(regs, until, timeo) sbicwait(regs, until, timeo, __LINE__)
117 1.1.4.2 nathanw
118 1.1.4.2 nathanw static int sbicicmd (struct sbic_softc *, int, int,
119 1.1.4.2 nathanw struct sbic_acb *);
120 1.1.4.2 nathanw static int sbicgo (struct sbic_softc *, struct scsipi_xfer *);
121 1.1.4.2 nathanw static int sbicwait (sbic_regmap_p, char, int , int);
122 1.1.4.2 nathanw static int sbicselectbus (struct sbic_softc *, sbic_regmap_p, u_char,
123 1.1.4.2 nathanw u_char, u_char);
124 1.1.4.2 nathanw static int sbicxfstart (sbic_regmap_p, int, u_char, int);
125 1.1.4.2 nathanw static int sbicxfout (sbic_regmap_p regs, int, void *, int);
126 1.1.4.2 nathanw static int sbicfromscsiperiod (struct sbic_softc *, sbic_regmap_p, int);
127 1.1.4.2 nathanw static int sbictoscsiperiod (struct sbic_softc *, sbic_regmap_p, int);
128 1.1.4.2 nathanw static int sbicpoll (struct sbic_softc *);
129 1.1.4.2 nathanw static int sbicnextstate (struct sbic_softc *, u_char, u_char);
130 1.1.4.2 nathanw static int sbicmsgin (struct sbic_softc *);
131 1.1.4.2 nathanw static int sbicxfin (sbic_regmap_p regs, int, void *);
132 1.1.4.2 nathanw static int sbicabort (struct sbic_softc *, sbic_regmap_p, char *);
133 1.1.4.2 nathanw static void sbicxfdone (struct sbic_softc *, sbic_regmap_p, int);
134 1.1.4.2 nathanw static void sbicerror (struct sbic_softc *, sbic_regmap_p, u_char);
135 1.1.4.2 nathanw static void sbicreset (struct sbic_softc *);
136 1.1.4.2 nathanw static void sbic_scsidone (struct sbic_acb *, int);
137 1.1.4.2 nathanw static void sbic_sched (struct sbic_softc *);
138 1.1.4.2 nathanw static void sbic_save_ptrs (struct sbic_softc *, sbic_regmap_p);
139 1.1.4.2 nathanw
140 1.1.4.2 nathanw /*
141 1.1.4.2 nathanw * Synch xfer parameters, and timing conversions
142 1.1.4.2 nathanw */
143 1.1.4.2 nathanw int sbic_min_period = SBIC_SYN_MIN_PERIOD; /* in cycles = f(ICLK,FSn) */
144 1.1.4.2 nathanw int sbic_max_offset = SBIC_SYN_MAX_OFFSET; /* pure number */
145 1.1.4.2 nathanw
146 1.1.4.2 nathanw int sbic_cmd_wait = SBIC_CMD_WAIT;
147 1.1.4.2 nathanw int sbic_data_wait = SBIC_DATA_WAIT;
148 1.1.4.2 nathanw int sbic_init_wait = SBIC_INIT_WAIT;
149 1.1.4.2 nathanw
150 1.1.4.2 nathanw /*
151 1.1.4.2 nathanw * was broken before.. now if you want this you get it for all drives
152 1.1.4.2 nathanw * on sbic controllers.
153 1.1.4.2 nathanw */
154 1.1.4.2 nathanw u_char sbic_inhibit_sync[8];
155 1.1.4.2 nathanw int sbic_enable_reselect = 1;
156 1.1.4.2 nathanw int sbic_clock_override = 0;
157 1.1.4.2 nathanw int sbic_no_dma = 1; /* was 0 */
158 1.1.4.2 nathanw int sbic_parallel_operations = 1;
159 1.1.4.2 nathanw
160 1.1.4.2 nathanw #ifdef DEBUG
161 1.1.4.2 nathanw sbic_regmap_p debug_sbic_regs;
162 1.1.4.2 nathanw int sbicdma_ops = 0; /* total DMA operations */
163 1.1.4.2 nathanw int sbicdma_saves = 0;
164 1.1.4.2 nathanw #define QPRINTF(a) if (sbic_debug > 1) printf a
165 1.1.4.2 nathanw #define DBGPRINTF(x,p) if (p) printf x
166 1.1.4.2 nathanw #define DBG(x) x
167 1.1.4.2 nathanw int sbic_debug = 0;
168 1.1.4.2 nathanw int sync_debug = 0;
169 1.1.4.2 nathanw int sbic_dma_debug = 0;
170 1.1.4.2 nathanw int reselect_debug = 0;
171 1.1.4.2 nathanw int data_pointer_debug = 0;
172 1.1.4.2 nathanw u_char debug_asr, debug_csr, routine;
173 1.1.4.2 nathanw
174 1.1.4.2 nathanw void sbicdumpstate (void);
175 1.1.4.2 nathanw void sbictimeout (struct sbic_softc *);
176 1.1.4.2 nathanw void sbic_dump (struct sbic_softc *);
177 1.1.4.2 nathanw void sbic_dump_acb (struct sbic_acb *);
178 1.1.4.2 nathanw
179 1.1.4.2 nathanw #define CSR_TRACE_SIZE 32
180 1.1.4.2 nathanw #if CSR_TRACE_SIZE
181 1.1.4.2 nathanw #define CSR_TRACE(w,c,a,x) do { \
182 1.1.4.2 nathanw int s = splbio(); \
183 1.1.4.2 nathanw csr_trace[csr_traceptr].whr = (w); csr_trace[csr_traceptr].csr = (c); \
184 1.1.4.2 nathanw csr_trace[csr_traceptr].asr = (a); csr_trace[csr_traceptr].xtn = (x); \
185 1.1.4.2 nathanw csr_traceptr = (csr_traceptr + 1) & (CSR_TRACE_SIZE - 1); \
186 1.1.4.2 nathanw splx(s); \
187 1.1.4.2 nathanw } while (0)
188 1.1.4.2 nathanw int csr_traceptr;
189 1.1.4.2 nathanw int csr_tracesize = CSR_TRACE_SIZE;
190 1.1.4.2 nathanw struct {
191 1.1.4.2 nathanw u_char whr;
192 1.1.4.2 nathanw u_char csr;
193 1.1.4.2 nathanw u_char asr;
194 1.1.4.2 nathanw u_char xtn;
195 1.1.4.2 nathanw } csr_trace[CSR_TRACE_SIZE];
196 1.1.4.2 nathanw #else
197 1.1.4.2 nathanw #define CSR_TRACE
198 1.1.4.2 nathanw #endif
199 1.1.4.2 nathanw
200 1.1.4.2 nathanw #define SBIC_TRACE_SIZE 0
201 1.1.4.2 nathanw #if SBIC_TRACE_SIZE
202 1.1.4.2 nathanw #define SBIC_TRACE(dev) do { \
203 1.1.4.2 nathanw int s = splbio(); \
204 1.1.4.2 nathanw sbic_trace[sbic_traceptr].sp = &s; \
205 1.1.4.2 nathanw sbic_trace[sbic_traceptr].line = __LINE__; \
206 1.1.4.2 nathanw sbic_trace[sbic_traceptr].sr = s; \
207 1.1.4.2 nathanw sbic_trace[sbic_traceptr].csr = csr_traceptr; \
208 1.1.4.2 nathanw sbic_traceptr = (sbic_traceptr + 1) & (SBIC_TRACE_SIZE - 1); \
209 1.1.4.2 nathanw splx(s); \
210 1.1.4.2 nathanw } while (0)
211 1.1.4.2 nathanw int sbic_traceptr;
212 1.1.4.2 nathanw int sbic_tracesize = SBIC_TRACE_SIZE;
213 1.1.4.2 nathanw struct {
214 1.1.4.2 nathanw void *sp;
215 1.1.4.2 nathanw u_short line;
216 1.1.4.2 nathanw u_short sr;
217 1.1.4.2 nathanw int csr;
218 1.1.4.2 nathanw } sbic_trace[SBIC_TRACE_SIZE];
219 1.1.4.2 nathanw #else
220 1.1.4.2 nathanw #define SBIC_TRACE(dev)
221 1.1.4.2 nathanw #endif
222 1.1.4.2 nathanw
223 1.1.4.2 nathanw #else
224 1.1.4.2 nathanw #define QPRINTF(a)
225 1.1.4.2 nathanw #define DBGPRINTF(x,p)
226 1.1.4.2 nathanw #define DBG(x)
227 1.1.4.2 nathanw #define CSR_TRACE
228 1.1.4.2 nathanw #define SBIC_TRACE
229 1.1.4.2 nathanw #endif
230 1.1.4.2 nathanw
231 1.1.4.2 nathanw #ifndef SBIC_DEBUG
232 1.1.4.2 nathanw #define SBIC_DEBUG(x)
233 1.1.4.2 nathanw #endif
234 1.1.4.2 nathanw
235 1.1.4.2 nathanw /*
236 1.1.4.2 nathanw * default minphys routine for sbic based controllers
237 1.1.4.2 nathanw */
238 1.1.4.2 nathanw void
239 1.1.4.2 nathanw sbic_minphys(struct buf *bp)
240 1.1.4.2 nathanw {
241 1.1.4.2 nathanw /*
242 1.1.4.2 nathanw * No max transfer at this level.
243 1.1.4.2 nathanw */
244 1.1.4.2 nathanw minphys(bp);
245 1.1.4.2 nathanw }
246 1.1.4.2 nathanw
247 1.1.4.2 nathanw /*
248 1.1.4.2 nathanw * Save DMA pointers. Take into account partial transfer. Shut down DMA.
249 1.1.4.2 nathanw */
250 1.1.4.2 nathanw static void
251 1.1.4.2 nathanw sbic_save_ptrs(struct sbic_softc *dev, sbic_regmap_p regs)
252 1.1.4.2 nathanw {
253 1.1.4.2 nathanw int count, asr, s;
254 1.1.4.2 nathanw struct sbic_acb* acb;
255 1.1.4.2 nathanw
256 1.1.4.2 nathanw SBIC_TRACE(dev);
257 1.1.4.2 nathanw if (!(dev->sc_flags & SBICF_INDMA))
258 1.1.4.2 nathanw return; /* DMA not active */
259 1.1.4.2 nathanw
260 1.1.4.2 nathanw s = splbio();
261 1.1.4.2 nathanw
262 1.1.4.2 nathanw acb = dev->sc_nexus;
263 1.1.4.2 nathanw if (acb == NULL) {
264 1.1.4.2 nathanw splx(s);
265 1.1.4.2 nathanw return;
266 1.1.4.2 nathanw }
267 1.1.4.2 nathanw count = -1;
268 1.1.4.2 nathanw do {
269 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
270 1.1.4.2 nathanw if (asr & SBIC_ASR_DBR) {
271 1.1.4.2 nathanw printf("sbic_save_ptrs: asr %02x canceled!\n", asr);
272 1.1.4.2 nathanw splx(s);
273 1.1.4.2 nathanw SBIC_TRACE(dev);
274 1.1.4.2 nathanw return;
275 1.1.4.2 nathanw }
276 1.1.4.2 nathanw } while (asr & (SBIC_ASR_BSY | SBIC_ASR_CIP));
277 1.1.4.2 nathanw
278 1.1.4.2 nathanw /* Save important state */
279 1.1.4.2 nathanw /* must be done before dmastop */
280 1.1.4.2 nathanw SBIC_TC_GET(regs, count);
281 1.1.4.2 nathanw
282 1.1.4.2 nathanw /* Shut down DMA ====CAREFUL==== */
283 1.1.4.2 nathanw dev->sc_dmastop(dev->sc_dmah, dev->sc_dmat, acb);
284 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_INDMA;
285 1.1.4.2 nathanw #ifdef DIAGNOSTIC
286 1.1.4.2 nathanw {
287 1.1.4.2 nathanw int count2;
288 1.1.4.2 nathanw
289 1.1.4.2 nathanw SBIC_TC_GET(regs, count2);
290 1.1.4.2 nathanw if (count2 != count)
291 1.1.4.2 nathanw panic("sbic_save_ptrs: DMA was still active(%d,%d)",
292 1.1.4.2 nathanw count, count2);
293 1.1.4.2 nathanw }
294 1.1.4.2 nathanw #endif
295 1.1.4.2 nathanw /* Note where we got to before stopping. We need this to resume
296 1.1.4.2 nathanw later. */
297 1.1.4.2 nathanw acb->offset += acb->sc_tcnt - count;
298 1.1.4.2 nathanw SBIC_TC_PUT(regs, 0);
299 1.1.4.2 nathanw
300 1.1.4.2 nathanw DBGPRINTF(("SBIC saving tgt %d data pointers: Offset now %d ASR:%02x",
301 1.1.4.2 nathanw dev->target, acb->offset, asr), data_pointer_debug >= 1);
302 1.1.4.2 nathanw
303 1.1.4.2 nathanw acb->sc_tcnt = 0;
304 1.1.4.2 nathanw
305 1.1.4.2 nathanw DBG(sbicdma_saves++);
306 1.1.4.2 nathanw splx(s);
307 1.1.4.2 nathanw SBIC_TRACE(dev);
308 1.1.4.2 nathanw }
309 1.1.4.2 nathanw
310 1.1.4.2 nathanw /*
311 1.1.4.2 nathanw * used by specific sbic controller
312 1.1.4.2 nathanw *
313 1.1.4.2 nathanw * it appears that the higher level code does nothing with LUN's
314 1.1.4.2 nathanw * so I will too. I could plug it in, however so could they
315 1.1.4.2 nathanw * in scsi_scsi_cmd().
316 1.1.4.2 nathanw */
317 1.1.4.2 nathanw void
318 1.1.4.2 nathanw sbic_scsi_request(struct scsipi_channel *chan,
319 1.1.4.2 nathanw scsipi_adapter_req_t req, void *arg)
320 1.1.4.2 nathanw {
321 1.1.4.2 nathanw struct scsipi_xfer *xs;
322 1.1.4.2 nathanw struct sbic_acb *acb;
323 1.1.4.2 nathanw struct sbic_softc *dev = (void *)chan->chan_adapter->adapt_dev;
324 1.1.4.2 nathanw struct scsipi_periph *periph;
325 1.1.4.2 nathanw int flags, s, stat;
326 1.1.4.2 nathanw
327 1.1.4.2 nathanw switch (req) {
328 1.1.4.2 nathanw case ADAPTER_REQ_RUN_XFER:
329 1.1.4.2 nathanw xs = arg;
330 1.1.4.2 nathanw periph = xs->xs_periph;
331 1.1.4.2 nathanw SBIC_TRACE(dev);
332 1.1.4.2 nathanw flags = xs->xs_control;
333 1.1.4.2 nathanw
334 1.1.4.2 nathanw if (flags & XS_CTL_DATA_UIO)
335 1.1.4.2 nathanw panic("sbic: scsi data uio requested");
336 1.1.4.2 nathanw
337 1.1.4.2 nathanw if (dev->sc_nexus && (flags & XS_CTL_POLL))
338 1.1.4.2 nathanw panic("sbic_scsicmd: busy");
339 1.1.4.2 nathanw
340 1.1.4.2 nathanw s = splbio();
341 1.1.4.2 nathanw acb = dev->free_list.tqh_first;
342 1.1.4.2 nathanw if (acb)
343 1.1.4.2 nathanw TAILQ_REMOVE(&dev->free_list, acb, chain);
344 1.1.4.2 nathanw splx(s);
345 1.1.4.2 nathanw
346 1.1.4.2 nathanw if (acb == NULL) {
347 1.1.4.2 nathanw DBG(printf("sbic_scsicmd: unable to queue request for "
348 1.1.4.2 nathanw "target %d\n", periph->periph_target));
349 1.1.4.2 nathanw #if defined(DDB) && defined(DEBUG)
350 1.1.4.2 nathanw Debugger();
351 1.1.4.2 nathanw #endif
352 1.1.4.2 nathanw xs->error = XS_RESOURCE_SHORTAGE;
353 1.1.4.2 nathanw SBIC_TRACE(dev);
354 1.1.4.2 nathanw scsipi_done(xs);
355 1.1.4.2 nathanw return;
356 1.1.4.2 nathanw }
357 1.1.4.2 nathanw
358 1.1.4.2 nathanw acb->flags = ACB_ACTIVE;
359 1.1.4.2 nathanw if (flags & XS_CTL_DATA_IN)
360 1.1.4.2 nathanw acb->flags |= ACB_DATAIN;
361 1.1.4.2 nathanw acb->xs = xs;
362 1.1.4.2 nathanw memcpy(&acb->cmd, xs->cmd, xs->cmdlen);
363 1.1.4.2 nathanw acb->clen = xs->cmdlen;
364 1.1.4.2 nathanw acb->data = xs->data;
365 1.1.4.2 nathanw acb->datalen = xs->datalen;
366 1.1.4.2 nathanw
367 1.1.4.2 nathanw QPRINTF(("sbic_scsi_request: Cmd %02x (len %d), Data %p(%d)\n",
368 1.1.4.2 nathanw (unsigned) acb->cmd.opcode, acb->clen, xs->data,
369 1.1.4.2 nathanw xs->datalen));
370 1.1.4.2 nathanw if (flags & XS_CTL_POLL) {
371 1.1.4.2 nathanw s = splbio();
372 1.1.4.2 nathanw /*
373 1.1.4.2 nathanw * This has major side effects -- it locks up the
374 1.1.4.2 nathanw * machine.
375 1.1.4.2 nathanw */
376 1.1.4.2 nathanw
377 1.1.4.2 nathanw dev->sc_flags |= SBICF_ICMD;
378 1.1.4.2 nathanw do {
379 1.1.4.2 nathanw while (dev->sc_nexus)
380 1.1.4.2 nathanw sbicpoll(dev);
381 1.1.4.2 nathanw dev->sc_nexus = acb;
382 1.1.4.2 nathanw dev->sc_stat[0] = -1;
383 1.1.4.2 nathanw dev->target = periph->periph_target;
384 1.1.4.2 nathanw dev->lun = periph->periph_lun;
385 1.1.4.2 nathanw stat = sbicicmd(dev, periph->periph_target,
386 1.1.4.2 nathanw periph->periph_lun, acb);
387 1.1.4.2 nathanw } while (dev->sc_nexus != acb);
388 1.1.4.2 nathanw
389 1.1.4.2 nathanw sbic_scsidone(acb, stat);
390 1.1.4.2 nathanw splx(s);
391 1.1.4.2 nathanw SBIC_TRACE(dev);
392 1.1.4.2 nathanw return;
393 1.1.4.2 nathanw }
394 1.1.4.2 nathanw
395 1.1.4.2 nathanw s = splbio();
396 1.1.4.2 nathanw TAILQ_INSERT_TAIL(&dev->ready_list, acb, chain);
397 1.1.4.2 nathanw
398 1.1.4.2 nathanw if (dev->sc_nexus) {
399 1.1.4.2 nathanw splx(s);
400 1.1.4.2 nathanw SBIC_TRACE(dev);
401 1.1.4.2 nathanw return;
402 1.1.4.2 nathanw }
403 1.1.4.2 nathanw
404 1.1.4.2 nathanw /*
405 1.1.4.2 nathanw * Nothing is active, try to start it now.
406 1.1.4.2 nathanw */
407 1.1.4.2 nathanw sbic_sched(dev);
408 1.1.4.2 nathanw splx(s);
409 1.1.4.2 nathanw
410 1.1.4.2 nathanw SBIC_TRACE(dev);
411 1.1.4.2 nathanw /* TODO: add sbic_poll to do XS_CTL_POLL operations */
412 1.1.4.2 nathanw return;
413 1.1.4.2 nathanw
414 1.1.4.2 nathanw case ADAPTER_REQ_GROW_RESOURCES:
415 1.1.4.2 nathanw case ADAPTER_REQ_SET_XFER_MODE:
416 1.1.4.2 nathanw /* XXX Not supported. */
417 1.1.4.2 nathanw return;
418 1.1.4.2 nathanw }
419 1.1.4.2 nathanw }
420 1.1.4.2 nathanw
421 1.1.4.2 nathanw /*
422 1.1.4.2 nathanw * attempt to start the next available command
423 1.1.4.2 nathanw */
424 1.1.4.2 nathanw static void
425 1.1.4.2 nathanw sbic_sched(struct sbic_softc *dev)
426 1.1.4.2 nathanw {
427 1.1.4.2 nathanw struct scsipi_xfer *xs;
428 1.1.4.2 nathanw struct scsipi_periph *periph;
429 1.1.4.2 nathanw struct sbic_acb *acb;
430 1.1.4.2 nathanw int flags, /*phase,*/ stat, i;
431 1.1.4.2 nathanw
432 1.1.4.2 nathanw SBIC_TRACE(dev);
433 1.1.4.2 nathanw if (dev->sc_nexus)
434 1.1.4.2 nathanw return; /* a command is current active */
435 1.1.4.2 nathanw
436 1.1.4.2 nathanw SBIC_TRACE(dev);
437 1.1.4.2 nathanw for (acb = dev->ready_list.tqh_first; acb; acb = acb->chain.tqe_next) {
438 1.1.4.2 nathanw periph = acb->xs->xs_periph;
439 1.1.4.2 nathanw i = periph->periph_target;
440 1.1.4.2 nathanw if (!(dev->sc_tinfo[i].lubusy & (1 << periph->periph_lun))) {
441 1.1.4.2 nathanw struct sbic_tinfo *ti = &dev->sc_tinfo[i];
442 1.1.4.2 nathanw
443 1.1.4.2 nathanw TAILQ_REMOVE(&dev->ready_list, acb, chain);
444 1.1.4.2 nathanw dev->sc_nexus = acb;
445 1.1.4.2 nathanw periph = acb->xs->xs_periph;
446 1.1.4.2 nathanw ti = &dev->sc_tinfo[periph->periph_target];
447 1.1.4.2 nathanw ti->lubusy |= (1 << periph->periph_lun);
448 1.1.4.2 nathanw break;
449 1.1.4.2 nathanw }
450 1.1.4.2 nathanw }
451 1.1.4.2 nathanw
452 1.1.4.2 nathanw SBIC_TRACE(dev);
453 1.1.4.2 nathanw if (acb == NULL)
454 1.1.4.2 nathanw return; /* did not find an available command */
455 1.1.4.2 nathanw
456 1.1.4.2 nathanw xs = acb->xs;
457 1.1.4.2 nathanw periph = xs->xs_periph;
458 1.1.4.2 nathanw flags = xs->xs_control;
459 1.1.4.2 nathanw
460 1.1.4.2 nathanw if (flags & XS_CTL_RESET)
461 1.1.4.2 nathanw sbicreset(dev);
462 1.1.4.2 nathanw
463 1.1.4.2 nathanw DBGPRINTF(("sbic_sched(%d,%d)\n", periph->periph_target,
464 1.1.4.2 nathanw periph->periph_lun), data_pointer_debug > 1);
465 1.1.4.2 nathanw DBG(if (data_pointer_debug > 1) sbic_dump_acb(acb));
466 1.1.4.2 nathanw dev->sc_stat[0] = -1;
467 1.1.4.2 nathanw dev->target = periph->periph_target;
468 1.1.4.2 nathanw dev->lun = periph->periph_lun;
469 1.1.4.2 nathanw
470 1.1.4.2 nathanw /* Decide if we can use DMA for this transfer. */
471 1.1.4.2 nathanw if ((flags & XS_CTL_POLL) == 0
472 1.1.4.2 nathanw && !sbic_no_dma
473 1.1.4.2 nathanw && dev->sc_dmaok(dev->sc_dmah, dev->sc_dmat, acb))
474 1.1.4.2 nathanw acb->flags |= ACB_DMA;
475 1.1.4.2 nathanw
476 1.1.4.2 nathanw if ((flags & XS_CTL_POLL) ||
477 1.1.4.2 nathanw (!sbic_parallel_operations && (acb->flags & ACB_DMA) == 0))
478 1.1.4.2 nathanw stat = sbicicmd(dev, periph->periph_target,
479 1.1.4.2 nathanw periph->periph_lun, acb);
480 1.1.4.2 nathanw else if (sbicgo(dev, xs) == 0 && xs->error != XS_SELTIMEOUT) {
481 1.1.4.2 nathanw SBIC_TRACE(dev);
482 1.1.4.2 nathanw return;
483 1.1.4.2 nathanw } else
484 1.1.4.2 nathanw stat = dev->sc_stat[0];
485 1.1.4.2 nathanw
486 1.1.4.2 nathanw sbic_scsidone(acb, stat);
487 1.1.4.2 nathanw SBIC_TRACE(dev);
488 1.1.4.2 nathanw }
489 1.1.4.2 nathanw
490 1.1.4.2 nathanw static void
491 1.1.4.2 nathanw sbic_scsidone(struct sbic_acb *acb, int stat)
492 1.1.4.2 nathanw {
493 1.1.4.2 nathanw struct scsipi_xfer *xs;
494 1.1.4.2 nathanw struct scsipi_periph *periph;
495 1.1.4.2 nathanw struct sbic_softc *dev;
496 1.1.4.2 nathanw /* int s;*/
497 1.1.4.2 nathanw int dosched = 0;
498 1.1.4.2 nathanw
499 1.1.4.2 nathanw xs = acb->xs;
500 1.1.4.2 nathanw periph = xs->xs_periph;
501 1.1.4.2 nathanw dev = (void *)periph->periph_channel->chan_adapter->adapt_dev;
502 1.1.4.2 nathanw SBIC_TRACE(dev);
503 1.1.4.2 nathanw #ifdef DIAGNOSTIC
504 1.1.4.2 nathanw if (acb == NULL || xs == NULL) {
505 1.1.4.2 nathanw printf("sbic_scsidone -- (%d,%d) no scsipi_xfer\n",
506 1.1.4.2 nathanw dev->target, dev->lun);
507 1.1.4.2 nathanw #ifdef DDB
508 1.1.4.2 nathanw Debugger();
509 1.1.4.2 nathanw #endif
510 1.1.4.2 nathanw return;
511 1.1.4.2 nathanw }
512 1.1.4.2 nathanw #endif
513 1.1.4.2 nathanw
514 1.1.4.2 nathanw DBGPRINTF(("scsidone: (%d,%d)->(%d,%d)%02x acbfl=%x\n",
515 1.1.4.2 nathanw periph->periph_target, periph->periph_lun,
516 1.1.4.2 nathanw dev->target, dev->lun, stat, acb->flags),
517 1.1.4.2 nathanw data_pointer_debug > 1);
518 1.1.4.2 nathanw DBG(if (xs->xs_periph->periph_target == dev->sc_channel.chan_id)
519 1.1.4.2 nathanw panic("target == hostid"));
520 1.1.4.2 nathanw
521 1.1.4.2 nathanw xs->status = stat;
522 1.1.4.2 nathanw xs->resid = 0;
523 1.1.4.2 nathanw if (xs->error == XS_NOERROR) {
524 1.1.4.2 nathanw if (stat == SCSI_CHECK || stat == SCSI_BUSY)
525 1.1.4.2 nathanw xs->error = XS_BUSY;
526 1.1.4.2 nathanw }
527 1.1.4.2 nathanw
528 1.1.4.2 nathanw /*
529 1.1.4.2 nathanw * Remove the ACB from whatever queue it's on. We have to do a bit of
530 1.1.4.2 nathanw * a hack to figure out which queue it's on. Note that it is *not*
531 1.1.4.2 nathanw * necessary to cdr down the ready queue, but we must cdr down the
532 1.1.4.2 nathanw * nexus queue and see if it's there, so we can mark the unit as no
533 1.1.4.2 nathanw * longer busy. This code is sickening, but it works.
534 1.1.4.2 nathanw */
535 1.1.4.2 nathanw if (acb == dev->sc_nexus) {
536 1.1.4.2 nathanw dev->sc_nexus = NULL;
537 1.1.4.2 nathanw dev->sc_tinfo[periph->periph_target].lubusy &=
538 1.1.4.2 nathanw ~(1 << periph->periph_lun);
539 1.1.4.2 nathanw if (dev->ready_list.tqh_first)
540 1.1.4.2 nathanw dosched = 1; /* start next command */
541 1.1.4.2 nathanw } else if (dev->ready_list.tqh_last == &acb->chain.tqe_next) {
542 1.1.4.2 nathanw TAILQ_REMOVE(&dev->ready_list, acb, chain);
543 1.1.4.2 nathanw } else {
544 1.1.4.2 nathanw register struct sbic_acb *acb2;
545 1.1.4.2 nathanw for (acb2 = dev->nexus_list.tqh_first; acb2;
546 1.1.4.2 nathanw acb2 = acb2->chain.tqe_next) {
547 1.1.4.2 nathanw if (acb2 == acb) {
548 1.1.4.2 nathanw TAILQ_REMOVE(&dev->nexus_list, acb, chain);
549 1.1.4.2 nathanw dev->sc_tinfo[periph->periph_target].lubusy
550 1.1.4.2 nathanw &= ~(1 << periph->periph_lun);
551 1.1.4.2 nathanw break;
552 1.1.4.2 nathanw }
553 1.1.4.2 nathanw }
554 1.1.4.2 nathanw if (acb2)
555 1.1.4.2 nathanw ;
556 1.1.4.2 nathanw else if (acb->chain.tqe_next) {
557 1.1.4.2 nathanw TAILQ_REMOVE(&dev->ready_list, acb, chain);
558 1.1.4.2 nathanw } else {
559 1.1.4.2 nathanw printf("%s: can't find matching acb\n",
560 1.1.4.2 nathanw dev->sc_dev.dv_xname);
561 1.1.4.2 nathanw #ifdef DDB
562 1.1.4.2 nathanw Debugger();
563 1.1.4.2 nathanw #endif
564 1.1.4.2 nathanw }
565 1.1.4.2 nathanw }
566 1.1.4.2 nathanw /* Put it on the free list. */
567 1.1.4.2 nathanw acb->flags = ACB_FREE;
568 1.1.4.2 nathanw TAILQ_INSERT_HEAD(&dev->free_list, acb, chain);
569 1.1.4.2 nathanw
570 1.1.4.2 nathanw dev->sc_tinfo[periph->periph_target].cmds++;
571 1.1.4.2 nathanw
572 1.1.4.2 nathanw scsipi_done(xs);
573 1.1.4.2 nathanw
574 1.1.4.2 nathanw if (dosched)
575 1.1.4.2 nathanw sbic_sched(dev);
576 1.1.4.2 nathanw SBIC_TRACE(dev);
577 1.1.4.2 nathanw }
578 1.1.4.2 nathanw
579 1.1.4.2 nathanw static int
580 1.1.4.2 nathanw sbicwait(sbic_regmap_p regs, char until, int timeo, int line)
581 1.1.4.2 nathanw {
582 1.1.4.2 nathanw u_char val;
583 1.1.4.2 nathanw int csr;
584 1.1.4.2 nathanw
585 1.1.4.2 nathanw SBIC_TRACE((struct sbic_softc *)0);
586 1.1.4.2 nathanw if (timeo == 0)
587 1.1.4.2 nathanw timeo = 1000000; /* some large value.. */
588 1.1.4.2 nathanw
589 1.1.4.2 nathanw GET_SBIC_asr(regs,val);
590 1.1.4.2 nathanw while ((val & until) == 0) {
591 1.1.4.2 nathanw if (timeo-- == 0) {
592 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
593 1.1.4.2 nathanw printf("sbicwait TIMEO @%d with asr=x%x csr=x%x\n",
594 1.1.4.2 nathanw line, val, csr);
595 1.1.4.2 nathanw #if defined(DDB) && defined(DEBUG)
596 1.1.4.2 nathanw Debugger();
597 1.1.4.2 nathanw #endif
598 1.1.4.2 nathanw return val; /* Maybe I should abort */
599 1.1.4.2 nathanw break;
600 1.1.4.2 nathanw }
601 1.1.4.2 nathanw DELAY(1);
602 1.1.4.2 nathanw GET_SBIC_asr(regs,val);
603 1.1.4.2 nathanw }
604 1.1.4.2 nathanw SBIC_TRACE((struct sbic_softc *)0);
605 1.1.4.2 nathanw return val;
606 1.1.4.2 nathanw }
607 1.1.4.2 nathanw
608 1.1.4.2 nathanw static int
609 1.1.4.2 nathanw sbicabort(struct sbic_softc *dev, sbic_regmap_p regs, char *where)
610 1.1.4.2 nathanw {
611 1.1.4.2 nathanw u_char csr, asr;
612 1.1.4.2 nathanw
613 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
614 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
615 1.1.4.2 nathanw
616 1.1.4.2 nathanw printf ("%s: abort %s: csr = 0x%02x, asr = 0x%02x\n",
617 1.1.4.2 nathanw dev->sc_dev.dv_xname, where, csr, asr);
618 1.1.4.2 nathanw
619 1.1.4.2 nathanw
620 1.1.4.2 nathanw #if 0
621 1.1.4.2 nathanw /* Clean up running command */
622 1.1.4.2 nathanw if (dev->sc_nexus != NULL) {
623 1.1.4.2 nathanw dev->sc_nexus->xs->error = XS_DRIVER_STUFFUP;
624 1.1.4.2 nathanw sbic_scsidone(dev->sc_nexus, dev->sc_stat[0]);
625 1.1.4.2 nathanw }
626 1.1.4.2 nathanw while (acb = dev->nexus_list.tqh_first) {
627 1.1.4.2 nathanw acb->xs->error = XS_DRIVER_STUFFUP;
628 1.1.4.2 nathanw sbic_scsidone(acb, -1 /*acb->stat[0]*/);
629 1.1.4.2 nathanw }
630 1.1.4.2 nathanw #endif
631 1.1.4.2 nathanw
632 1.1.4.2 nathanw /* Clean up chip itself */
633 1.1.4.2 nathanw if (dev->sc_flags & SBICF_SELECTED) {
634 1.1.4.2 nathanw while (asr & SBIC_ASR_DBR) {
635 1.1.4.2 nathanw /* sbic is jammed w/data. need to clear it */
636 1.1.4.2 nathanw /* But we don't know what direction it needs to go */
637 1.1.4.2 nathanw GET_SBIC_data(regs, asr);
638 1.1.4.2 nathanw printf("%s: abort %s: clearing data buffer 0x%02x\n",
639 1.1.4.2 nathanw dev->sc_dev.dv_xname, where, asr);
640 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
641 1.1.4.2 nathanw /* Not the read direction, then */
642 1.1.4.2 nathanw if (asr & SBIC_ASR_DBR)
643 1.1.4.2 nathanw SET_SBIC_data(regs, asr);
644 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
645 1.1.4.2 nathanw }
646 1.1.4.2 nathanw WAIT_CIP(regs);
647 1.1.4.2 nathanw printf("%s: sbicabort - sending ABORT command\n",
648 1.1.4.2 nathanw dev->sc_dev.dv_xname);
649 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
650 1.1.4.2 nathanw WAIT_CIP(regs);
651 1.1.4.2 nathanw
652 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
653 1.1.4.2 nathanw if (asr & (SBIC_ASR_BSY | SBIC_ASR_LCI)) {
654 1.1.4.2 nathanw /* ok, get more drastic.. */
655 1.1.4.2 nathanw
656 1.1.4.2 nathanw printf("%s: sbicabort - asr %x, trying to reset\n",
657 1.1.4.2 nathanw dev->sc_dev.dv_xname, asr);
658 1.1.4.2 nathanw sbicreset(dev);
659 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_SELECTED;
660 1.1.4.2 nathanw return -1;
661 1.1.4.2 nathanw }
662 1.1.4.2 nathanw printf("%s: sbicabort - sending DISC command\n",
663 1.1.4.2 nathanw dev->sc_dev.dv_xname);
664 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_DISC);
665 1.1.4.2 nathanw
666 1.1.4.2 nathanw do {
667 1.1.4.2 nathanw asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
668 1.1.4.2 nathanw GET_SBIC_csr (regs, csr);
669 1.1.4.2 nathanw CSR_TRACE('a',csr,asr,0);
670 1.1.4.2 nathanw } while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
671 1.1.4.2 nathanw && (csr != SBIC_CSR_CMD_INVALID));
672 1.1.4.2 nathanw
673 1.1.4.2 nathanw /* lets just hope it worked.. */
674 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_SELECTED;
675 1.1.4.2 nathanw }
676 1.1.4.2 nathanw return -1;
677 1.1.4.2 nathanw }
678 1.1.4.2 nathanw
679 1.1.4.2 nathanw
680 1.1.4.2 nathanw /*
681 1.1.4.2 nathanw * Initialize driver-private structures
682 1.1.4.2 nathanw */
683 1.1.4.2 nathanw
684 1.1.4.2 nathanw int
685 1.1.4.2 nathanw sbicinit(struct sbic_softc *dev)
686 1.1.4.2 nathanw {
687 1.1.4.2 nathanw sbic_regmap_p regs;
688 1.1.4.2 nathanw u_int i;
689 1.1.4.2 nathanw /* u_int my_id, s;*/
690 1.1.4.2 nathanw /* u_char csr;*/
691 1.1.4.2 nathanw struct sbic_acb *acb;
692 1.1.4.2 nathanw u_int inhibit_sync;
693 1.1.4.2 nathanw
694 1.1.4.2 nathanw extern u_long scsi_nosync;
695 1.1.4.2 nathanw extern int shift_nosync;
696 1.1.4.2 nathanw
697 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicinit:\n"));
698 1.1.4.2 nathanw
699 1.1.4.2 nathanw regs = &dev->sc_sbicp;
700 1.1.4.2 nathanw
701 1.1.4.2 nathanw if ((dev->sc_flags & SBICF_ALIVE) == 0) {
702 1.1.4.2 nathanw TAILQ_INIT(&dev->ready_list);
703 1.1.4.2 nathanw TAILQ_INIT(&dev->nexus_list);
704 1.1.4.2 nathanw TAILQ_INIT(&dev->free_list);
705 1.1.4.2 nathanw callout_init(&dev->sc_timo_ch);
706 1.1.4.2 nathanw dev->sc_nexus = NULL;
707 1.1.4.2 nathanw acb = dev->sc_acb;
708 1.1.4.2 nathanw memset(acb, 0, sizeof(dev->sc_acb));
709 1.1.4.2 nathanw
710 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicinit: %d\n", __LINE__));
711 1.1.4.2 nathanw
712 1.1.4.2 nathanw for (i = 0; i < sizeof(dev->sc_acb) / sizeof(*acb); i++) {
713 1.1.4.2 nathanw TAILQ_INSERT_TAIL(&dev->free_list, acb, chain);
714 1.1.4.2 nathanw acb++;
715 1.1.4.2 nathanw }
716 1.1.4.2 nathanw memset(dev->sc_tinfo, 0, sizeof(dev->sc_tinfo));
717 1.1.4.2 nathanw /* make sure timeout is really not needed */
718 1.1.4.2 nathanw DBG(callout_reset(&dev->sc_timo_ch, 30 * hz,
719 1.1.4.2 nathanw (void *)sbictimeout, dev));
720 1.1.4.2 nathanw } else
721 1.1.4.2 nathanw panic("sbic: reinitializing driver!");
722 1.1.4.2 nathanw
723 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicinit: %d\n", __LINE__));
724 1.1.4.2 nathanw
725 1.1.4.2 nathanw dev->sc_flags |= SBICF_ALIVE;
726 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_SELECTED;
727 1.1.4.2 nathanw
728 1.1.4.2 nathanw /* initialize inhibit array */
729 1.1.4.2 nathanw if (scsi_nosync) {
730 1.1.4.2 nathanw
731 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicinit: %d\n", __LINE__));
732 1.1.4.2 nathanw
733 1.1.4.2 nathanw inhibit_sync = (scsi_nosync >> shift_nosync) & 0xff;
734 1.1.4.2 nathanw shift_nosync += 8;
735 1.1.4.2 nathanw
736 1.1.4.2 nathanw DBGPRINTF(("%s: Inhibiting synchronous transfer %02x\n",
737 1.1.4.2 nathanw dev->sc_dev.dv_xname, inhibit_sync), inhibit_sync);
738 1.1.4.2 nathanw
739 1.1.4.2 nathanw for (i = 0; i < 8; ++i)
740 1.1.4.2 nathanw if (inhibit_sync & (1 << i))
741 1.1.4.2 nathanw sbic_inhibit_sync[i] = 1;
742 1.1.4.2 nathanw }
743 1.1.4.2 nathanw
744 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicinit: %d\n", __LINE__));
745 1.1.4.2 nathanw
746 1.1.4.2 nathanw sbicreset(dev);
747 1.1.4.2 nathanw return 0;
748 1.1.4.2 nathanw }
749 1.1.4.2 nathanw
750 1.1.4.2 nathanw static void
751 1.1.4.2 nathanw sbicreset(struct sbic_softc *dev)
752 1.1.4.2 nathanw {
753 1.1.4.2 nathanw sbic_regmap_p regs;
754 1.1.4.2 nathanw u_int my_id, s;
755 1.1.4.2 nathanw /* u_int i;*/
756 1.1.4.2 nathanw u_char csr;
757 1.1.4.2 nathanw /* struct sbic_acb *acb;*/
758 1.1.4.2 nathanw
759 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicreset: %d\n", __LINE__));
760 1.1.4.2 nathanw
761 1.1.4.2 nathanw regs = &dev->sc_sbicp;
762 1.1.4.2 nathanw
763 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicreset: regs = %08x\n", regs));
764 1.1.4.2 nathanw
765 1.1.4.2 nathanw #if 0
766 1.1.4.2 nathanw if (dev->sc_flags & SBICF_ALIVE) {
767 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
768 1.1.4.2 nathanw WAIT_CIP(regs);
769 1.1.4.2 nathanw }
770 1.1.4.2 nathanw #else
771 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_ABORT);
772 1.1.4.2 nathanw
773 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicreset: %d\n", __LINE__));
774 1.1.4.2 nathanw
775 1.1.4.2 nathanw WAIT_CIP(regs);
776 1.1.4.2 nathanw
777 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicreset: %d\n", __LINE__));
778 1.1.4.2 nathanw #endif
779 1.1.4.2 nathanw s = splbio();
780 1.1.4.2 nathanw my_id = dev->sc_channel.chan_id & SBIC_ID_MASK;
781 1.1.4.2 nathanw
782 1.1.4.2 nathanw /* Enable advanced mode */
783 1.1.4.2 nathanw my_id |= SBIC_ID_EAF /*| SBIC_ID_EHP*/ ;
784 1.1.4.2 nathanw SET_SBIC_myid(regs, my_id);
785 1.1.4.2 nathanw
786 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicreset: %d\n", __LINE__));
787 1.1.4.2 nathanw
788 1.1.4.2 nathanw /*
789 1.1.4.2 nathanw * Disable interrupts (in dmainit) then reset the chip
790 1.1.4.2 nathanw */
791 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_RESET);
792 1.1.4.2 nathanw DELAY(25);
793 1.1.4.2 nathanw SBIC_WAIT(regs, SBIC_ASR_INT, 0);
794 1.1.4.2 nathanw GET_SBIC_csr(regs, csr); /* clears interrupt also */
795 1.1.4.2 nathanw
796 1.1.4.2 nathanw if (dev->sc_clkfreq < 110)
797 1.1.4.2 nathanw my_id |= SBIC_ID_FS_8_10;
798 1.1.4.2 nathanw else if (dev->sc_clkfreq < 160)
799 1.1.4.2 nathanw my_id |= SBIC_ID_FS_12_15;
800 1.1.4.2 nathanw else if (dev->sc_clkfreq < 210)
801 1.1.4.2 nathanw my_id |= SBIC_ID_FS_16_20;
802 1.1.4.2 nathanw
803 1.1.4.2 nathanw SET_SBIC_myid(regs, my_id);
804 1.1.4.2 nathanw
805 1.1.4.2 nathanw SBIC_DEBUG(printf("sbicreset: %d\n", __LINE__));
806 1.1.4.2 nathanw
807 1.1.4.2 nathanw /*
808 1.1.4.2 nathanw * Set up various chip parameters
809 1.1.4.2 nathanw */
810 1.1.4.2 nathanw SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI /* | SBIC_CTL_HSP */
811 1.1.4.2 nathanw | dev->sc_dmamode);
812 1.1.4.2 nathanw /*
813 1.1.4.2 nathanw * don't allow (re)selection (SBIC_RID_ES)
814 1.1.4.2 nathanw * until we can handle target mode!!
815 1.1.4.2 nathanw */
816 1.1.4.2 nathanw SET_SBIC_rselid(regs, SBIC_RID_ER);
817 1.1.4.2 nathanw SET_SBIC_syn(regs, 0); /* asynch for now */
818 1.1.4.2 nathanw
819 1.1.4.2 nathanw /*
820 1.1.4.2 nathanw * anything else was zeroed by reset
821 1.1.4.2 nathanw */
822 1.1.4.2 nathanw splx(s);
823 1.1.4.2 nathanw
824 1.1.4.2 nathanw #if 0
825 1.1.4.2 nathanw if ((dev->sc_flags & SBICF_ALIVE) == 0) {
826 1.1.4.2 nathanw TAILQ_INIT(&dev->ready_list);
827 1.1.4.2 nathanw TAILQ_INIT(&dev->nexus_list);
828 1.1.4.2 nathanw TAILQ_INIT(&dev->free_list);
829 1.1.4.2 nathanw dev->sc_nexus = NULL;
830 1.1.4.2 nathanw acb = dev->sc_acb;
831 1.1.4.2 nathanw memset(acb, 0, sizeof(dev->sc_acb));
832 1.1.4.2 nathanw for (i = 0; i < sizeof(dev->sc_acb) / sizeof(*acb); i++) {
833 1.1.4.2 nathanw TAILQ_INSERT_TAIL(&dev->free_list, acb, chain);
834 1.1.4.2 nathanw acb++;
835 1.1.4.2 nathanw }
836 1.1.4.2 nathanw memset(dev->sc_tinfo, 0, sizeof(dev->sc_tinfo));
837 1.1.4.2 nathanw } else {
838 1.1.4.2 nathanw if (dev->sc_nexus != NULL) {
839 1.1.4.2 nathanw dev->sc_nexus->xs->error = XS_DRIVER_STUFFUP;
840 1.1.4.2 nathanw sbic_scsidone(dev->sc_nexus, dev->sc_stat[0]);
841 1.1.4.2 nathanw }
842 1.1.4.2 nathanw while (acb = dev->nexus_list.tqh_first) {
843 1.1.4.2 nathanw acb->xs->error = XS_DRIVER_STUFFUP;
844 1.1.4.2 nathanw sbic_scsidone(acb, -1 /*acb->stat[0]*/);
845 1.1.4.2 nathanw }
846 1.1.4.2 nathanw }
847 1.1.4.2 nathanw
848 1.1.4.2 nathanw dev->sc_flags |= SBICF_ALIVE;
849 1.1.4.2 nathanw #endif
850 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_SELECTED;
851 1.1.4.2 nathanw }
852 1.1.4.2 nathanw
853 1.1.4.2 nathanw static void
854 1.1.4.2 nathanw sbicerror(struct sbic_softc *dev, sbic_regmap_p regs, u_char csr)
855 1.1.4.2 nathanw {
856 1.1.4.2 nathanw #ifdef DIAGNOSTIC
857 1.1.4.2 nathanw if (dev->sc_nexus == NULL)
858 1.1.4.2 nathanw panic("sbicerror");
859 1.1.4.2 nathanw #endif
860 1.1.4.2 nathanw if (dev->sc_nexus->xs->xs_control & XS_CTL_SILENT)
861 1.1.4.2 nathanw return;
862 1.1.4.2 nathanw
863 1.1.4.2 nathanw printf("%s: ", dev->sc_dev.dv_xname);
864 1.1.4.2 nathanw printf("csr == 0x%02x\n", csr); /* XXX */
865 1.1.4.2 nathanw }
866 1.1.4.2 nathanw
867 1.1.4.2 nathanw /*
868 1.1.4.2 nathanw * select the bus, return when selected or error.
869 1.1.4.2 nathanw */
870 1.1.4.2 nathanw static int
871 1.1.4.2 nathanw sbicselectbus(struct sbic_softc *dev, sbic_regmap_p regs, u_char target,
872 1.1.4.2 nathanw u_char lun, u_char our_addr)
873 1.1.4.2 nathanw {
874 1.1.4.2 nathanw u_char asr, csr, id;
875 1.1.4.2 nathanw
876 1.1.4.2 nathanw SBIC_TRACE(dev);
877 1.1.4.2 nathanw QPRINTF(("sbicselectbus %d\n", target));
878 1.1.4.2 nathanw
879 1.1.4.2 nathanw /*
880 1.1.4.2 nathanw * if we're already selected, return (XXXX panic maybe?)
881 1.1.4.2 nathanw */
882 1.1.4.2 nathanw if (dev->sc_flags & SBICF_SELECTED) {
883 1.1.4.2 nathanw SBIC_TRACE(dev);
884 1.1.4.2 nathanw return 1;
885 1.1.4.2 nathanw }
886 1.1.4.2 nathanw
887 1.1.4.2 nathanw /*
888 1.1.4.2 nathanw * issue select
889 1.1.4.2 nathanw */
890 1.1.4.2 nathanw SBIC_TC_PUT(regs, 0);
891 1.1.4.2 nathanw SET_SBIC_selid(regs, target);
892 1.1.4.2 nathanw SET_SBIC_timeo(regs, SBIC_TIMEOUT(250,dev->sc_clkfreq));
893 1.1.4.2 nathanw
894 1.1.4.2 nathanw /*
895 1.1.4.2 nathanw * set sync or async
896 1.1.4.2 nathanw */
897 1.1.4.2 nathanw if (dev->sc_sync[target].state == SYNC_DONE)
898 1.1.4.2 nathanw SET_SBIC_syn(regs, SBIC_SYN (dev->sc_sync[target].offset,
899 1.1.4.2 nathanw dev->sc_sync[target].period));
900 1.1.4.2 nathanw else
901 1.1.4.2 nathanw SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
902 1.1.4.2 nathanw
903 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
904 1.1.4.2 nathanw if (asr & (SBIC_ASR_INT | SBIC_ASR_BSY)) {
905 1.1.4.2 nathanw /* This means we got ourselves reselected upon */
906 1.1.4.2 nathanw /* printf("sbicselectbus: INT/BSY asr %02x\n", asr);*/
907 1.1.4.2 nathanw #ifdef DDB
908 1.1.4.2 nathanw /* Debugger();*/
909 1.1.4.2 nathanw #endif
910 1.1.4.2 nathanw SBIC_TRACE(dev);
911 1.1.4.2 nathanw return 1;
912 1.1.4.2 nathanw }
913 1.1.4.2 nathanw
914 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN);
915 1.1.4.2 nathanw
916 1.1.4.2 nathanw /*
917 1.1.4.2 nathanw * wait for select (merged from separate function may need
918 1.1.4.2 nathanw * cleanup)
919 1.1.4.2 nathanw */
920 1.1.4.2 nathanw WAIT_CIP(regs);
921 1.1.4.2 nathanw do {
922 1.1.4.2 nathanw asr = SBIC_WAIT(regs, SBIC_ASR_INT | SBIC_ASR_LCI, 0);
923 1.1.4.2 nathanw if (asr & SBIC_ASR_LCI) {
924 1.1.4.2 nathanw
925 1.1.4.2 nathanw DBGPRINTF(("sbicselectbus: late LCI asr %02x\n", asr),
926 1.1.4.2 nathanw reselect_debug);
927 1.1.4.2 nathanw
928 1.1.4.2 nathanw SBIC_TRACE(dev);
929 1.1.4.2 nathanw return 1;
930 1.1.4.2 nathanw }
931 1.1.4.2 nathanw GET_SBIC_csr (regs, csr);
932 1.1.4.2 nathanw CSR_TRACE('s',csr,asr,target);
933 1.1.4.2 nathanw QPRINTF(("%02x ", csr));
934 1.1.4.2 nathanw if (csr == SBIC_CSR_RSLT_NI || csr == SBIC_CSR_RSLT_IFY) {
935 1.1.4.2 nathanw
936 1.1.4.2 nathanw DBGPRINTF(("sbicselectbus: reselected asr %02x\n",
937 1.1.4.2 nathanw asr), reselect_debug);
938 1.1.4.2 nathanw
939 1.1.4.2 nathanw /* We need to handle this now so we don't lock
940 1.1.4.2 nathanw up later */
941 1.1.4.2 nathanw sbicnextstate(dev, csr, asr);
942 1.1.4.2 nathanw SBIC_TRACE(dev);
943 1.1.4.2 nathanw return 1;
944 1.1.4.2 nathanw }
945 1.1.4.2 nathanw if (csr == SBIC_CSR_SLT || csr == SBIC_CSR_SLT_ATN) {
946 1.1.4.2 nathanw panic("sbicselectbus: target issued select!");
947 1.1.4.2 nathanw return 1;
948 1.1.4.2 nathanw }
949 1.1.4.2 nathanw } while (csr != (SBIC_CSR_MIS_2 | MESG_OUT_PHASE) &&
950 1.1.4.2 nathanw csr != (SBIC_CSR_MIS_2 | CMD_PHASE) &&
951 1.1.4.2 nathanw csr != SBIC_CSR_SEL_TIMEO);
952 1.1.4.2 nathanw
953 1.1.4.2 nathanw /* Enable (or not) reselection */
954 1.1.4.2 nathanw if (!sbic_enable_reselect && dev->nexus_list.tqh_first == NULL)
955 1.1.4.2 nathanw SET_SBIC_rselid (regs, 0);
956 1.1.4.2 nathanw else
957 1.1.4.2 nathanw SET_SBIC_rselid (regs, SBIC_RID_ER);
958 1.1.4.2 nathanw
959 1.1.4.2 nathanw if (csr == (SBIC_CSR_MIS_2 | CMD_PHASE)) {
960 1.1.4.2 nathanw dev->sc_flags |= SBICF_SELECTED; /* device ignored ATN */
961 1.1.4.2 nathanw GET_SBIC_selid(regs, id);
962 1.1.4.2 nathanw dev->target = id;
963 1.1.4.2 nathanw GET_SBIC_tlun(regs,dev->lun);
964 1.1.4.2 nathanw if (dev->lun & SBIC_TLUN_VALID)
965 1.1.4.2 nathanw dev->lun &= SBIC_TLUN_MASK;
966 1.1.4.2 nathanw else
967 1.1.4.2 nathanw dev->lun = lun;
968 1.1.4.2 nathanw } else if (csr == (SBIC_CSR_MIS_2 | MESG_OUT_PHASE)) {
969 1.1.4.2 nathanw /*
970 1.1.4.2 nathanw * Send identify message
971 1.1.4.2 nathanw * (SCSI-2 requires an identify msg (?))
972 1.1.4.2 nathanw */
973 1.1.4.2 nathanw GET_SBIC_selid(regs, id);
974 1.1.4.2 nathanw dev->target = id;
975 1.1.4.2 nathanw GET_SBIC_tlun(regs,dev->lun);
976 1.1.4.2 nathanw if (dev->lun & SBIC_TLUN_VALID)
977 1.1.4.2 nathanw dev->lun &= SBIC_TLUN_MASK;
978 1.1.4.2 nathanw else
979 1.1.4.2 nathanw dev->lun = lun;
980 1.1.4.2 nathanw /*
981 1.1.4.2 nathanw * handle drives that don't want to be asked
982 1.1.4.2 nathanw * whether to go sync at all.
983 1.1.4.2 nathanw */
984 1.1.4.2 nathanw if (sbic_inhibit_sync[id]
985 1.1.4.2 nathanw && dev->sc_sync[id].state == SYNC_START) {
986 1.1.4.2 nathanw DBGPRINTF(("Forcing target %d asynchronous.\n", id),
987 1.1.4.2 nathanw sync_debug);
988 1.1.4.2 nathanw
989 1.1.4.2 nathanw dev->sc_sync[id].offset = 0;
990 1.1.4.2 nathanw dev->sc_sync[id].period = sbic_min_period;
991 1.1.4.2 nathanw dev->sc_sync[id].state = SYNC_DONE;
992 1.1.4.2 nathanw }
993 1.1.4.2 nathanw
994 1.1.4.2 nathanw
995 1.1.4.2 nathanw if (dev->sc_sync[id].state != SYNC_START){
996 1.1.4.2 nathanw if ((dev->sc_nexus->xs->xs_control & XS_CTL_POLL)
997 1.1.4.2 nathanw || (dev->sc_flags & SBICF_ICMD)
998 1.1.4.2 nathanw || !sbic_enable_reselect)
999 1.1.4.2 nathanw SEND_BYTE(regs, MSG_IDENTIFY | lun);
1000 1.1.4.2 nathanw else
1001 1.1.4.2 nathanw SEND_BYTE(regs, MSG_IDENTIFY_DR | lun);
1002 1.1.4.2 nathanw } else {
1003 1.1.4.2 nathanw /*
1004 1.1.4.2 nathanw * try to initiate a sync transfer.
1005 1.1.4.2 nathanw * So compose the sync message we're going
1006 1.1.4.2 nathanw * to send to the target
1007 1.1.4.2 nathanw */
1008 1.1.4.2 nathanw
1009 1.1.4.2 nathanw DBGPRINTF(("Sending sync request to target %d ... ",
1010 1.1.4.2 nathanw id), sync_debug);
1011 1.1.4.2 nathanw
1012 1.1.4.2 nathanw /*
1013 1.1.4.2 nathanw * setup scsi message sync message request
1014 1.1.4.2 nathanw */
1015 1.1.4.2 nathanw dev->sc_msg[0] = MSG_IDENTIFY | lun;
1016 1.1.4.2 nathanw dev->sc_msg[1] = MSG_EXT_MESSAGE;
1017 1.1.4.2 nathanw dev->sc_msg[2] = 3;
1018 1.1.4.2 nathanw dev->sc_msg[3] = MSG_SYNC_REQ;
1019 1.1.4.2 nathanw dev->sc_msg[4] = sbictoscsiperiod(dev, regs,
1020 1.1.4.2 nathanw sbic_min_period);
1021 1.1.4.2 nathanw dev->sc_msg[5] = sbic_max_offset;
1022 1.1.4.2 nathanw
1023 1.1.4.2 nathanw if (sbicxfstart(regs, 6, MESG_OUT_PHASE,
1024 1.1.4.2 nathanw sbic_cmd_wait))
1025 1.1.4.2 nathanw sbicxfout(regs, 6, dev->sc_msg,
1026 1.1.4.2 nathanw MESG_OUT_PHASE);
1027 1.1.4.2 nathanw
1028 1.1.4.2 nathanw dev->sc_sync[id].state = SYNC_SENT;
1029 1.1.4.2 nathanw
1030 1.1.4.2 nathanw DBGPRINTF(("sent\n"), sync_debug);
1031 1.1.4.2 nathanw }
1032 1.1.4.2 nathanw
1033 1.1.4.2 nathanw asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
1034 1.1.4.2 nathanw GET_SBIC_csr (regs, csr);
1035 1.1.4.2 nathanw CSR_TRACE('y',csr,asr,target);
1036 1.1.4.2 nathanw QPRINTF(("[%02x]", csr));
1037 1.1.4.2 nathanw
1038 1.1.4.2 nathanw DBGPRINTF(("csr-result of last msgout: 0x%x\n", csr),
1039 1.1.4.2 nathanw sync_debug && dev->sc_sync[id].state == SYNC_SENT);
1040 1.1.4.2 nathanw
1041 1.1.4.2 nathanw if (csr != SBIC_CSR_SEL_TIMEO)
1042 1.1.4.2 nathanw dev->sc_flags |= SBICF_SELECTED;
1043 1.1.4.2 nathanw }
1044 1.1.4.2 nathanw if (csr == SBIC_CSR_SEL_TIMEO)
1045 1.1.4.2 nathanw dev->sc_nexus->xs->error = XS_SELTIMEOUT;
1046 1.1.4.2 nathanw
1047 1.1.4.2 nathanw QPRINTF(("\n"));
1048 1.1.4.2 nathanw
1049 1.1.4.2 nathanw SBIC_TRACE(dev);
1050 1.1.4.2 nathanw return csr == SBIC_CSR_SEL_TIMEO;
1051 1.1.4.2 nathanw }
1052 1.1.4.2 nathanw
1053 1.1.4.2 nathanw static int
1054 1.1.4.2 nathanw sbicxfstart(sbic_regmap_p regs, int len, u_char phase, int wait)
1055 1.1.4.2 nathanw {
1056 1.1.4.2 nathanw u_char id;
1057 1.1.4.2 nathanw
1058 1.1.4.2 nathanw switch (phase) {
1059 1.1.4.2 nathanw case DATA_IN_PHASE:
1060 1.1.4.2 nathanw case MESG_IN_PHASE:
1061 1.1.4.2 nathanw GET_SBIC_selid (regs, id);
1062 1.1.4.2 nathanw id |= SBIC_SID_FROM_SCSI;
1063 1.1.4.2 nathanw SET_SBIC_selid (regs, id);
1064 1.1.4.2 nathanw SBIC_TC_PUT (regs, (unsigned)len);
1065 1.1.4.2 nathanw break;
1066 1.1.4.2 nathanw case DATA_OUT_PHASE:
1067 1.1.4.2 nathanw case MESG_OUT_PHASE:
1068 1.1.4.2 nathanw case CMD_PHASE:
1069 1.1.4.2 nathanw GET_SBIC_selid (regs, id);
1070 1.1.4.2 nathanw id &= ~SBIC_SID_FROM_SCSI;
1071 1.1.4.2 nathanw SET_SBIC_selid (regs, id);
1072 1.1.4.2 nathanw SBIC_TC_PUT (regs, (unsigned)len);
1073 1.1.4.2 nathanw break;
1074 1.1.4.2 nathanw default:
1075 1.1.4.2 nathanw SBIC_TC_PUT (regs, 0);
1076 1.1.4.2 nathanw }
1077 1.1.4.2 nathanw QPRINTF(("sbicxfstart %d, %d, %d\n", len, phase, wait));
1078 1.1.4.2 nathanw
1079 1.1.4.2 nathanw return 1;
1080 1.1.4.2 nathanw }
1081 1.1.4.2 nathanw
1082 1.1.4.2 nathanw static int
1083 1.1.4.2 nathanw sbicxfout(sbic_regmap_p regs, int len, void *bp, int phase)
1084 1.1.4.2 nathanw {
1085 1.1.4.2 nathanw #ifdef UNPROTECTED_CSR
1086 1.1.4.2 nathanw u_char orig_csr
1087 1.1.4.2 nathanw #endif
1088 1.1.4.2 nathanw u_char asr, *buf;
1089 1.1.4.2 nathanw /* u_char csr;*/
1090 1.1.4.2 nathanw int wait;
1091 1.1.4.2 nathanw
1092 1.1.4.2 nathanw buf = bp;
1093 1.1.4.2 nathanw wait = sbic_data_wait;
1094 1.1.4.2 nathanw
1095 1.1.4.2 nathanw QPRINTF(("sbicxfout {%d} %02x %02x %02x %02x %02x "
1096 1.1.4.2 nathanw "%02x %02x %02x %02x %02x\n", len, buf[0], buf[1], buf[2],
1097 1.1.4.2 nathanw buf[3], buf[4], buf[5], buf[6], buf[7], buf[8], buf[9]));
1098 1.1.4.2 nathanw
1099 1.1.4.2 nathanw #ifdef UNPROTECTED_CSR
1100 1.1.4.2 nathanw GET_SBIC_csr (regs, orig_csr);
1101 1.1.4.2 nathanw CSR_TRACE('>',orig_csr,0,0);
1102 1.1.4.2 nathanw #endif
1103 1.1.4.2 nathanw
1104 1.1.4.2 nathanw /*
1105 1.1.4.2 nathanw * sigh.. WD-PROTO strikes again.. sending the command in one go
1106 1.1.4.2 nathanw * causes the chip to lock up if talking to certain (misbehaving?)
1107 1.1.4.2 nathanw * targets. Anyway, this procedure should work for all targets, but
1108 1.1.4.2 nathanw * it's slightly slower due to the overhead
1109 1.1.4.2 nathanw */
1110 1.1.4.2 nathanw WAIT_CIP (regs);
1111 1.1.4.2 nathanw SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
1112 1.1.4.2 nathanw for (;len > 0; len--) {
1113 1.1.4.2 nathanw GET_SBIC_asr (regs, asr);
1114 1.1.4.2 nathanw while ((asr & SBIC_ASR_DBR) == 0) {
1115 1.1.4.2 nathanw if ((asr & SBIC_ASR_INT) || --wait < 0) {
1116 1.1.4.2 nathanw
1117 1.1.4.2 nathanw DBGPRINTF(("sbicxfout fail: l%d i%x w%d\n",
1118 1.1.4.2 nathanw len, asr, wait), sbic_debug);
1119 1.1.4.2 nathanw
1120 1.1.4.2 nathanw return len;
1121 1.1.4.2 nathanw }
1122 1.1.4.2 nathanw /* DELAY(1);*/
1123 1.1.4.2 nathanw GET_SBIC_asr (regs, asr);
1124 1.1.4.2 nathanw }
1125 1.1.4.2 nathanw
1126 1.1.4.2 nathanw SET_SBIC_data (regs, *buf);
1127 1.1.4.2 nathanw buf++;
1128 1.1.4.2 nathanw }
1129 1.1.4.2 nathanw SBIC_TC_GET(regs, len);
1130 1.1.4.2 nathanw QPRINTF(("sbicxfout done %d bytes\n", len));
1131 1.1.4.2 nathanw /*
1132 1.1.4.2 nathanw * this leaves with one csr to be read
1133 1.1.4.2 nathanw */
1134 1.1.4.2 nathanw return 0;
1135 1.1.4.2 nathanw }
1136 1.1.4.2 nathanw
1137 1.1.4.2 nathanw /* returns # bytes left to read */
1138 1.1.4.2 nathanw static int
1139 1.1.4.2 nathanw sbicxfin(sbic_regmap_p regs, int len, void *bp)
1140 1.1.4.2 nathanw {
1141 1.1.4.2 nathanw int wait;
1142 1.1.4.2 nathanw /* int read;*/
1143 1.1.4.2 nathanw u_char *obp, *buf;
1144 1.1.4.2 nathanw #ifdef UNPROTECTED_CSR
1145 1.1.4.2 nathanw u_char orig_csr, csr;
1146 1.1.4.2 nathanw #endif
1147 1.1.4.2 nathanw u_char asr;
1148 1.1.4.2 nathanw
1149 1.1.4.2 nathanw wait = sbic_data_wait;
1150 1.1.4.2 nathanw obp = bp;
1151 1.1.4.2 nathanw buf = bp;
1152 1.1.4.2 nathanw
1153 1.1.4.2 nathanw #ifdef UNPROTECTED_CSR
1154 1.1.4.2 nathanw GET_SBIC_csr (regs, orig_csr);
1155 1.1.4.2 nathanw CSR_TRACE('<',orig_csr,0,0);
1156 1.1.4.2 nathanw
1157 1.1.4.2 nathanw QPRINTF(("sbicxfin %d, csr=%02x\n", len, orig_csr));
1158 1.1.4.2 nathanw #endif
1159 1.1.4.2 nathanw
1160 1.1.4.2 nathanw WAIT_CIP (regs);
1161 1.1.4.2 nathanw SET_SBIC_cmd (regs, SBIC_CMD_XFER_INFO);
1162 1.1.4.2 nathanw for (;len > 0; len--) {
1163 1.1.4.2 nathanw GET_SBIC_asr (regs, asr);
1164 1.1.4.2 nathanw if ((asr & SBIC_ASR_PE)) {
1165 1.1.4.2 nathanw DBG(printf("sbicxfin parity error: l%d i%x w%d\n",
1166 1.1.4.2 nathanw len, asr, wait));
1167 1.1.4.2 nathanw #if defined(DDB) && defined(DEBUG)
1168 1.1.4.2 nathanw Debugger();
1169 1.1.4.2 nathanw #endif
1170 1.1.4.2 nathanw DBG(return ((unsigned long)buf - (unsigned long)bp));
1171 1.1.4.2 nathanw }
1172 1.1.4.2 nathanw while ((asr & SBIC_ASR_DBR) == 0) {
1173 1.1.4.2 nathanw if ((asr & SBIC_ASR_INT) || --wait < 0) {
1174 1.1.4.2 nathanw
1175 1.1.4.2 nathanw DBG(if (sbic_debug) {
1176 1.1.4.2 nathanw QPRINTF(("sbicxfin fail:{%d} %02x %02x %02x %02x %02x %02x "
1177 1.1.4.2 nathanw "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
1178 1.1.4.2 nathanw obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
1179 1.1.4.2 nathanw printf("sbicxfin fail: l%d i%x w%d\n", len, asr, wait); });
1180 1.1.4.2 nathanw
1181 1.1.4.2 nathanw return len;
1182 1.1.4.2 nathanw }
1183 1.1.4.2 nathanw
1184 1.1.4.2 nathanw #ifdef UNPROTECTED_CSR
1185 1.1.4.2 nathanw if (!(asr & SBIC_ASR_BSY)) {
1186 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1187 1.1.4.2 nathanw CSR_TRACE('<',csr,asr,len);
1188 1.1.4.2 nathanw QPRINTF(("[CSR%02xASR%02x]", csr, asr));
1189 1.1.4.2 nathanw }
1190 1.1.4.2 nathanw #endif
1191 1.1.4.2 nathanw
1192 1.1.4.2 nathanw /* DELAY(1);*/
1193 1.1.4.2 nathanw GET_SBIC_asr (regs, asr);
1194 1.1.4.2 nathanw }
1195 1.1.4.2 nathanw
1196 1.1.4.2 nathanw GET_SBIC_data (regs, *buf);
1197 1.1.4.2 nathanw /* QPRINTF(("asr=%02x, csr=%02x, data=%02x\n", asr, csr, *buf));*/
1198 1.1.4.2 nathanw buf++;
1199 1.1.4.2 nathanw }
1200 1.1.4.2 nathanw
1201 1.1.4.2 nathanw QPRINTF(("sbicxfin {%d} %02x %02x %02x %02x %02x %02x "
1202 1.1.4.2 nathanw "%02x %02x %02x %02x\n", len, obp[0], obp[1], obp[2],
1203 1.1.4.2 nathanw obp[3], obp[4], obp[5], obp[6], obp[7], obp[8], obp[9]));
1204 1.1.4.2 nathanw
1205 1.1.4.2 nathanw /* this leaves with one csr to be read */
1206 1.1.4.2 nathanw return len;
1207 1.1.4.2 nathanw }
1208 1.1.4.2 nathanw
1209 1.1.4.2 nathanw /*
1210 1.1.4.2 nathanw * SCSI 'immediate' command: issue a command to some SCSI device
1211 1.1.4.2 nathanw * and get back an 'immediate' response (i.e., do programmed xfer
1212 1.1.4.2 nathanw * to get the response data). 'cbuf' is a buffer containing a scsi
1213 1.1.4.2 nathanw * command of length clen bytes. 'buf' is a buffer of length 'len'
1214 1.1.4.2 nathanw * bytes for data. The transfer direction is determined by the device
1215 1.1.4.2 nathanw * (i.e., by the scsi bus data xfer phase). If 'len' is zero, the
1216 1.1.4.2 nathanw * command must supply no data.
1217 1.1.4.2 nathanw */
1218 1.1.4.2 nathanw static int
1219 1.1.4.2 nathanw sbicicmd(struct sbic_softc *dev, int target, int lun, struct sbic_acb *acb)
1220 1.1.4.2 nathanw {
1221 1.1.4.2 nathanw sbic_regmap_p regs;
1222 1.1.4.2 nathanw u_char phase, csr, asr;
1223 1.1.4.2 nathanw int wait;
1224 1.1.4.2 nathanw /* int newtarget, cmd_sent, parity_err;*/
1225 1.1.4.2 nathanw
1226 1.1.4.2 nathanw /* int discon;*/
1227 1.1.4.2 nathanw int i;
1228 1.1.4.2 nathanw
1229 1.1.4.2 nathanw void *cbuf, *buf;
1230 1.1.4.2 nathanw int clen, len;
1231 1.1.4.2 nathanw
1232 1.1.4.2 nathanw #define CSR_LOG_BUF_SIZE 0
1233 1.1.4.2 nathanw #if CSR_LOG_BUF_SIZE
1234 1.1.4.2 nathanw int bufptr;
1235 1.1.4.2 nathanw int csrbuf[CSR_LOG_BUF_SIZE];
1236 1.1.4.2 nathanw bufptr = 0;
1237 1.1.4.2 nathanw #endif
1238 1.1.4.2 nathanw
1239 1.1.4.2 nathanw cbuf = &acb->cmd;
1240 1.1.4.2 nathanw clen = acb->clen;
1241 1.1.4.2 nathanw buf = acb->data;
1242 1.1.4.2 nathanw len = acb->datalen;
1243 1.1.4.2 nathanw
1244 1.1.4.2 nathanw SBIC_TRACE(dev);
1245 1.1.4.2 nathanw regs = &dev->sc_sbicp;
1246 1.1.4.2 nathanw
1247 1.1.4.2 nathanw acb->sc_tcnt = 0;
1248 1.1.4.2 nathanw
1249 1.1.4.2 nathanw DBG(routine = 3);
1250 1.1.4.2 nathanw DBG(debug_sbic_regs = regs); /* store this to allow debug calls */
1251 1.1.4.2 nathanw DBGPRINTF(("sbicicmd(%d,%d):%d\n", target, lun, len),
1252 1.1.4.2 nathanw data_pointer_debug > 1);
1253 1.1.4.2 nathanw
1254 1.1.4.2 nathanw /*
1255 1.1.4.2 nathanw * set the sbic into non-DMA mode
1256 1.1.4.2 nathanw */
1257 1.1.4.2 nathanw SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI /*| SBIC_CTL_HSP*/);
1258 1.1.4.2 nathanw
1259 1.1.4.2 nathanw dev->sc_stat[0] = 0xff;
1260 1.1.4.2 nathanw dev->sc_msg[0] = 0xff;
1261 1.1.4.2 nathanw i = 1; /* pre-load */
1262 1.1.4.2 nathanw
1263 1.1.4.2 nathanw /* We're stealing the SCSI bus */
1264 1.1.4.2 nathanw dev->sc_flags |= SBICF_ICMD;
1265 1.1.4.2 nathanw
1266 1.1.4.2 nathanw do {
1267 1.1.4.2 nathanw /*
1268 1.1.4.2 nathanw * select the SCSI bus (it's an error if bus isn't free)
1269 1.1.4.2 nathanw */
1270 1.1.4.2 nathanw if (!(dev->sc_flags & SBICF_SELECTED)
1271 1.1.4.2 nathanw && sbicselectbus(dev, regs, target, lun,
1272 1.1.4.2 nathanw dev->sc_scsiaddr)) {
1273 1.1.4.2 nathanw /*printf("sbicicmd trying to select busy bus!\n");*/
1274 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_ICMD;
1275 1.1.4.2 nathanw return -1;
1276 1.1.4.2 nathanw }
1277 1.1.4.2 nathanw
1278 1.1.4.2 nathanw /*
1279 1.1.4.2 nathanw * Wait for a phase change (or error) then let the
1280 1.1.4.2 nathanw * device sequence us through the various SCSI phases.
1281 1.1.4.2 nathanw */
1282 1.1.4.2 nathanw
1283 1.1.4.2 nathanw wait = sbic_cmd_wait;
1284 1.1.4.2 nathanw
1285 1.1.4.2 nathanw asr = GET_SBIC_asr (regs, asr);
1286 1.1.4.2 nathanw GET_SBIC_csr (regs, csr);
1287 1.1.4.2 nathanw CSR_TRACE('I',csr,asr,target);
1288 1.1.4.2 nathanw QPRINTF((">ASR:%02xCSR:%02x<", asr, csr));
1289 1.1.4.2 nathanw
1290 1.1.4.2 nathanw #if CSR_LOG_BUF_SIZE
1291 1.1.4.2 nathanw csrbuf[bufptr++] = csr;
1292 1.1.4.2 nathanw #endif
1293 1.1.4.2 nathanw
1294 1.1.4.2 nathanw
1295 1.1.4.2 nathanw switch (csr) {
1296 1.1.4.2 nathanw case SBIC_CSR_S_XFERRED:
1297 1.1.4.2 nathanw case SBIC_CSR_DISC:
1298 1.1.4.2 nathanw case SBIC_CSR_DISC_1:
1299 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_SELECTED;
1300 1.1.4.2 nathanw GET_SBIC_cmd_phase (regs, phase);
1301 1.1.4.2 nathanw if (phase == 0x60) {
1302 1.1.4.2 nathanw GET_SBIC_tlun (regs, dev->sc_stat[0]);
1303 1.1.4.2 nathanw i = 0; /* done */
1304 1.1.4.2 nathanw /* break;*/ /* Bypass all the state gobldygook */
1305 1.1.4.2 nathanw } else {
1306 1.1.4.2 nathanw DBGPRINTF(("sbicicmd: handling disconnect\n"),
1307 1.1.4.2 nathanw reselect_debug > 1);
1308 1.1.4.2 nathanw
1309 1.1.4.2 nathanw i = SBIC_STATE_DISCONNECT;
1310 1.1.4.2 nathanw }
1311 1.1.4.2 nathanw break;
1312 1.1.4.2 nathanw
1313 1.1.4.2 nathanw case SBIC_CSR_XFERRED | CMD_PHASE:
1314 1.1.4.2 nathanw case SBIC_CSR_MIS | CMD_PHASE:
1315 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | CMD_PHASE:
1316 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | CMD_PHASE:
1317 1.1.4.2 nathanw if (sbicxfstart(regs, clen, CMD_PHASE, sbic_cmd_wait))
1318 1.1.4.2 nathanw if (sbicxfout(regs, clen,
1319 1.1.4.2 nathanw cbuf, CMD_PHASE))
1320 1.1.4.2 nathanw i = sbicabort(dev, regs,
1321 1.1.4.2 nathanw "icmd sending cmd");
1322 1.1.4.2 nathanw #if 0
1323 1.1.4.2 nathanw GET_SBIC_csr(regs, csr); /* Lets us reload tcount */
1324 1.1.4.2 nathanw WAIT_CIP(regs);
1325 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1326 1.1.4.2 nathanw CSR_TRACE('I',csr,asr,target);
1327 1.1.4.2 nathanw if (asr & (SBIC_ASR_BSY | SBIC_ASR_LCI | SBIC_ASR_CIP))
1328 1.1.4.2 nathanw printf("next: cmd sent asr %02x, csr %02x\n",
1329 1.1.4.2 nathanw asr, csr);
1330 1.1.4.2 nathanw #endif
1331 1.1.4.2 nathanw break;
1332 1.1.4.2 nathanw
1333 1.1.4.2 nathanw #if 0
1334 1.1.4.2 nathanw case SBIC_CSR_XFERRED | DATA_OUT_PHASE:
1335 1.1.4.2 nathanw case SBIC_CSR_XFERRED | DATA_IN_PHASE:
1336 1.1.4.2 nathanw case SBIC_CSR_MIS | DATA_OUT_PHASE:
1337 1.1.4.2 nathanw case SBIC_CSR_MIS | DATA_IN_PHASE:
1338 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | DATA_OUT_PHASE:
1339 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | DATA_IN_PHASE:
1340 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | DATA_OUT_PHASE:
1341 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | DATA_IN_PHASE:
1342 1.1.4.2 nathanw if (acb->datalen <= 0)
1343 1.1.4.2 nathanw i = sbicabort(dev, regs, "icmd out of data");
1344 1.1.4.2 nathanw else {
1345 1.1.4.2 nathanw wait = sbic_data_wait;
1346 1.1.4.2 nathanw if (sbicxfstart(regs, acb->datalen,
1347 1.1.4.2 nathanw SBIC_PHASE(csr), wait))
1348 1.1.4.2 nathanw if (csr & 0x01)
1349 1.1.4.2 nathanw /* data in? */
1350 1.1.4.2 nathanw i = sbicxfin(regs, acb->datalen, acb->data);
1351 1.1.4.2 nathanw else
1352 1.1.4.2 nathanw i = sbicxfout(regs, acb->datalen, acb->data,
1353 1.1.4.2 nathanw SBIC_PHASE(csr));
1354 1.1.4.2 nathanw acb->data += acb->datalen - i;
1355 1.1.4.2 nathanw acb->datalen = i;
1356 1.1.4.2 nathanw i = 1;
1357 1.1.4.2 nathanw }
1358 1.1.4.2 nathanw break;
1359 1.1.4.2 nathanw
1360 1.1.4.2 nathanw #endif
1361 1.1.4.2 nathanw case SBIC_CSR_XFERRED | STATUS_PHASE:
1362 1.1.4.2 nathanw case SBIC_CSR_MIS | STATUS_PHASE:
1363 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | STATUS_PHASE:
1364 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | STATUS_PHASE:
1365 1.1.4.2 nathanw /*
1366 1.1.4.2 nathanw * the sbic does the status/cmd-complete reading ok,
1367 1.1.4.2 nathanw * so do this with its hi-level commands.
1368 1.1.4.2 nathanw */
1369 1.1.4.2 nathanw DBGPRINTF(("SBICICMD status phase\n"), sbic_debug);
1370 1.1.4.2 nathanw
1371 1.1.4.2 nathanw SBIC_TC_PUT(regs, 0);
1372 1.1.4.2 nathanw SET_SBIC_cmd_phase(regs, 0x46);
1373 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
1374 1.1.4.2 nathanw break;
1375 1.1.4.2 nathanw
1376 1.1.4.2 nathanw #if THIS_IS_A_RESERVED_STATE
1377 1.1.4.2 nathanw case BUS_FREE_PHASE: /* This is not legal */
1378 1.1.4.2 nathanw if (dev->sc_stat[0] != 0xff)
1379 1.1.4.2 nathanw goto out;
1380 1.1.4.2 nathanw break;
1381 1.1.4.2 nathanw #endif
1382 1.1.4.2 nathanw
1383 1.1.4.2 nathanw default:
1384 1.1.4.2 nathanw i = sbicnextstate(dev, csr, asr);
1385 1.1.4.2 nathanw }
1386 1.1.4.2 nathanw
1387 1.1.4.2 nathanw /*
1388 1.1.4.2 nathanw * make sure the last command was taken,
1389 1.1.4.2 nathanw * ie. we're not hunting after an ignored command..
1390 1.1.4.2 nathanw */
1391 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1392 1.1.4.2 nathanw
1393 1.1.4.2 nathanw /* tapes may take a loooong time.. */
1394 1.1.4.2 nathanw while (asr & SBIC_ASR_BSY){
1395 1.1.4.2 nathanw if (asr & SBIC_ASR_DBR) {
1396 1.1.4.2 nathanw printf("sbicicmd: Waiting while sbic is "
1397 1.1.4.2 nathanw "jammed, CSR:%02x,ASR:%02x\n",
1398 1.1.4.2 nathanw csr, asr);
1399 1.1.4.2 nathanw #ifdef DDB
1400 1.1.4.2 nathanw Debugger();
1401 1.1.4.2 nathanw #endif
1402 1.1.4.2 nathanw /* SBIC is jammed */
1403 1.1.4.2 nathanw /* DUNNO which direction */
1404 1.1.4.2 nathanw /* Try old direction */
1405 1.1.4.2 nathanw GET_SBIC_data(regs,i);
1406 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1407 1.1.4.2 nathanw if (asr & SBIC_ASR_DBR) /* Wants us to write */
1408 1.1.4.2 nathanw SET_SBIC_data(regs,i);
1409 1.1.4.2 nathanw }
1410 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1411 1.1.4.2 nathanw }
1412 1.1.4.2 nathanw
1413 1.1.4.2 nathanw /*
1414 1.1.4.2 nathanw * wait for last command to complete
1415 1.1.4.2 nathanw */
1416 1.1.4.2 nathanw if (asr & SBIC_ASR_LCI) {
1417 1.1.4.2 nathanw printf("sbicicmd: last command ignored\n");
1418 1.1.4.2 nathanw }
1419 1.1.4.2 nathanw else if (i == 1) /* Bsy */
1420 1.1.4.2 nathanw SBIC_WAIT(regs, SBIC_ASR_INT, wait);
1421 1.1.4.2 nathanw
1422 1.1.4.2 nathanw /*
1423 1.1.4.2 nathanw * do it again
1424 1.1.4.2 nathanw */
1425 1.1.4.2 nathanw } while (i > 0 && dev->sc_stat[0] == 0xff);
1426 1.1.4.2 nathanw
1427 1.1.4.2 nathanw /* Sometimes we need to do an extra read of the CSR */
1428 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1429 1.1.4.2 nathanw CSR_TRACE('I',csr,asr,0xff);
1430 1.1.4.2 nathanw
1431 1.1.4.2 nathanw #if CSR_LOG_BUF_SIZE
1432 1.1.4.2 nathanw if (reselect_debug > 1)
1433 1.1.4.2 nathanw for (i = 0; i < bufptr; i++)
1434 1.1.4.2 nathanw printf("CSR:%02x", csrbuf[i]);
1435 1.1.4.2 nathanw #endif
1436 1.1.4.2 nathanw
1437 1.1.4.2 nathanw DBGPRINTF(("sbicicmd done(%d,%d):%d =%d=\n",
1438 1.1.4.2 nathanw dev->target, lun,
1439 1.1.4.2 nathanw acb->datalen,
1440 1.1.4.2 nathanw dev->sc_stat[0]),
1441 1.1.4.2 nathanw data_pointer_debug > 1);
1442 1.1.4.2 nathanw
1443 1.1.4.2 nathanw QPRINTF(("=STS:%02x=", dev->sc_stat[0]));
1444 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_ICMD;
1445 1.1.4.2 nathanw
1446 1.1.4.2 nathanw SBIC_TRACE(dev);
1447 1.1.4.2 nathanw return dev->sc_stat[0];
1448 1.1.4.2 nathanw }
1449 1.1.4.2 nathanw
1450 1.1.4.2 nathanw /*
1451 1.1.4.2 nathanw * Finish SCSI xfer command: After the completion interrupt from
1452 1.1.4.2 nathanw * a read/write operation, sequence through the final phases in
1453 1.1.4.2 nathanw * programmed i/o. This routine is a lot like sbicicmd except we
1454 1.1.4.2 nathanw * skip (and don't allow) the select, cmd out and data in/out phases.
1455 1.1.4.2 nathanw */
1456 1.1.4.2 nathanw static void
1457 1.1.4.2 nathanw sbicxfdone(struct sbic_softc *dev, sbic_regmap_p regs, int target)
1458 1.1.4.2 nathanw {
1459 1.1.4.2 nathanw u_char phase, asr, csr;
1460 1.1.4.2 nathanw int s;
1461 1.1.4.2 nathanw
1462 1.1.4.2 nathanw SBIC_TRACE(dev);
1463 1.1.4.2 nathanw QPRINTF(("{"));
1464 1.1.4.2 nathanw s = splbio();
1465 1.1.4.2 nathanw
1466 1.1.4.2 nathanw /*
1467 1.1.4.2 nathanw * have the sbic complete on its own
1468 1.1.4.2 nathanw */
1469 1.1.4.2 nathanw SBIC_TC_PUT(regs, 0);
1470 1.1.4.2 nathanw SET_SBIC_cmd_phase(regs, 0x46);
1471 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_SEL_ATN_XFER);
1472 1.1.4.2 nathanw
1473 1.1.4.2 nathanw do {
1474 1.1.4.2 nathanw asr = SBIC_WAIT (regs, SBIC_ASR_INT, 0);
1475 1.1.4.2 nathanw GET_SBIC_csr (regs, csr);
1476 1.1.4.2 nathanw CSR_TRACE('f',csr,asr,target);
1477 1.1.4.2 nathanw QPRINTF(("%02x:", csr));
1478 1.1.4.2 nathanw } while ((csr != SBIC_CSR_DISC) && (csr != SBIC_CSR_DISC_1)
1479 1.1.4.2 nathanw && (csr != SBIC_CSR_S_XFERRED));
1480 1.1.4.2 nathanw
1481 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_SELECTED;
1482 1.1.4.2 nathanw
1483 1.1.4.2 nathanw GET_SBIC_cmd_phase (regs, phase);
1484 1.1.4.2 nathanw QPRINTF(("}%02x", phase));
1485 1.1.4.2 nathanw if (phase == 0x60)
1486 1.1.4.2 nathanw GET_SBIC_tlun(regs, dev->sc_stat[0]);
1487 1.1.4.2 nathanw else
1488 1.1.4.2 nathanw sbicerror(dev, regs, csr);
1489 1.1.4.2 nathanw
1490 1.1.4.2 nathanw QPRINTF(("=STS:%02x=\n", dev->sc_stat[0]));
1491 1.1.4.2 nathanw splx(s);
1492 1.1.4.2 nathanw SBIC_TRACE(dev);
1493 1.1.4.2 nathanw }
1494 1.1.4.2 nathanw
1495 1.1.4.2 nathanw /*
1496 1.1.4.2 nathanw * No DMA chains
1497 1.1.4.2 nathanw */
1498 1.1.4.2 nathanw
1499 1.1.4.2 nathanw static int
1500 1.1.4.2 nathanw sbicgo(struct sbic_softc *dev, struct scsipi_xfer *xs)
1501 1.1.4.2 nathanw {
1502 1.1.4.2 nathanw int i, usedma;
1503 1.1.4.2 nathanw /* int dmaflags, count; */
1504 1.1.4.2 nathanw /* int wait;*/
1505 1.1.4.2 nathanw /* u_char cmd;*/
1506 1.1.4.2 nathanw u_char asr = 0, csr = 0;
1507 1.1.4.2 nathanw /* u_char *addr; */
1508 1.1.4.2 nathanw sbic_regmap_p regs;
1509 1.1.4.2 nathanw struct sbic_acb *acb;
1510 1.1.4.2 nathanw
1511 1.1.4.2 nathanw SBIC_TRACE(dev);
1512 1.1.4.2 nathanw dev->target = xs->xs_periph->periph_target;
1513 1.1.4.2 nathanw dev->lun = xs->xs_periph->periph_lun;
1514 1.1.4.2 nathanw acb = dev->sc_nexus;
1515 1.1.4.2 nathanw regs = &dev->sc_sbicp;
1516 1.1.4.2 nathanw
1517 1.1.4.2 nathanw usedma = acb->flags & ACB_DMA;
1518 1.1.4.2 nathanw
1519 1.1.4.2 nathanw DBG(routine = 1);
1520 1.1.4.2 nathanw DBG(debug_sbic_regs = regs); /* store this to allow debug calls */
1521 1.1.4.2 nathanw DBGPRINTF(("sbicgo(%d,%d)\n", dev->target, dev->lun),
1522 1.1.4.2 nathanw data_pointer_debug > 1);
1523 1.1.4.2 nathanw
1524 1.1.4.2 nathanw /*
1525 1.1.4.2 nathanw * set the sbic into DMA mode
1526 1.1.4.2 nathanw */
1527 1.1.4.2 nathanw if (usedma)
1528 1.1.4.2 nathanw SET_SBIC_control(regs,
1529 1.1.4.2 nathanw SBIC_CTL_EDI | SBIC_CTL_IDI | dev->sc_dmamode);
1530 1.1.4.2 nathanw else
1531 1.1.4.2 nathanw SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
1532 1.1.4.2 nathanw
1533 1.1.4.2 nathanw
1534 1.1.4.2 nathanw /*
1535 1.1.4.2 nathanw * select the SCSI bus (it's an error if bus isn't free)
1536 1.1.4.2 nathanw */
1537 1.1.4.2 nathanw if (sbicselectbus(dev, regs, dev->target, dev->lun,
1538 1.1.4.2 nathanw dev->sc_scsiaddr)) {
1539 1.1.4.2 nathanw /* printf("sbicgo: Trying to select busy bus!\n"); */
1540 1.1.4.2 nathanw SBIC_TRACE(dev);
1541 1.1.4.2 nathanw /* Not done: may need to be rescheduled */
1542 1.1.4.2 nathanw return 0;
1543 1.1.4.2 nathanw }
1544 1.1.4.2 nathanw dev->sc_stat[0] = 0xff;
1545 1.1.4.2 nathanw
1546 1.1.4.2 nathanw /*
1547 1.1.4.2 nathanw * Allocate the DMA chain
1548 1.1.4.2 nathanw */
1549 1.1.4.2 nathanw
1550 1.1.4.2 nathanw /* Mark end of segment */
1551 1.1.4.2 nathanw acb->sc_tcnt = 0;
1552 1.1.4.2 nathanw
1553 1.1.4.2 nathanw SBIC_TRACE(dev);
1554 1.1.4.2 nathanw /* Enable interrupts */
1555 1.1.4.2 nathanw dev->sc_enintr(dev);
1556 1.1.4.2 nathanw if (usedma) {
1557 1.1.4.2 nathanw int tcnt;
1558 1.1.4.2 nathanw
1559 1.1.4.2 nathanw acb->offset = 0;
1560 1.1.4.2 nathanw acb->sc_tcnt = 0;
1561 1.1.4.2 nathanw /* Note, this does not start DMA */
1562 1.1.4.2 nathanw tcnt = dev->sc_dmasetup(dev->sc_dmah, dev->sc_dmat, acb,
1563 1.1.4.2 nathanw (acb->flags & ACB_DATAIN) != 0);
1564 1.1.4.2 nathanw
1565 1.1.4.2 nathanw DBG(dev->sc_dmatimo = tcnt ? 1 : 0);
1566 1.1.4.2 nathanw DBG(++sbicdma_ops); /* count total DMA operations */
1567 1.1.4.2 nathanw }
1568 1.1.4.2 nathanw
1569 1.1.4.2 nathanw SBIC_TRACE(dev);
1570 1.1.4.2 nathanw
1571 1.1.4.2 nathanw /*
1572 1.1.4.2 nathanw * enintr() also enables interrupts for the sbic
1573 1.1.4.2 nathanw */
1574 1.1.4.2 nathanw DBG(debug_asr = asr);
1575 1.1.4.2 nathanw DBG(debug_csr = csr);
1576 1.1.4.2 nathanw
1577 1.1.4.2 nathanw /*
1578 1.1.4.2 nathanw * Lets cycle a while then let the interrupt handler take over
1579 1.1.4.2 nathanw */
1580 1.1.4.2 nathanw
1581 1.1.4.2 nathanw asr = GET_SBIC_asr(regs, asr);
1582 1.1.4.2 nathanw do {
1583 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1584 1.1.4.2 nathanw CSR_TRACE('g', csr, asr, dev->target);
1585 1.1.4.2 nathanw
1586 1.1.4.2 nathanw DBG(debug_csr = csr);
1587 1.1.4.2 nathanw DBG(routine = 1);
1588 1.1.4.2 nathanw
1589 1.1.4.2 nathanw QPRINTF(("go[0x%x]", csr));
1590 1.1.4.2 nathanw
1591 1.1.4.2 nathanw i = sbicnextstate(dev, csr, asr);
1592 1.1.4.2 nathanw
1593 1.1.4.2 nathanw WAIT_CIP(regs);
1594 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1595 1.1.4.2 nathanw
1596 1.1.4.2 nathanw DBG(debug_asr = asr);
1597 1.1.4.2 nathanw
1598 1.1.4.2 nathanw if (asr & SBIC_ASR_LCI)
1599 1.1.4.2 nathanw printf("sbicgo: LCI asr:%02x csr:%02x\n", asr, csr);
1600 1.1.4.2 nathanw } while (i == SBIC_STATE_RUNNING &&
1601 1.1.4.2 nathanw (asr & (SBIC_ASR_INT | SBIC_ASR_LCI)));
1602 1.1.4.2 nathanw
1603 1.1.4.2 nathanw CSR_TRACE('g',csr,asr,i<<4);
1604 1.1.4.2 nathanw SBIC_TRACE(dev);
1605 1.1.4.2 nathanw if (i == SBIC_STATE_DONE && dev->sc_stat[0] == 0xff)
1606 1.1.4.2 nathanw printf("sbicgo: done & stat = 0xff\n");
1607 1.1.4.2 nathanw if (i == SBIC_STATE_DONE && dev->sc_stat[0] != 0xff) {
1608 1.1.4.2 nathanw /* if (i == SBIC_STATE_DONE && dev->sc_stat[0]) { */
1609 1.1.4.2 nathanw /* Did we really finish that fast? */
1610 1.1.4.2 nathanw return 1;
1611 1.1.4.2 nathanw }
1612 1.1.4.2 nathanw return 0;
1613 1.1.4.2 nathanw }
1614 1.1.4.2 nathanw
1615 1.1.4.2 nathanw
1616 1.1.4.2 nathanw int
1617 1.1.4.2 nathanw sbicintr(struct sbic_softc *dev)
1618 1.1.4.2 nathanw {
1619 1.1.4.2 nathanw sbic_regmap_p regs;
1620 1.1.4.2 nathanw u_char asr, csr;
1621 1.1.4.2 nathanw /* u_char *tmpaddr;*/
1622 1.1.4.2 nathanw /* struct sbic_acb *acb;*/
1623 1.1.4.2 nathanw int i;
1624 1.1.4.2 nathanw /* int newtarget, newlun;*/
1625 1.1.4.2 nathanw /* unsigned tcnt;*/
1626 1.1.4.2 nathanw
1627 1.1.4.2 nathanw regs = &dev->sc_sbicp;
1628 1.1.4.2 nathanw
1629 1.1.4.2 nathanw /*
1630 1.1.4.2 nathanw * pending interrupt?
1631 1.1.4.2 nathanw */
1632 1.1.4.2 nathanw GET_SBIC_asr (regs, asr);
1633 1.1.4.2 nathanw if ((asr & SBIC_ASR_INT) == 0)
1634 1.1.4.2 nathanw return 0;
1635 1.1.4.2 nathanw
1636 1.1.4.2 nathanw SBIC_TRACE(dev);
1637 1.1.4.2 nathanw do {
1638 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1639 1.1.4.2 nathanw CSR_TRACE('i',csr,asr,dev->target);
1640 1.1.4.2 nathanw
1641 1.1.4.2 nathanw DBG(debug_csr = csr);
1642 1.1.4.2 nathanw DBG(routine = 2);
1643 1.1.4.2 nathanw
1644 1.1.4.2 nathanw QPRINTF(("intr[0x%x]", csr));
1645 1.1.4.2 nathanw
1646 1.1.4.2 nathanw i = sbicnextstate(dev, csr, asr);
1647 1.1.4.2 nathanw
1648 1.1.4.2 nathanw WAIT_CIP(regs);
1649 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1650 1.1.4.2 nathanw
1651 1.1.4.2 nathanw DBG(debug_asr = asr);
1652 1.1.4.2 nathanw
1653 1.1.4.2 nathanw #if 0
1654 1.1.4.2 nathanw if (asr & SBIC_ASR_LCI)
1655 1.1.4.2 nathanw printf("sbicintr: LCI asr:%02x csr:%02x\n", asr, csr);
1656 1.1.4.2 nathanw #endif
1657 1.1.4.2 nathanw } while (i == SBIC_STATE_RUNNING &&
1658 1.1.4.2 nathanw (asr & (SBIC_ASR_INT | SBIC_ASR_LCI)));
1659 1.1.4.2 nathanw CSR_TRACE('i', csr, asr, i << 4);
1660 1.1.4.2 nathanw SBIC_TRACE(dev);
1661 1.1.4.2 nathanw return 1;
1662 1.1.4.2 nathanw }
1663 1.1.4.2 nathanw
1664 1.1.4.2 nathanw /*
1665 1.1.4.2 nathanw * Run commands and wait for disconnect
1666 1.1.4.2 nathanw */
1667 1.1.4.2 nathanw static int
1668 1.1.4.2 nathanw sbicpoll(struct sbic_softc *dev)
1669 1.1.4.2 nathanw {
1670 1.1.4.2 nathanw sbic_regmap_p regs;
1671 1.1.4.2 nathanw u_char asr, csr;
1672 1.1.4.2 nathanw /* struct sbic_pending* pendp;*/
1673 1.1.4.2 nathanw int i;
1674 1.1.4.2 nathanw /* unsigned tcnt;*/
1675 1.1.4.2 nathanw
1676 1.1.4.2 nathanw SBIC_TRACE(dev);
1677 1.1.4.2 nathanw regs = &dev->sc_sbicp;
1678 1.1.4.2 nathanw
1679 1.1.4.2 nathanw do {
1680 1.1.4.2 nathanw GET_SBIC_asr (regs, asr);
1681 1.1.4.2 nathanw
1682 1.1.4.2 nathanw DBG(debug_asr = asr);
1683 1.1.4.2 nathanw
1684 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1685 1.1.4.2 nathanw CSR_TRACE('p', csr, asr, dev->target);
1686 1.1.4.2 nathanw
1687 1.1.4.2 nathanw DBG(debug_csr = csr);
1688 1.1.4.2 nathanw DBG(routine = 2);
1689 1.1.4.2 nathanw
1690 1.1.4.2 nathanw QPRINTF(("poll[0x%x]", csr));
1691 1.1.4.2 nathanw
1692 1.1.4.2 nathanw i = sbicnextstate(dev, csr, asr);
1693 1.1.4.2 nathanw
1694 1.1.4.2 nathanw WAIT_CIP(regs);
1695 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1696 1.1.4.2 nathanw /* tapes may take a loooong time.. */
1697 1.1.4.2 nathanw while (asr & SBIC_ASR_BSY){
1698 1.1.4.2 nathanw if (asr & SBIC_ASR_DBR) {
1699 1.1.4.2 nathanw printf("sbipoll: Waiting while sbic is "
1700 1.1.4.2 nathanw "jammed, CSR:%02x,ASR:%02x\n",
1701 1.1.4.2 nathanw csr, asr);
1702 1.1.4.2 nathanw #ifdef DDB
1703 1.1.4.2 nathanw Debugger();
1704 1.1.4.2 nathanw #endif
1705 1.1.4.2 nathanw /* SBIC is jammed */
1706 1.1.4.2 nathanw /* DUNNO which direction */
1707 1.1.4.2 nathanw /* Try old direction */
1708 1.1.4.2 nathanw GET_SBIC_data(regs,i);
1709 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1710 1.1.4.2 nathanw if (asr & SBIC_ASR_DBR) /* Wants us to write */
1711 1.1.4.2 nathanw SET_SBIC_data(regs,i);
1712 1.1.4.2 nathanw }
1713 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1714 1.1.4.2 nathanw }
1715 1.1.4.2 nathanw
1716 1.1.4.2 nathanw if (asr & SBIC_ASR_LCI)
1717 1.1.4.2 nathanw printf("sbicpoll: LCI asr:%02x csr:%02x\n", asr, csr);
1718 1.1.4.2 nathanw else if (i == 1) /* BSY */
1719 1.1.4.2 nathanw SBIC_WAIT(regs, SBIC_ASR_INT, sbic_cmd_wait);
1720 1.1.4.2 nathanw } while (i == SBIC_STATE_RUNNING);
1721 1.1.4.2 nathanw CSR_TRACE('p', csr, asr, i << 4);
1722 1.1.4.2 nathanw SBIC_TRACE(dev);
1723 1.1.4.2 nathanw return 1;
1724 1.1.4.2 nathanw }
1725 1.1.4.2 nathanw
1726 1.1.4.2 nathanw /*
1727 1.1.4.2 nathanw * Handle a single msgin
1728 1.1.4.2 nathanw */
1729 1.1.4.2 nathanw
1730 1.1.4.2 nathanw static int
1731 1.1.4.2 nathanw sbicmsgin(struct sbic_softc *dev)
1732 1.1.4.2 nathanw {
1733 1.1.4.2 nathanw sbic_regmap_p regs;
1734 1.1.4.2 nathanw int recvlen;
1735 1.1.4.2 nathanw u_char asr, csr, *tmpaddr;
1736 1.1.4.2 nathanw
1737 1.1.4.2 nathanw regs = &dev->sc_sbicp;
1738 1.1.4.2 nathanw
1739 1.1.4.2 nathanw dev->sc_msg[0] = 0xff;
1740 1.1.4.2 nathanw dev->sc_msg[1] = 0xff;
1741 1.1.4.2 nathanw
1742 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1743 1.1.4.2 nathanw
1744 1.1.4.2 nathanw DBGPRINTF(("sbicmsgin asr=%02x\n", asr), reselect_debug > 1);
1745 1.1.4.2 nathanw
1746 1.1.4.2 nathanw sbic_save_ptrs(dev, regs);
1747 1.1.4.2 nathanw
1748 1.1.4.2 nathanw GET_SBIC_selid (regs, csr);
1749 1.1.4.2 nathanw SET_SBIC_selid (regs, csr | SBIC_SID_FROM_SCSI);
1750 1.1.4.2 nathanw
1751 1.1.4.2 nathanw SBIC_TC_PUT(regs, 0);
1752 1.1.4.2 nathanw tmpaddr = dev->sc_msg;
1753 1.1.4.2 nathanw recvlen = 1;
1754 1.1.4.2 nathanw do {
1755 1.1.4.2 nathanw while (recvlen--) {
1756 1.1.4.2 nathanw asr = GET_SBIC_asr(regs, asr);
1757 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1758 1.1.4.2 nathanw QPRINTF(("sbicmsgin ready to go (csr,asr)=(%02x,%02x)\n",
1759 1.1.4.2 nathanw csr, asr));
1760 1.1.4.2 nathanw
1761 1.1.4.2 nathanw RECV_BYTE(regs, *tmpaddr);
1762 1.1.4.2 nathanw CSR_TRACE('m', csr, asr, *tmpaddr);
1763 1.1.4.2 nathanw #if 1
1764 1.1.4.2 nathanw /*
1765 1.1.4.2 nathanw * get the command completion interrupt, or we
1766 1.1.4.2 nathanw * can't send a new command (LCI)
1767 1.1.4.2 nathanw */
1768 1.1.4.2 nathanw SBIC_WAIT(regs, SBIC_ASR_INT, 0);
1769 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1770 1.1.4.2 nathanw CSR_TRACE('X', csr, asr, dev->target);
1771 1.1.4.2 nathanw #else
1772 1.1.4.2 nathanw WAIT_CIP(regs);
1773 1.1.4.2 nathanw do {
1774 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1775 1.1.4.2 nathanw csr = 0xff;
1776 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1777 1.1.4.2 nathanw CSR_TRACE('X', csr, asr, dev->target);
1778 1.1.4.2 nathanw if (csr == 0xff)
1779 1.1.4.2 nathanw printf("sbicmsgin waiting: csr %02x "
1780 1.1.4.2 nathanw "asr %02x\n", csr, asr);
1781 1.1.4.2 nathanw } while (csr == 0xff);
1782 1.1.4.2 nathanw #endif
1783 1.1.4.2 nathanw
1784 1.1.4.2 nathanw DBGPRINTF(("sbicmsgin: got %02x csr %02x asr %02x\n",
1785 1.1.4.2 nathanw *tmpaddr, csr, asr), reselect_debug > 1);
1786 1.1.4.2 nathanw
1787 1.1.4.2 nathanw #if do_parity_check
1788 1.1.4.2 nathanw if (asr & SBIC_ASR_PE) {
1789 1.1.4.2 nathanw printf("Parity error");
1790 1.1.4.2 nathanw /* This code simply does not work. */
1791 1.1.4.2 nathanw WAIT_CIP(regs);
1792 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
1793 1.1.4.2 nathanw WAIT_CIP(regs);
1794 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1795 1.1.4.2 nathanw WAIT_CIP(regs);
1796 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
1797 1.1.4.2 nathanw WAIT_CIP(regs);
1798 1.1.4.2 nathanw if (!(asr & SBIC_ASR_LCI))
1799 1.1.4.2 nathanw /* Target wants to send garbled msg*/
1800 1.1.4.2 nathanw continue;
1801 1.1.4.2 nathanw printf("--fixing\n");
1802 1.1.4.2 nathanw /* loop until a msgout phase occurs on
1803 1.1.4.2 nathanw target */
1804 1.1.4.2 nathanw while ((csr & 0x07) != MESG_OUT_PHASE) {
1805 1.1.4.2 nathanw while ((asr & SBIC_ASR_BSY) &&
1806 1.1.4.2 nathanw !(asr &
1807 1.1.4.2 nathanw (SBIC_ASR_DBR | SBIC_ASR_INT)))
1808 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1809 1.1.4.2 nathanw if (asr & SBIC_ASR_DBR)
1810 1.1.4.2 nathanw panic("msgin: jammed again!\n");
1811 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1812 1.1.4.2 nathanw CSR_TRACE('e', csr, asr, dev->target);
1813 1.1.4.2 nathanw if ((csr & 0x07) != MESG_OUT_PHASE) {
1814 1.1.4.2 nathanw sbicnextstate(dev, csr, asr);
1815 1.1.4.2 nathanw sbic_save_ptrs(dev, regs);
1816 1.1.4.2 nathanw }
1817 1.1.4.2 nathanw }
1818 1.1.4.2 nathanw /* Should be msg out by now */
1819 1.1.4.2 nathanw SEND_BYTE(regs, MSG_PARITY_ERROR);
1820 1.1.4.2 nathanw }
1821 1.1.4.2 nathanw else
1822 1.1.4.2 nathanw #endif
1823 1.1.4.2 nathanw tmpaddr++;
1824 1.1.4.2 nathanw
1825 1.1.4.2 nathanw if (recvlen) {
1826 1.1.4.2 nathanw /* Clear ACK */
1827 1.1.4.2 nathanw WAIT_CIP(regs);
1828 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1829 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1830 1.1.4.2 nathanw CSR_TRACE('X',csr,asr,dev->target);
1831 1.1.4.2 nathanw QPRINTF(("sbicmsgin pre byte CLR_ACK (csr,asr)=(%02x,%02x)\n",
1832 1.1.4.2 nathanw csr, asr));
1833 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
1834 1.1.4.2 nathanw SBIC_WAIT(regs, SBIC_ASR_INT, 0);
1835 1.1.4.2 nathanw }
1836 1.1.4.2 nathanw
1837 1.1.4.2 nathanw };
1838 1.1.4.2 nathanw
1839 1.1.4.2 nathanw if (dev->sc_msg[0] == 0xff) {
1840 1.1.4.2 nathanw printf("sbicmsgin: sbic swallowed our message\n");
1841 1.1.4.2 nathanw break;
1842 1.1.4.2 nathanw }
1843 1.1.4.2 nathanw
1844 1.1.4.2 nathanw DBGPRINTF(("msgin done csr 0x%x asr 0x%x msg 0x%x\n",
1845 1.1.4.2 nathanw csr, asr, dev->sc_msg[0]), sync_debug);
1846 1.1.4.2 nathanw
1847 1.1.4.2 nathanw /*
1848 1.1.4.2 nathanw * test whether this is a reply to our sync
1849 1.1.4.2 nathanw * request
1850 1.1.4.2 nathanw */
1851 1.1.4.2 nathanw if (MSG_ISIDENTIFY(dev->sc_msg[0])) {
1852 1.1.4.2 nathanw QPRINTF(("IFFY"));
1853 1.1.4.2 nathanw /* Got IFFY msg -- ack it */
1854 1.1.4.2 nathanw } else if (dev->sc_msg[0] == MSG_REJECT
1855 1.1.4.2 nathanw && dev->sc_sync[dev->target].state == SYNC_SENT) {
1856 1.1.4.2 nathanw QPRINTF(("REJECT of SYN"));
1857 1.1.4.2 nathanw
1858 1.1.4.2 nathanw DBGPRINTF(("target %d rejected sync, going async\n",
1859 1.1.4.2 nathanw dev->target), sync_debug);
1860 1.1.4.2 nathanw
1861 1.1.4.2 nathanw dev->sc_sync[dev->target].period = sbic_min_period;
1862 1.1.4.2 nathanw dev->sc_sync[dev->target].offset = 0;
1863 1.1.4.2 nathanw dev->sc_sync[dev->target].state = SYNC_DONE;
1864 1.1.4.2 nathanw SET_SBIC_syn(regs,
1865 1.1.4.2 nathanw SBIC_SYN(dev->sc_sync[dev->target].offset,
1866 1.1.4.2 nathanw dev->sc_sync[dev->target].period));
1867 1.1.4.2 nathanw } else if ((dev->sc_msg[0] == MSG_REJECT)) {
1868 1.1.4.2 nathanw QPRINTF(("REJECT"));
1869 1.1.4.2 nathanw /*
1870 1.1.4.2 nathanw * we'll never REJECt a REJECT message..
1871 1.1.4.2 nathanw */
1872 1.1.4.2 nathanw } else if ((dev->sc_msg[0] == MSG_SAVE_DATA_PTR)) {
1873 1.1.4.2 nathanw QPRINTF(("MSG_SAVE_DATA_PTR"));
1874 1.1.4.2 nathanw /*
1875 1.1.4.2 nathanw * don't reject this either.
1876 1.1.4.2 nathanw */
1877 1.1.4.2 nathanw } else if ((dev->sc_msg[0] == MSG_DISCONNECT)) {
1878 1.1.4.2 nathanw QPRINTF(("DISCONNECT"));
1879 1.1.4.2 nathanw
1880 1.1.4.2 nathanw DBGPRINTF(("sbicmsgin: got disconnect msg %s\n",
1881 1.1.4.2 nathanw (dev->sc_flags & SBICF_ICMD) ? "rejecting" : ""),
1882 1.1.4.2 nathanw reselect_debug > 1 &&
1883 1.1.4.2 nathanw dev->sc_msg[0] == MSG_DISCONNECT);
1884 1.1.4.2 nathanw
1885 1.1.4.2 nathanw if (dev->sc_flags & SBICF_ICMD) {
1886 1.1.4.2 nathanw /* We're in immediate mode. Prevent
1887 1.1.4.2 nathanw disconnects. */
1888 1.1.4.2 nathanw /* prepare to reject the message, NACK */
1889 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
1890 1.1.4.2 nathanw WAIT_CIP(regs);
1891 1.1.4.2 nathanw }
1892 1.1.4.2 nathanw } else if (dev->sc_msg[0] == MSG_CMD_COMPLETE) {
1893 1.1.4.2 nathanw QPRINTF(("CMD_COMPLETE"));
1894 1.1.4.2 nathanw /* !! KLUDGE ALERT !! quite a few drives don't seem to
1895 1.1.4.2 nathanw * really like the current way of sending the
1896 1.1.4.2 nathanw * sync-handshake together with the ident-message, and
1897 1.1.4.2 nathanw * they react by sending command-complete and
1898 1.1.4.2 nathanw * disconnecting right after returning the valid sync
1899 1.1.4.2 nathanw * handshake. So, all I can do is reselect the drive,
1900 1.1.4.2 nathanw * and hope it won't disconnect again. I don't think
1901 1.1.4.2 nathanw * this is valid behavior, but I can't help fixing a
1902 1.1.4.2 nathanw * problem that apparently exists.
1903 1.1.4.2 nathanw *
1904 1.1.4.2 nathanw * Note: we should not get here on `normal' command
1905 1.1.4.2 nathanw * completion, as that condition is handled by the
1906 1.1.4.2 nathanw * high-level sel&xfer resume command used to walk
1907 1.1.4.2 nathanw * thru status/cc-phase.
1908 1.1.4.2 nathanw */
1909 1.1.4.2 nathanw
1910 1.1.4.2 nathanw DBGPRINTF(("GOT MSG %d! target %d acting weird.."
1911 1.1.4.2 nathanw " waiting for disconnect...\n",
1912 1.1.4.2 nathanw dev->sc_msg[0], dev->target), sync_debug);
1913 1.1.4.2 nathanw
1914 1.1.4.2 nathanw /* Check to see if sbic is handling this */
1915 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1916 1.1.4.2 nathanw if (asr & SBIC_ASR_BSY)
1917 1.1.4.2 nathanw return SBIC_STATE_RUNNING;
1918 1.1.4.2 nathanw
1919 1.1.4.2 nathanw /* Let's try this: Assume it works and set
1920 1.1.4.2 nathanw status to 00 */
1921 1.1.4.2 nathanw dev->sc_stat[0] = 0;
1922 1.1.4.2 nathanw } else if (dev->sc_msg[0] == MSG_EXT_MESSAGE
1923 1.1.4.2 nathanw && tmpaddr == &dev->sc_msg[1]) {
1924 1.1.4.2 nathanw QPRINTF(("ExtMSG\n"));
1925 1.1.4.2 nathanw /* Read in whole extended message */
1926 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
1927 1.1.4.2 nathanw SBIC_WAIT(regs, SBIC_ASR_INT, 0);
1928 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1929 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1930 1.1.4.2 nathanw QPRINTF(("CLR ACK asr %02x, csr %02x\n", asr, csr));
1931 1.1.4.2 nathanw RECV_BYTE(regs, *tmpaddr);
1932 1.1.4.2 nathanw CSR_TRACE('x',csr,asr,*tmpaddr);
1933 1.1.4.2 nathanw /* Wait for command completion IRQ */
1934 1.1.4.2 nathanw SBIC_WAIT(regs, SBIC_ASR_INT, 0);
1935 1.1.4.2 nathanw recvlen = *tmpaddr++;
1936 1.1.4.2 nathanw QPRINTF(("Recving ext msg, asr %02x csr %02x len %02x\n",
1937 1.1.4.2 nathanw asr, csr, recvlen));
1938 1.1.4.2 nathanw } else if (dev->sc_msg[0] == MSG_EXT_MESSAGE &&
1939 1.1.4.2 nathanw dev->sc_msg[1] == 3 &&
1940 1.1.4.2 nathanw dev->sc_msg[2] == MSG_SYNC_REQ) {
1941 1.1.4.2 nathanw QPRINTF(("SYN"));
1942 1.1.4.2 nathanw dev->sc_sync[dev->target].period =
1943 1.1.4.2 nathanw sbicfromscsiperiod(dev,
1944 1.1.4.2 nathanw regs, dev->sc_msg[3]);
1945 1.1.4.2 nathanw dev->sc_sync[dev->target].offset = dev->sc_msg[4];
1946 1.1.4.2 nathanw dev->sc_sync[dev->target].state = SYNC_DONE;
1947 1.1.4.2 nathanw SET_SBIC_syn(regs,
1948 1.1.4.2 nathanw SBIC_SYN(dev->sc_sync[dev->target].offset,
1949 1.1.4.2 nathanw dev->sc_sync[dev->target].period));
1950 1.1.4.2 nathanw printf("%s: target %d now synchronous,"
1951 1.1.4.2 nathanw " period=%dns, offset=%d.\n",
1952 1.1.4.2 nathanw dev->sc_dev.dv_xname, dev->target,
1953 1.1.4.2 nathanw dev->sc_msg[3] * 4, dev->sc_msg[4]);
1954 1.1.4.2 nathanw } else {
1955 1.1.4.2 nathanw
1956 1.1.4.2 nathanw DBGPRINTF(("sbicmsgin: Rejecting message 0x%02x\n",
1957 1.1.4.2 nathanw dev->sc_msg[0]), sbic_debug || sync_debug);
1958 1.1.4.2 nathanw
1959 1.1.4.2 nathanw /* prepare to reject the message, NACK */
1960 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_SET_ATN);
1961 1.1.4.2 nathanw WAIT_CIP(regs);
1962 1.1.4.2 nathanw }
1963 1.1.4.2 nathanw /* Clear ACK */
1964 1.1.4.2 nathanw WAIT_CIP(regs);
1965 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
1966 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
1967 1.1.4.2 nathanw CSR_TRACE('X',csr,asr,dev->target);
1968 1.1.4.2 nathanw QPRINTF(("sbicmsgin pre CLR_ACK (csr,asr)=(%02x,%02x)%d\n",
1969 1.1.4.2 nathanw csr, asr, recvlen));
1970 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
1971 1.1.4.2 nathanw SBIC_WAIT(regs, SBIC_ASR_INT, 0);
1972 1.1.4.2 nathanw }
1973 1.1.4.2 nathanw #if 0
1974 1.1.4.2 nathanw while ((csr == SBIC_CSR_MSGIN_W_ACK) ||
1975 1.1.4.2 nathanw (SBIC_PHASE(csr) == MESG_IN_PHASE));
1976 1.1.4.2 nathanw #else
1977 1.1.4.2 nathanw while (recvlen > 0);
1978 1.1.4.2 nathanw #endif
1979 1.1.4.2 nathanw
1980 1.1.4.2 nathanw QPRINTF(("sbicmsgin finished: csr %02x, asr %02x\n",csr, asr));
1981 1.1.4.2 nathanw
1982 1.1.4.2 nathanw /* Should still have one CSR to read */
1983 1.1.4.2 nathanw return SBIC_STATE_RUNNING;
1984 1.1.4.2 nathanw }
1985 1.1.4.2 nathanw
1986 1.1.4.2 nathanw
1987 1.1.4.2 nathanw /*
1988 1.1.4.2 nathanw * sbicnextstate()
1989 1.1.4.2 nathanw * return:
1990 1.1.4.2 nathanw * 0 == done
1991 1.1.4.2 nathanw * 1 == working
1992 1.1.4.2 nathanw * 2 == disconnected
1993 1.1.4.2 nathanw * -1 == error
1994 1.1.4.2 nathanw */
1995 1.1.4.2 nathanw static int
1996 1.1.4.2 nathanw sbicnextstate(struct sbic_softc *dev, u_char csr, u_char asr)
1997 1.1.4.2 nathanw {
1998 1.1.4.2 nathanw sbic_regmap_p regs;
1999 1.1.4.2 nathanw struct sbic_acb *acb;
2000 1.1.4.2 nathanw /* int i;*/
2001 1.1.4.2 nathanw int newtarget, newlun, wait;
2002 1.1.4.2 nathanw /* unsigned tcnt;*/
2003 1.1.4.2 nathanw
2004 1.1.4.2 nathanw SBIC_TRACE(dev);
2005 1.1.4.2 nathanw regs = &dev->sc_sbicp;
2006 1.1.4.2 nathanw acb = dev->sc_nexus;
2007 1.1.4.2 nathanw
2008 1.1.4.2 nathanw QPRINTF(("next[%02x,%02x]",asr,csr));
2009 1.1.4.2 nathanw
2010 1.1.4.2 nathanw switch (csr) {
2011 1.1.4.2 nathanw case SBIC_CSR_XFERRED | CMD_PHASE:
2012 1.1.4.2 nathanw case SBIC_CSR_MIS | CMD_PHASE:
2013 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | CMD_PHASE:
2014 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | CMD_PHASE:
2015 1.1.4.2 nathanw sbic_save_ptrs(dev, regs);
2016 1.1.4.2 nathanw if (sbicxfstart(regs, acb->clen, CMD_PHASE, sbic_cmd_wait))
2017 1.1.4.2 nathanw if (sbicxfout(regs, acb->clen,
2018 1.1.4.2 nathanw &acb->cmd, CMD_PHASE))
2019 1.1.4.2 nathanw goto abort;
2020 1.1.4.2 nathanw break;
2021 1.1.4.2 nathanw
2022 1.1.4.2 nathanw case SBIC_CSR_XFERRED | STATUS_PHASE:
2023 1.1.4.2 nathanw case SBIC_CSR_MIS | STATUS_PHASE:
2024 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | STATUS_PHASE:
2025 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | STATUS_PHASE:
2026 1.1.4.2 nathanw /*
2027 1.1.4.2 nathanw * this should be the normal i/o completion case.
2028 1.1.4.2 nathanw * get the status & cmd complete msg then let the
2029 1.1.4.2 nathanw * device driver look at what happened.
2030 1.1.4.2 nathanw */
2031 1.1.4.2 nathanw sbicxfdone(dev,regs,dev->target);
2032 1.1.4.2 nathanw
2033 1.1.4.2 nathanw if (acb->flags & ACB_DMA) {
2034 1.1.4.2 nathanw DBG(dev->sc_dmatimo = 0);
2035 1.1.4.2 nathanw
2036 1.1.4.2 nathanw dev->sc_dmafinish(dev->sc_dmah, dev->sc_dmat, acb);
2037 1.1.4.2 nathanw
2038 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_INDMA;
2039 1.1.4.2 nathanw }
2040 1.1.4.2 nathanw sbic_scsidone(acb, dev->sc_stat[0]);
2041 1.1.4.2 nathanw SBIC_TRACE(dev);
2042 1.1.4.2 nathanw return SBIC_STATE_DONE;
2043 1.1.4.2 nathanw
2044 1.1.4.2 nathanw case SBIC_CSR_XFERRED | DATA_OUT_PHASE:
2045 1.1.4.2 nathanw case SBIC_CSR_XFERRED | DATA_IN_PHASE:
2046 1.1.4.2 nathanw case SBIC_CSR_MIS | DATA_OUT_PHASE:
2047 1.1.4.2 nathanw case SBIC_CSR_MIS | DATA_IN_PHASE:
2048 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | DATA_OUT_PHASE:
2049 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | DATA_IN_PHASE:
2050 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | DATA_OUT_PHASE:
2051 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | DATA_IN_PHASE:
2052 1.1.4.2 nathanw {
2053 1.1.4.2 nathanw int i = 0;
2054 1.1.4.2 nathanw
2055 1.1.4.2 nathanw if ((acb->xs->xs_control & XS_CTL_POLL) ||
2056 1.1.4.2 nathanw (dev->sc_flags & SBICF_ICMD) ||
2057 1.1.4.2 nathanw (acb->flags & ACB_DMA) == 0) {
2058 1.1.4.2 nathanw /* Do PIO */
2059 1.1.4.2 nathanw SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
2060 1.1.4.2 nathanw if (acb->datalen <= 0) {
2061 1.1.4.2 nathanw printf("sbicnextstate:xfer count %d asr%x csr%x\n",
2062 1.1.4.2 nathanw acb->datalen, asr, csr);
2063 1.1.4.2 nathanw goto abort;
2064 1.1.4.2 nathanw }
2065 1.1.4.2 nathanw wait = sbic_data_wait;
2066 1.1.4.2 nathanw if (sbicxfstart(regs, acb->datalen,
2067 1.1.4.2 nathanw SBIC_PHASE(csr), wait)) {
2068 1.1.4.2 nathanw if (SBIC_PHASE(csr) == DATA_IN_PHASE)
2069 1.1.4.2 nathanw /* data in? */
2070 1.1.4.2 nathanw i = sbicxfin(regs, acb->datalen,
2071 1.1.4.2 nathanw acb->data);
2072 1.1.4.2 nathanw else
2073 1.1.4.2 nathanw i = sbicxfout(regs, acb->datalen,
2074 1.1.4.2 nathanw acb->data, SBIC_PHASE(csr));
2075 1.1.4.2 nathanw }
2076 1.1.4.2 nathanw acb->data += acb->datalen - i;
2077 1.1.4.2 nathanw acb->datalen = i;
2078 1.1.4.2 nathanw } else {
2079 1.1.4.2 nathanw /* Transfer = using DMA */
2080 1.1.4.2 nathanw /*
2081 1.1.4.2 nathanw * do scatter-gather dma
2082 1.1.4.2 nathanw * hacking the controller chip, ouch..
2083 1.1.4.2 nathanw */
2084 1.1.4.2 nathanw SET_SBIC_control(regs,
2085 1.1.4.2 nathanw SBIC_CTL_EDI | SBIC_CTL_IDI | dev->sc_dmamode);
2086 1.1.4.2 nathanw /*
2087 1.1.4.2 nathanw * set next dma addr and dec count
2088 1.1.4.2 nathanw */
2089 1.1.4.2 nathanw sbic_save_ptrs(dev, regs);
2090 1.1.4.2 nathanw
2091 1.1.4.2 nathanw if (acb->offset >= acb->datalen) {
2092 1.1.4.2 nathanw printf("sbicnextstate:xfer offset %d asr%x csr%x\n",
2093 1.1.4.2 nathanw acb->offset, asr, csr);
2094 1.1.4.2 nathanw goto abort;
2095 1.1.4.2 nathanw }
2096 1.1.4.2 nathanw DBGPRINTF(("next dmanext: %d(offset %d)\n",
2097 1.1.4.2 nathanw dev->target, acb->offset),
2098 1.1.4.2 nathanw data_pointer_debug > 1);
2099 1.1.4.2 nathanw DBG(dev->sc_dmatimo = 1);
2100 1.1.4.2 nathanw
2101 1.1.4.2 nathanw acb->sc_tcnt =
2102 1.1.4.2 nathanw dev->sc_dmanext(dev->sc_dmah, dev->sc_dmat,
2103 1.1.4.2 nathanw acb, acb->offset);
2104 1.1.4.2 nathanw DBGPRINTF(("dmanext transfering %ld bytes\n",
2105 1.1.4.2 nathanw acb->sc_tcnt), data_pointer_debug);
2106 1.1.4.2 nathanw SBIC_TC_PUT(regs, (unsigned)acb->sc_tcnt);
2107 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_XFER_INFO);
2108 1.1.4.2 nathanw dev->sc_flags |= SBICF_INDMA;
2109 1.1.4.2 nathanw }
2110 1.1.4.2 nathanw break;
2111 1.1.4.2 nathanw }
2112 1.1.4.2 nathanw case SBIC_CSR_XFERRED | MESG_IN_PHASE:
2113 1.1.4.2 nathanw case SBIC_CSR_MIS | MESG_IN_PHASE:
2114 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | MESG_IN_PHASE:
2115 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | MESG_IN_PHASE:
2116 1.1.4.2 nathanw SBIC_TRACE(dev);
2117 1.1.4.2 nathanw return sbicmsgin(dev);
2118 1.1.4.2 nathanw
2119 1.1.4.2 nathanw case SBIC_CSR_MSGIN_W_ACK:
2120 1.1.4.2 nathanw /* Dunno what I'm ACKing */
2121 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
2122 1.1.4.2 nathanw printf("Acking unknown msgin CSR:%02x",csr);
2123 1.1.4.2 nathanw break;
2124 1.1.4.2 nathanw
2125 1.1.4.2 nathanw case SBIC_CSR_XFERRED | MESG_OUT_PHASE:
2126 1.1.4.2 nathanw case SBIC_CSR_MIS | MESG_OUT_PHASE:
2127 1.1.4.2 nathanw case SBIC_CSR_MIS_1 | MESG_OUT_PHASE:
2128 1.1.4.2 nathanw case SBIC_CSR_MIS_2 | MESG_OUT_PHASE:
2129 1.1.4.2 nathanw
2130 1.1.4.2 nathanw DBGPRINTF(("sending REJECT msg to last msg.\n"), sync_debug);
2131 1.1.4.2 nathanw
2132 1.1.4.2 nathanw sbic_save_ptrs(dev, regs);
2133 1.1.4.2 nathanw /*
2134 1.1.4.2 nathanw * Should only get here on reject, since it's always
2135 1.1.4.2 nathanw * US that initiate a sync transfer.
2136 1.1.4.2 nathanw */
2137 1.1.4.2 nathanw SEND_BYTE(regs, MSG_REJECT);
2138 1.1.4.2 nathanw WAIT_CIP(regs);
2139 1.1.4.2 nathanw if (asr & (SBIC_ASR_BSY | SBIC_ASR_LCI | SBIC_ASR_CIP))
2140 1.1.4.2 nathanw printf("next: REJECT sent asr %02x\n", asr);
2141 1.1.4.2 nathanw SBIC_TRACE(dev);
2142 1.1.4.2 nathanw return SBIC_STATE_RUNNING;
2143 1.1.4.2 nathanw
2144 1.1.4.2 nathanw case SBIC_CSR_DISC:
2145 1.1.4.2 nathanw case SBIC_CSR_DISC_1:
2146 1.1.4.2 nathanw dev->sc_flags &= ~(SBICF_INDMA | SBICF_SELECTED);
2147 1.1.4.2 nathanw
2148 1.1.4.2 nathanw /* Try to schedule another target */
2149 1.1.4.2 nathanw DBGPRINTF(("sbicnext target %d disconnected\n", dev->target),
2150 1.1.4.2 nathanw reselect_debug > 1);
2151 1.1.4.2 nathanw
2152 1.1.4.2 nathanw TAILQ_INSERT_HEAD(&dev->nexus_list, acb, chain);
2153 1.1.4.2 nathanw ++dev->sc_tinfo[dev->target].dconns;
2154 1.1.4.2 nathanw dev->sc_nexus = NULL;
2155 1.1.4.2 nathanw
2156 1.1.4.2 nathanw if ((acb->xs->xs_control & XS_CTL_POLL)
2157 1.1.4.2 nathanw || (dev->sc_flags & SBICF_ICMD)
2158 1.1.4.2 nathanw || (!sbic_parallel_operations)) {
2159 1.1.4.2 nathanw SBIC_TRACE(dev);
2160 1.1.4.2 nathanw return SBIC_STATE_DISCONNECT;
2161 1.1.4.2 nathanw }
2162 1.1.4.2 nathanw sbic_sched(dev);
2163 1.1.4.2 nathanw SBIC_TRACE(dev);
2164 1.1.4.2 nathanw return SBIC_STATE_DISCONNECT;
2165 1.1.4.2 nathanw
2166 1.1.4.2 nathanw case SBIC_CSR_RSLT_NI:
2167 1.1.4.2 nathanw case SBIC_CSR_RSLT_IFY:
2168 1.1.4.2 nathanw GET_SBIC_rselid(regs, newtarget);
2169 1.1.4.2 nathanw /* check SBIC_RID_SIV? */
2170 1.1.4.2 nathanw newtarget &= SBIC_RID_MASK;
2171 1.1.4.2 nathanw if (csr == SBIC_CSR_RSLT_IFY) {
2172 1.1.4.2 nathanw /* Read IFY msg to avoid lockup */
2173 1.1.4.2 nathanw GET_SBIC_data(regs, newlun);
2174 1.1.4.2 nathanw WAIT_CIP(regs);
2175 1.1.4.2 nathanw newlun &= SBIC_TLUN_MASK;
2176 1.1.4.2 nathanw CSR_TRACE('r',csr,asr,newtarget);
2177 1.1.4.2 nathanw } else {
2178 1.1.4.2 nathanw /* Need to get IFY message */
2179 1.1.4.2 nathanw for (newlun = 256; newlun; --newlun) {
2180 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
2181 1.1.4.2 nathanw if (asr & SBIC_ASR_INT)
2182 1.1.4.2 nathanw break;
2183 1.1.4.2 nathanw delay(1);
2184 1.1.4.2 nathanw }
2185 1.1.4.2 nathanw newlun = 0; /* XXXX */
2186 1.1.4.2 nathanw if ((asr & SBIC_ASR_INT) == 0) {
2187 1.1.4.2 nathanw
2188 1.1.4.2 nathanw DBGPRINTF(("RSLT_NI - no IFFY message? asr %x\n",
2189 1.1.4.2 nathanw asr), reselect_debug);
2190 1.1.4.2 nathanw
2191 1.1.4.2 nathanw } else {
2192 1.1.4.2 nathanw GET_SBIC_csr(regs,csr);
2193 1.1.4.2 nathanw CSR_TRACE('n',csr,asr,newtarget);
2194 1.1.4.2 nathanw if ((csr == (SBIC_CSR_MIS | MESG_IN_PHASE)) ||
2195 1.1.4.2 nathanw (csr == (SBIC_CSR_MIS_1 | MESG_IN_PHASE)) ||
2196 1.1.4.2 nathanw (csr == (SBIC_CSR_MIS_2 | MESG_IN_PHASE))) {
2197 1.1.4.2 nathanw sbicmsgin(dev);
2198 1.1.4.2 nathanw newlun = dev->sc_msg[0] & 7;
2199 1.1.4.2 nathanw } else {
2200 1.1.4.2 nathanw printf("RSLT_NI - not MESG_IN_PHASE %x\n",
2201 1.1.4.2 nathanw csr);
2202 1.1.4.2 nathanw }
2203 1.1.4.2 nathanw }
2204 1.1.4.2 nathanw }
2205 1.1.4.2 nathanw
2206 1.1.4.2 nathanw DBGPRINTF(("sbicnext: reselect %s from targ %d lun %d\n",
2207 1.1.4.2 nathanw csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY",
2208 1.1.4.2 nathanw newtarget, newlun),
2209 1.1.4.2 nathanw reselect_debug > 1 ||
2210 1.1.4.2 nathanw (reselect_debug && csr == SBIC_CSR_RSLT_NI));
2211 1.1.4.2 nathanw
2212 1.1.4.2 nathanw if (dev->sc_nexus) {
2213 1.1.4.2 nathanw DBGPRINTF(("%s: reselect %s with active command\n",
2214 1.1.4.2 nathanw dev->sc_dev.dv_xname,
2215 1.1.4.2 nathanw csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY"),
2216 1.1.4.2 nathanw reselect_debug > 1);
2217 1.1.4.2 nathanw #if defined(DDB) && defined (DEBUG)
2218 1.1.4.2 nathanw /* Debugger();*/
2219 1.1.4.2 nathanw #endif
2220 1.1.4.2 nathanw
2221 1.1.4.2 nathanw TAILQ_INSERT_HEAD(&dev->ready_list, dev->sc_nexus,
2222 1.1.4.2 nathanw chain);
2223 1.1.4.2 nathanw dev->sc_tinfo[dev->target].lubusy &= ~(1 << dev->lun);
2224 1.1.4.2 nathanw dev->sc_nexus = NULL;
2225 1.1.4.2 nathanw }
2226 1.1.4.2 nathanw /* Reload sync values for this target */
2227 1.1.4.2 nathanw if (dev->sc_sync[newtarget].state == SYNC_DONE)
2228 1.1.4.2 nathanw SET_SBIC_syn(regs,
2229 1.1.4.2 nathanw SBIC_SYN(dev->sc_sync[newtarget].offset,
2230 1.1.4.2 nathanw dev->sc_sync[newtarget].period));
2231 1.1.4.2 nathanw else
2232 1.1.4.2 nathanw SET_SBIC_syn(regs, SBIC_SYN (0, sbic_min_period));
2233 1.1.4.2 nathanw for (acb = dev->nexus_list.tqh_first; acb;
2234 1.1.4.2 nathanw acb = acb->chain.tqe_next) {
2235 1.1.4.2 nathanw if (acb->xs->xs_periph->periph_target != newtarget ||
2236 1.1.4.2 nathanw acb->xs->xs_periph->periph_lun != newlun)
2237 1.1.4.2 nathanw continue;
2238 1.1.4.2 nathanw TAILQ_REMOVE(&dev->nexus_list, acb, chain);
2239 1.1.4.2 nathanw dev->sc_nexus = acb;
2240 1.1.4.2 nathanw dev->sc_flags |= SBICF_SELECTED;
2241 1.1.4.2 nathanw dev->target = newtarget;
2242 1.1.4.2 nathanw dev->lun = newlun;
2243 1.1.4.2 nathanw break;
2244 1.1.4.2 nathanw }
2245 1.1.4.2 nathanw if (acb == NULL) {
2246 1.1.4.2 nathanw printf("%s: reselect %s targ %d not in nexus_list %p\n",
2247 1.1.4.2 nathanw dev->sc_dev.dv_xname,
2248 1.1.4.2 nathanw csr == SBIC_CSR_RSLT_NI ? "NI" : "IFY", newtarget,
2249 1.1.4.2 nathanw &dev->nexus_list.tqh_first);
2250 1.1.4.2 nathanw panic("bad reselect in sbic");
2251 1.1.4.2 nathanw }
2252 1.1.4.2 nathanw if (csr == SBIC_CSR_RSLT_IFY)
2253 1.1.4.2 nathanw SET_SBIC_cmd(regs, SBIC_CMD_CLR_ACK);
2254 1.1.4.2 nathanw break;
2255 1.1.4.2 nathanw
2256 1.1.4.2 nathanw default:
2257 1.1.4.2 nathanw abort:
2258 1.1.4.2 nathanw /*
2259 1.1.4.2 nathanw * Something unexpected happened -- deal with it.
2260 1.1.4.2 nathanw */
2261 1.1.4.2 nathanw printf("sbicnextstate: aborting csr %02x asr %02x\n", csr,
2262 1.1.4.2 nathanw asr);
2263 1.1.4.2 nathanw #ifdef DDB
2264 1.1.4.2 nathanw Debugger();
2265 1.1.4.2 nathanw #endif
2266 1.1.4.2 nathanw DBG(dev->sc_dmatimo = 0);
2267 1.1.4.2 nathanw
2268 1.1.4.2 nathanw if (dev->sc_flags & SBICF_INDMA) {
2269 1.1.4.2 nathanw dev->sc_dmafinish(dev->sc_dmah, dev->sc_dmat, acb);
2270 1.1.4.2 nathanw dev->sc_flags &= ~SBICF_INDMA;
2271 1.1.4.2 nathanw DBG(dev->sc_dmatimo = 0);
2272 1.1.4.2 nathanw }
2273 1.1.4.2 nathanw SET_SBIC_control(regs, SBIC_CTL_EDI | SBIC_CTL_IDI);
2274 1.1.4.2 nathanw sbicerror(dev, regs, csr);
2275 1.1.4.2 nathanw sbicabort(dev, regs, "next");
2276 1.1.4.2 nathanw sbic_scsidone(acb, -1);
2277 1.1.4.2 nathanw SBIC_TRACE(dev);
2278 1.1.4.2 nathanw return SBIC_STATE_ERROR;
2279 1.1.4.2 nathanw }
2280 1.1.4.2 nathanw
2281 1.1.4.2 nathanw SBIC_TRACE(dev);
2282 1.1.4.2 nathanw return SBIC_STATE_RUNNING;
2283 1.1.4.2 nathanw }
2284 1.1.4.2 nathanw
2285 1.1.4.2 nathanw static int
2286 1.1.4.2 nathanw sbictoscsiperiod(struct sbic_softc *dev, sbic_regmap_p regs, int a)
2287 1.1.4.2 nathanw {
2288 1.1.4.2 nathanw unsigned int fs;
2289 1.1.4.2 nathanw
2290 1.1.4.2 nathanw /*
2291 1.1.4.2 nathanw * cycle = DIV / (2*CLK)
2292 1.1.4.2 nathanw * DIV = FS+2
2293 1.1.4.2 nathanw * best we can do is 200ns at 20Mhz, 2 cycles
2294 1.1.4.2 nathanw */
2295 1.1.4.2 nathanw
2296 1.1.4.2 nathanw GET_SBIC_myid(regs,fs);
2297 1.1.4.2 nathanw fs = (fs >> 6) + 2; /* DIV */
2298 1.1.4.2 nathanw fs = (fs * 10000) / (dev->sc_clkfreq << 1); /* Cycle, in ns */
2299 1.1.4.2 nathanw if (a < 2)
2300 1.1.4.2 nathanw a = 8; /* map to Cycles */
2301 1.1.4.2 nathanw return (fs * a) >> 2; /* in 4 ns units */
2302 1.1.4.2 nathanw }
2303 1.1.4.2 nathanw
2304 1.1.4.2 nathanw static int
2305 1.1.4.2 nathanw sbicfromscsiperiod(struct sbic_softc *dev, sbic_regmap_p regs, int p)
2306 1.1.4.2 nathanw {
2307 1.1.4.2 nathanw register unsigned int fs, ret;
2308 1.1.4.2 nathanw
2309 1.1.4.2 nathanw /* Just the inverse of the above */
2310 1.1.4.2 nathanw
2311 1.1.4.2 nathanw GET_SBIC_myid(regs, fs);
2312 1.1.4.2 nathanw fs = (fs >> 6) + 2; /* DIV */
2313 1.1.4.2 nathanw fs = (fs * 10000) / (dev->sc_clkfreq << 1); /* Cycle, in ns */
2314 1.1.4.2 nathanw
2315 1.1.4.2 nathanw ret = p << 2; /* in ns units */
2316 1.1.4.2 nathanw ret = ret / fs; /* in Cycles */
2317 1.1.4.2 nathanw if (ret < sbic_min_period)
2318 1.1.4.2 nathanw return sbic_min_period;
2319 1.1.4.2 nathanw
2320 1.1.4.2 nathanw /* verify rounding */
2321 1.1.4.2 nathanw if (sbictoscsiperiod(dev, regs, ret) < p)
2322 1.1.4.2 nathanw ret++;
2323 1.1.4.2 nathanw return (ret >= 8) ? 0 : ret;
2324 1.1.4.2 nathanw }
2325 1.1.4.2 nathanw
2326 1.1.4.2 nathanw #ifdef DEBUG
2327 1.1.4.2 nathanw
2328 1.1.4.2 nathanw void
2329 1.1.4.2 nathanw sbicdumpstate()
2330 1.1.4.2 nathanw {
2331 1.1.4.2 nathanw u_char csr, asr;
2332 1.1.4.2 nathanw
2333 1.1.4.2 nathanw GET_SBIC_asr(debug_sbic_regs,asr);
2334 1.1.4.2 nathanw GET_SBIC_csr(debug_sbic_regs,csr);
2335 1.1.4.2 nathanw printf("%s: asr:csr(%02x:%02x)->(%02x:%02x)\n",
2336 1.1.4.2 nathanw (routine == 1) ? "sbicgo" :
2337 1.1.4.2 nathanw (routine == 2) ? "sbicintr" :
2338 1.1.4.2 nathanw (routine == 3) ? "sbicicmd" :
2339 1.1.4.2 nathanw (routine == 4) ? "sbicnext" : "unknown",
2340 1.1.4.2 nathanw debug_asr, debug_csr, asr, csr);
2341 1.1.4.2 nathanw
2342 1.1.4.2 nathanw }
2343 1.1.4.2 nathanw
2344 1.1.4.2 nathanw void
2345 1.1.4.2 nathanw sbictimeout(struct sbic_softc *dev)
2346 1.1.4.2 nathanw {
2347 1.1.4.2 nathanw int s, asr;
2348 1.1.4.2 nathanw
2349 1.1.4.2 nathanw s = splbio();
2350 1.1.4.2 nathanw if (dev->sc_dmatimo) {
2351 1.1.4.2 nathanw if (dev->sc_dmatimo > 1) {
2352 1.1.4.2 nathanw printf("%s: dma timeout #%d\n",
2353 1.1.4.2 nathanw dev->sc_dev.dv_xname, dev->sc_dmatimo - 1);
2354 1.1.4.2 nathanw GET_SBIC_asr(&dev->sc_sbicp, asr);
2355 1.1.4.2 nathanw if (asr & SBIC_ASR_INT) {
2356 1.1.4.2 nathanw /* We need to service a missed IRQ */
2357 1.1.4.2 nathanw printf("Servicing a missed int:(%02x,%02x)->(%02x,??)\n",
2358 1.1.4.2 nathanw debug_asr, debug_csr, asr);
2359 1.1.4.2 nathanw sbicintr(dev);
2360 1.1.4.2 nathanw }
2361 1.1.4.2 nathanw sbicdumpstate();
2362 1.1.4.2 nathanw }
2363 1.1.4.2 nathanw dev->sc_dmatimo++;
2364 1.1.4.2 nathanw }
2365 1.1.4.2 nathanw splx(s);
2366 1.1.4.2 nathanw callout_reset(&dev->sc_timo_ch, 30 * hz,
2367 1.1.4.2 nathanw (void *)sbictimeout, dev);
2368 1.1.4.2 nathanw }
2369 1.1.4.2 nathanw
2370 1.1.4.2 nathanw void
2371 1.1.4.2 nathanw sbic_dump_acb(struct sbic_acb *acb)
2372 1.1.4.2 nathanw {
2373 1.1.4.2 nathanw u_char *b = (u_char *) &acb->cmd;
2374 1.1.4.2 nathanw int i;
2375 1.1.4.2 nathanw
2376 1.1.4.2 nathanw printf("acb@%p ", acb);
2377 1.1.4.2 nathanw if (acb->xs == NULL) {
2378 1.1.4.2 nathanw printf("<unused>\n");
2379 1.1.4.2 nathanw return;
2380 1.1.4.2 nathanw }
2381 1.1.4.2 nathanw printf("(%d:%d) flags %2x clen %2d cmd ",
2382 1.1.4.2 nathanw acb->xs->xs_periph->periph_target,
2383 1.1.4.2 nathanw acb->xs->xs_periph->periph_lun, acb->flags, acb->clen);
2384 1.1.4.2 nathanw for (i = acb->clen; i; --i)
2385 1.1.4.2 nathanw printf(" %02x", *b++);
2386 1.1.4.2 nathanw printf("\n");
2387 1.1.4.2 nathanw printf(" xs: %8p data %8p:%04x ", acb->xs, acb->xs->data,
2388 1.1.4.2 nathanw acb->xs->datalen);
2389 1.1.4.2 nathanw printf("tcnt %lx\n", acb->sc_tcnt);
2390 1.1.4.2 nathanw }
2391 1.1.4.2 nathanw
2392 1.1.4.2 nathanw void
2393 1.1.4.2 nathanw sbic_dump(struct sbic_softc *dev)
2394 1.1.4.2 nathanw {
2395 1.1.4.2 nathanw sbic_regmap_p regs;
2396 1.1.4.2 nathanw u_char csr, asr;
2397 1.1.4.2 nathanw struct sbic_acb *acb;
2398 1.1.4.2 nathanw int s;
2399 1.1.4.2 nathanw int i;
2400 1.1.4.2 nathanw
2401 1.1.4.2 nathanw s = splbio();
2402 1.1.4.2 nathanw regs = &dev->sc_sbicp;
2403 1.1.4.2 nathanw #if CSR_TRACE_SIZE
2404 1.1.4.2 nathanw printf("csr trace: ");
2405 1.1.4.2 nathanw i = csr_traceptr;
2406 1.1.4.2 nathanw do {
2407 1.1.4.2 nathanw printf("%c%02x%02x%02x ", csr_trace[i].whr,
2408 1.1.4.2 nathanw csr_trace[i].csr, csr_trace[i].asr, csr_trace[i].xtn);
2409 1.1.4.2 nathanw switch(csr_trace[i].whr) {
2410 1.1.4.2 nathanw case 'g':
2411 1.1.4.2 nathanw printf("go "); break;
2412 1.1.4.2 nathanw case 's':
2413 1.1.4.2 nathanw printf("select "); break;
2414 1.1.4.2 nathanw case 'y':
2415 1.1.4.2 nathanw printf("select+ "); break;
2416 1.1.4.2 nathanw case 'i':
2417 1.1.4.2 nathanw printf("intr "); break;
2418 1.1.4.2 nathanw case 'f':
2419 1.1.4.2 nathanw printf("finish "); break;
2420 1.1.4.2 nathanw case '>':
2421 1.1.4.2 nathanw printf("out "); break;
2422 1.1.4.2 nathanw case '<':
2423 1.1.4.2 nathanw printf("in "); break;
2424 1.1.4.2 nathanw case 'm':
2425 1.1.4.2 nathanw printf("msgin "); break;
2426 1.1.4.2 nathanw case 'x':
2427 1.1.4.2 nathanw printf("msginx "); break;
2428 1.1.4.2 nathanw case 'X':
2429 1.1.4.2 nathanw printf("msginX "); break;
2430 1.1.4.2 nathanw case 'r':
2431 1.1.4.2 nathanw printf("reselect "); break;
2432 1.1.4.2 nathanw case 'I':
2433 1.1.4.2 nathanw printf("icmd "); break;
2434 1.1.4.2 nathanw case 'a':
2435 1.1.4.2 nathanw printf("abort "); break;
2436 1.1.4.2 nathanw default:
2437 1.1.4.2 nathanw printf("? ");
2438 1.1.4.2 nathanw }
2439 1.1.4.2 nathanw switch(csr_trace[i].csr) {
2440 1.1.4.2 nathanw case 0x11:
2441 1.1.4.2 nathanw printf("INITIATOR"); break;
2442 1.1.4.2 nathanw case 0x16:
2443 1.1.4.2 nathanw printf("S_XFERRED"); break;
2444 1.1.4.2 nathanw case 0x20:
2445 1.1.4.2 nathanw printf("MSGIN_ACK"); break;
2446 1.1.4.2 nathanw case 0x41:
2447 1.1.4.2 nathanw printf("DISC"); break;
2448 1.1.4.2 nathanw case 0x42:
2449 1.1.4.2 nathanw printf("SEL_TIMEO"); break;
2450 1.1.4.2 nathanw case 0x80:
2451 1.1.4.2 nathanw printf("RSLT_NI"); break;
2452 1.1.4.2 nathanw case 0x81:
2453 1.1.4.2 nathanw printf("RSLT_IFY"); break;
2454 1.1.4.2 nathanw case 0x85:
2455 1.1.4.2 nathanw printf("DISC_1"); break;
2456 1.1.4.2 nathanw case 0x18: case 0x19: case 0x1a:
2457 1.1.4.2 nathanw case 0x1b: case 0x1e: case 0x1f:
2458 1.1.4.2 nathanw case 0x28: case 0x29: case 0x2a:
2459 1.1.4.2 nathanw case 0x2b: case 0x2e: case 0x2f:
2460 1.1.4.2 nathanw case 0x48: case 0x49: case 0x4a:
2461 1.1.4.2 nathanw case 0x4b: case 0x4e: case 0x4f:
2462 1.1.4.2 nathanw case 0x88: case 0x89: case 0x8a:
2463 1.1.4.2 nathanw case 0x8b: case 0x8e: case 0x8f:
2464 1.1.4.2 nathanw switch(csr_trace[i].csr & 0xf0) {
2465 1.1.4.2 nathanw case 0x10:
2466 1.1.4.2 nathanw printf("DONE_"); break;
2467 1.1.4.2 nathanw case 0x20:
2468 1.1.4.2 nathanw printf("STOP_"); break;
2469 1.1.4.2 nathanw case 0x40:
2470 1.1.4.2 nathanw printf("ERR_"); break;
2471 1.1.4.2 nathanw case 0x80:
2472 1.1.4.2 nathanw printf("REQ_"); break;
2473 1.1.4.2 nathanw }
2474 1.1.4.2 nathanw switch(csr_trace[i].csr & 7) {
2475 1.1.4.2 nathanw case 0:
2476 1.1.4.2 nathanw printf("DATA_OUT"); break;
2477 1.1.4.2 nathanw case 1:
2478 1.1.4.2 nathanw printf("DATA_IN"); break;
2479 1.1.4.2 nathanw case 2:
2480 1.1.4.2 nathanw printf("CMD"); break;
2481 1.1.4.2 nathanw case 3:
2482 1.1.4.2 nathanw printf("STATUS"); break;
2483 1.1.4.2 nathanw case 6:
2484 1.1.4.2 nathanw printf("MSG_OUT"); break;
2485 1.1.4.2 nathanw case 7:
2486 1.1.4.2 nathanw printf("MSG_IN"); break;
2487 1.1.4.2 nathanw default:
2488 1.1.4.2 nathanw printf("invld phs");
2489 1.1.4.2 nathanw }
2490 1.1.4.2 nathanw break;
2491 1.1.4.2 nathanw default: printf("****"); break;
2492 1.1.4.2 nathanw }
2493 1.1.4.2 nathanw if (csr_trace[i].asr & SBIC_ASR_INT)
2494 1.1.4.2 nathanw printf(" ASR_INT");
2495 1.1.4.2 nathanw if (csr_trace[i].asr & SBIC_ASR_LCI)
2496 1.1.4.2 nathanw printf(" ASR_LCI");
2497 1.1.4.2 nathanw if (csr_trace[i].asr & SBIC_ASR_BSY)
2498 1.1.4.2 nathanw printf(" ASR_BSY");
2499 1.1.4.2 nathanw if (csr_trace[i].asr & SBIC_ASR_CIP)
2500 1.1.4.2 nathanw printf(" ASR_CIP");
2501 1.1.4.2 nathanw printf("\n");
2502 1.1.4.2 nathanw i = (i + 1) & (CSR_TRACE_SIZE - 1);
2503 1.1.4.2 nathanw } while (i != csr_traceptr);
2504 1.1.4.2 nathanw #endif
2505 1.1.4.2 nathanw GET_SBIC_asr(regs, asr);
2506 1.1.4.2 nathanw if ((asr & SBIC_ASR_INT) == 0)
2507 1.1.4.2 nathanw GET_SBIC_csr(regs, csr);
2508 1.1.4.2 nathanw else
2509 1.1.4.2 nathanw csr = 0;
2510 1.1.4.2 nathanw printf("%s@%p regs %p asr %x csr %x\n", dev->sc_dev.dv_xname,
2511 1.1.4.2 nathanw dev, regs, asr, csr);
2512 1.1.4.2 nathanw if ((acb = dev->free_list.tqh_first)) {
2513 1.1.4.2 nathanw printf("Free list:\n");
2514 1.1.4.2 nathanw while (acb) {
2515 1.1.4.2 nathanw sbic_dump_acb(acb);
2516 1.1.4.2 nathanw acb = acb->chain.tqe_next;
2517 1.1.4.2 nathanw }
2518 1.1.4.2 nathanw }
2519 1.1.4.2 nathanw if ((acb = dev->ready_list.tqh_first)) {
2520 1.1.4.2 nathanw printf("Ready list:\n");
2521 1.1.4.2 nathanw while (acb) {
2522 1.1.4.2 nathanw sbic_dump_acb(acb);
2523 1.1.4.2 nathanw acb = acb->chain.tqe_next;
2524 1.1.4.2 nathanw }
2525 1.1.4.2 nathanw }
2526 1.1.4.2 nathanw if ((acb = dev->nexus_list.tqh_first)) {
2527 1.1.4.2 nathanw printf("Nexus list:\n");
2528 1.1.4.2 nathanw while (acb) {
2529 1.1.4.2 nathanw sbic_dump_acb(acb);
2530 1.1.4.2 nathanw acb = acb->chain.tqe_next;
2531 1.1.4.2 nathanw }
2532 1.1.4.2 nathanw }
2533 1.1.4.2 nathanw if (dev->sc_nexus) {
2534 1.1.4.2 nathanw printf("nexus:\n");
2535 1.1.4.2 nathanw sbic_dump_acb(dev->sc_nexus);
2536 1.1.4.2 nathanw }
2537 1.1.4.2 nathanw printf("targ %d lun %d flags %x\n",
2538 1.1.4.2 nathanw dev->target, dev->lun, dev->sc_flags);
2539 1.1.4.2 nathanw for (i = 0; i < 8; ++i) {
2540 1.1.4.2 nathanw if (dev->sc_tinfo[i].cmds > 2) {
2541 1.1.4.2 nathanw printf("tgt %d: cmds %d disc %d lubusy %x\n",
2542 1.1.4.2 nathanw i, dev->sc_tinfo[i].cmds,
2543 1.1.4.2 nathanw dev->sc_tinfo[i].dconns,
2544 1.1.4.2 nathanw dev->sc_tinfo[i].lubusy);
2545 1.1.4.2 nathanw }
2546 1.1.4.2 nathanw }
2547 1.1.4.2 nathanw splx(s);
2548 1.1.4.2 nathanw }
2549 1.1.4.2 nathanw
2550 1.1.4.2 nathanw #endif
2551