alpha_cpu.h revision 1.18 1 1.18 thorpej /* $NetBSD: alpha_cpu.h,v 1.18 1998/03/22 07:26:33 thorpej Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.1 cgd * Copyright (c) 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Author: Chris G. Demetriou
8 1.1 cgd *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.1 cgd *
15 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 cgd *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.1 cgd
30 1.1 cgd #ifndef __ALPHA_ALPHA_CPU_H__
31 1.1 cgd #define __ALPHA_ALPHA_CPU_H__
32 1.1 cgd
33 1.1 cgd /*
34 1.1 cgd * Alpha CPU + OSF/1 PALcode definitions for use by the kernel.
35 1.1 cgd *
36 1.1 cgd * Definitions for:
37 1.1 cgd *
38 1.2 cgd * Process Control Block
39 1.2 cgd * Interrupt/Exception/Syscall Stack Frame
40 1.1 cgd * Processor Status Register
41 1.2 cgd * Machine Check Error Summary Register
42 1.2 cgd * Machine Check Logout Area
43 1.1 cgd * Virtual Memory Management
44 1.4 cgd * Kernel Entry Vectors
45 1.4 cgd * MMCSR Fault Type Codes
46 1.1 cgd * Translation Buffer Invalidation
47 1.1 cgd *
48 1.1 cgd * and miscellaneous PALcode operations.
49 1.1 cgd */
50 1.1 cgd
51 1.1 cgd
52 1.1 cgd /*
53 1.2 cgd * Process Control Block definitions [OSF/1 PALcode Specific]
54 1.2 cgd */
55 1.2 cgd
56 1.2 cgd struct alpha_pcb {
57 1.2 cgd unsigned long apcb_ksp; /* kernel stack ptr */
58 1.2 cgd unsigned long apcb_usp; /* user stack ptr */
59 1.2 cgd unsigned long apcb_ptbr; /* page table base reg */
60 1.2 cgd unsigned int apcb_cpc; /* charged process cycles */
61 1.2 cgd unsigned int apcb_asn; /* address space number */
62 1.2 cgd unsigned long apcb_unique; /* process unique value */
63 1.2 cgd unsigned long apcb_flags; /* flags; see below */
64 1.2 cgd unsigned long apcb_decrsv0; /* DEC reserved */
65 1.2 cgd unsigned long apcb_decrsv1; /* DEC reserved */
66 1.2 cgd };
67 1.2 cgd
68 1.2 cgd #define ALPHA_PCB_FLAGS_FEN 0x0000000000000001
69 1.2 cgd #define ALPHA_PCB_FLAGS_PME 0x4000000000000000
70 1.2 cgd
71 1.2 cgd /*
72 1.3 cgd * Interrupt/Exception/Syscall "Hardware" (really PALcode)
73 1.3 cgd * Stack Frame definitions
74 1.3 cgd *
75 1.3 cgd * These are quadword offsets from the sp on kernel entry, i.e.
76 1.3 cgd * to get to the value in question you access (sp + (offset * 8)).
77 1.3 cgd *
78 1.3 cgd * On syscall entry, A0-A2 aren't written to memory but space
79 1.3 cgd * _is_ reserved for them.
80 1.2 cgd */
81 1.2 cgd
82 1.3 cgd #define ALPHA_HWFRAME_PS 0 /* processor status register */
83 1.3 cgd #define ALPHA_HWFRAME_PC 1 /* program counter */
84 1.3 cgd #define ALPHA_HWFRAME_GP 2 /* global pointer */
85 1.3 cgd #define ALPHA_HWFRAME_A0 3 /* a0 */
86 1.3 cgd #define ALPHA_HWFRAME_A1 4 /* a1 */
87 1.3 cgd #define ALPHA_HWFRAME_A2 5 /* a2 */
88 1.3 cgd
89 1.3 cgd #define ALPHA_HWFRAME_SIZE 6 /* 6 8-byte words */
90 1.2 cgd
91 1.2 cgd /*
92 1.1 cgd * Processor Status Register [OSF/1 PALcode Specific]
93 1.1 cgd *
94 1.1 cgd * Includes user/kernel mode bit, interrupt priority levels, etc.
95 1.1 cgd */
96 1.1 cgd
97 1.1 cgd #define ALPHA_PSL_USERMODE 0x0008 /* set -> user mode */
98 1.1 cgd #define ALPHA_PSL_IPL_MASK 0x0007 /* interrupt level mask */
99 1.1 cgd
100 1.1 cgd #define ALPHA_PSL_IPL_0 0x0000 /* all interrupts enabled */
101 1.1 cgd #define ALPHA_PSL_IPL_SOFT 0x0001 /* software ints disabled */
102 1.1 cgd #define ALPHA_PSL_IPL_IO 0x0004 /* I/O dev ints disabled */
103 1.1 cgd #define ALPHA_PSL_IPL_CLOCK 0x0005 /* clock ints disabled */
104 1.1 cgd #define ALPHA_PSL_IPL_HIGH 0x0006 /* all but mchecks disabled */
105 1.1 cgd
106 1.1 cgd #define ALPHA_PSL_MUST_BE_ZERO 0xfffffffffffffff0
107 1.1 cgd
108 1.1 cgd /* Convenience constants: what must be set/clear in user mode */
109 1.1 cgd #define ALPHA_PSL_USERSET ALPHA_PSL_USERMODE
110 1.1 cgd #define ALPHA_PSL_USERCLR (ALPHA_PSL_MUST_BE_ZERO | ALPHA_PSL_IPL_MASK)
111 1.15 mjacob
112 1.15 mjacob /*
113 1.15 mjacob * Interrupt Type Code Definitions [OSF/1 PALcode Specific]
114 1.15 mjacob */
115 1.15 mjacob
116 1.15 mjacob #define ALPHA_INTR_XPROC 0 /* interprocessor interrupt */
117 1.15 mjacob #define ALPHA_INTR_CLOCK 1 /* clock interrupt */
118 1.15 mjacob #define ALPHA_INTR_ERROR 2 /* correctable error or mcheck */
119 1.15 mjacob #define ALPHA_INTR_DEVICE 3 /* device interrupt */
120 1.15 mjacob #define ALPHA_INTR_PERF 4 /* performance counter */
121 1.15 mjacob #define ALPHA_INTR_PASSIVE 5 /* passive release */
122 1.1 cgd
123 1.2 cgd /*
124 1.2 cgd * Machine Check Error Summary Register definitions [OSF/1 PALcode Specific]
125 1.4 cgd *
126 1.4 cgd * The following bits are values as read. On write, _PCE, _SCE, and
127 1.4 cgd * _MIP are "write 1 to clear."
128 1.2 cgd */
129 1.1 cgd
130 1.2 cgd #define ALPHA_MCES_IMP \
131 1.2 cgd 0xffffffff00000000 /* impl. dependent */
132 1.2 cgd #define ALPHA_MCES_RSVD \
133 1.2 cgd 0x00000000ffffffe0 /* reserved */
134 1.2 cgd #define ALPHA_MCES_DSC \
135 1.2 cgd 0x0000000000000010 /* disable system correctable error reporting */
136 1.2 cgd #define ALPHA_MCES_DPC \
137 1.2 cgd 0x0000000000000008 /* disable processor correctable error reporting */
138 1.2 cgd #define ALPHA_MCES_PCE \
139 1.2 cgd 0x0000000000000004 /* processor correctable error in progress */
140 1.2 cgd #define ALPHA_MCES_SCE \
141 1.2 cgd 0x0000000000000002 /* system correctable error in progress */
142 1.2 cgd #define ALPHA_MCES_MIP \
143 1.2 cgd 0x0000000000000001 /* machine check in progress */
144 1.2 cgd
145 1.2 cgd /*
146 1.2 cgd * Machine Check Error Summary Register definitions [OSF/1 PALcode Specific]
147 1.2 cgd */
148 1.2 cgd
149 1.2 cgd struct alpha_logout_area {
150 1.2 cgd unsigned int la_frame_size; /* frame size */
151 1.2 cgd unsigned int la_flags; /* flags; see below */
152 1.2 cgd unsigned int la_cpu_offset; /* offset to cpu area */
153 1.2 cgd unsigned int la_system_offset; /* offset to system area */
154 1.2 cgd };
155 1.2 cgd
156 1.2 cgd #define ALPHA_LOGOUT_FLAGS_RETRY 0x80000000 /* OK to continue */
157 1.2 cgd #define ALPHA_LOGOUT_FLAGS_SE 0x40000000 /* second error */
158 1.2 cgd #define ALPHA_LOGOUT_FLAGS_SBZ 0x3fffffff /* should be zero */
159 1.2 cgd
160 1.2 cgd #define ALPHA_LOGOUT_NOT_BUILT \
161 1.2 cgd (struct alpha_logout_area *)0xffffffffffffffff)
162 1.2 cgd
163 1.2 cgd #define ALPHA_LOGOUT_PAL_AREA(lap) \
164 1.2 cgd (unsigned long *)((unsigned char *)(lap) + 16)
165 1.2 cgd #define ALPHA_LOGOUT_PAL_SIZE(lap) \
166 1.2 cgd ((lap)->la_cpu_offset - 16)
167 1.2 cgd #define ALPHA_LOGOUT_CPU_AREA(lap) \
168 1.2 cgd (unsigned long *)((unsigned char *)(lap) + (lap)->la_cpu_offset)
169 1.2 cgd #define ALPHA_LOGOUT_CPU_SIZE(lap) \
170 1.2 cgd ((lap)->la_system_offset - (lap)->la_cpu_offset)
171 1.2 cgd #define ALPHA_LOGOUT_SYSTEM_AREA(lap) \
172 1.2 cgd (unsigned long *)((unsigned char *)(lap) + (lap)->la_system_offset)
173 1.2 cgd #define ALPHA_LOGOUT_SYSTEM_SIZE(lap) \
174 1.2 cgd ((lap)->la_frame_size - (lap)->la_system_offset)
175 1.2 cgd
176 1.1 cgd /*
177 1.2 cgd * Virtual Memory Management definitions [OSF/1 PALcode Specific]
178 1.1 cgd *
179 1.1 cgd * Includes user and kernel space addresses and information,
180 1.1 cgd * page table entry definitions, etc.
181 1.1 cgd *
182 1.1 cgd * NOTE THAT THESE DEFINITIONS MAY CHANGE IN FUTURE ALPHA CPUS!
183 1.1 cgd */
184 1.1 cgd
185 1.1 cgd #define ALPHA_PGSHIFT 13
186 1.2 cgd #define ALPHA_PGBYTES (1 << ALPHA_PGSHIFT)
187 1.1 cgd
188 1.1 cgd #define ALPHA_USEG_BASE 0 /* virtual */
189 1.1 cgd #define ALPHA_USEG_END 0x000003ffffffffff
190 1.1 cgd
191 1.1 cgd #define ALPHA_K0SEG_BASE 0xfffffc0000000000 /* direct-mapped */
192 1.6 cgd #define ALPHA_K0SEG_END 0xfffffdffffffffff
193 1.6 cgd #define ALPHA_K1SEG_BASE 0xfffffe0000000000 /* virtual */
194 1.1 cgd #define ALPHA_K1SEG_END 0xffffffffffffffff
195 1.1 cgd
196 1.7 cgd #define ALPHA_K0SEG_TO_PHYS(x) ((x) & ~ALPHA_K0SEG_BASE)
197 1.1 cgd #define ALPHA_PHYS_TO_K0SEG(x) ((x) | ALPHA_K0SEG_BASE)
198 1.1 cgd
199 1.1 cgd #define ALPHA_PTE_VALID 0x0001
200 1.1 cgd
201 1.1 cgd #define ALPHA_PTE_FAULT_ON_READ 0x0002
202 1.1 cgd #define ALPHA_PTE_FAULT_ON_WRITE 0x0004
203 1.1 cgd #define ALPHA_PTE_FAULT_ON_EXECUTE 0x0008
204 1.1 cgd
205 1.1 cgd #define ALPHA_PTE_ASM 0x0010 /* addr. space match */
206 1.1 cgd #define ALPHA_PTE_GRANULARITY 0x0060 /* granularity hint */
207 1.1 cgd
208 1.1 cgd #define ALPHA_PTE_PROT 0xff00
209 1.1 cgd #define ALPHA_PTE_KR 0x0100
210 1.1 cgd #define ALPHA_PTE_UR 0x0200
211 1.1 cgd #define ALPHA_PTE_KW 0x1000
212 1.1 cgd #define ALPHA_PTE_UW 0x2000
213 1.1 cgd
214 1.10 thorpej #define ALPHA_PTE_WRITE (ALPHA_PTE_KW | ALPHA_PTE_UW)
215 1.1 cgd
216 1.1 cgd #define ALPHA_PTE_SOFTWARE 0xffff0000
217 1.1 cgd
218 1.1 cgd #define ALPHA_PTE_PFN 0xffffffff00000000
219 1.1 cgd
220 1.1 cgd #define ALPHA_PTE_TO_PFN(pte) ((pte) >> 32)
221 1.1 cgd #define ALPHA_PTE_FROM_PFN(pfn) ((pfn) << 32)
222 1.1 cgd
223 1.1 cgd typedef unsigned long alpha_pt_entry_t;
224 1.1 cgd
225 1.4 cgd /*
226 1.4 cgd * Kernel Entry Vectors. [OSF/1 PALcode Specific]
227 1.4 cgd */
228 1.4 cgd
229 1.4 cgd #define ALPHA_KENTRY_INT 0
230 1.4 cgd #define ALPHA_KENTRY_ARITH 1
231 1.4 cgd #define ALPHA_KENTRY_MM 2
232 1.4 cgd #define ALPHA_KENTRY_IF 3
233 1.4 cgd #define ALPHA_KENTRY_UNA 4
234 1.4 cgd #define ALPHA_KENTRY_SYS 5
235 1.4 cgd
236 1.4 cgd /*
237 1.4 cgd * MMCSR Fault Type Codes. [OSF/1 PALcode Specific]
238 1.4 cgd */
239 1.4 cgd
240 1.4 cgd #define ALPHA_MMCSR_INVALTRANS 0
241 1.4 cgd #define ALPHA_MMCSR_ACCESS 1
242 1.4 cgd #define ALPHA_MMCSR_FOR 2
243 1.4 cgd #define ALPHA_MMCSR_FOE 3
244 1.4 cgd #define ALPHA_MMCSR_FOW 4
245 1.4 cgd
246 1.4 cgd /*
247 1.4 cgd * Instruction Fault Type Codes. [OSF/1 PALcode Specific]
248 1.4 cgd */
249 1.4 cgd
250 1.4 cgd #define ALPHA_IF_CODE_BPT 0
251 1.4 cgd #define ALPHA_IF_CODE_BUGCHK 1
252 1.4 cgd #define ALPHA_IF_CODE_GENTRAP 2
253 1.4 cgd #define ALPHA_IF_CODE_FEN 3
254 1.4 cgd #define ALPHA_IF_CODE_OPDEC 4
255 1.1 cgd
256 1.1 cgd /*
257 1.2 cgd * Translation Buffer Invalidation definitions [OSF/1 PALcode Specific]
258 1.1 cgd */
259 1.1 cgd
260 1.5 cgd #define ALPHA_TBIA() alpha_pal_tbi(-2, 0) /* all TB entries */
261 1.5 cgd #define ALPHA_TBIAP() alpha_pal_tbi(-1, 0) /* all per-process */
262 1.5 cgd #define ALPHA_TBISI(va) alpha_pal_tbi(1, (va)) /* ITB entry for va */
263 1.5 cgd #define ALPHA_TBISD(va) alpha_pal_tbi(2, (va)) /* DTB entry for va */
264 1.5 cgd #define ALPHA_TBIS(va) alpha_pal_tbi(3, (va)) /* all for va */
265 1.1 cgd
266 1.1 cgd /*
267 1.12 thorpej * Bits used in the amask instruction [EV56 and later]
268 1.12 thorpej */
269 1.12 thorpej
270 1.12 thorpej #define ALPHA_AMASK_BWX 0x0001 /* byte/word extension */
271 1.12 thorpej #define ALPHA_AMASK_CIX 0x0002 /* count extension */
272 1.12 thorpej #define ALPHA_AMASK_MAX 0x0100 /* multimedia extension */
273 1.12 thorpej
274 1.12 thorpej /*
275 1.12 thorpej * Chip family IDs returned by implver instruction
276 1.12 thorpej */
277 1.12 thorpej
278 1.12 thorpej #define ALPHA_IMPLVER_EV4 0 /* LCA/EV4/EV45 */
279 1.12 thorpej #define ALPHA_IMPLVER_EV5 1 /* EV5/EV56/PCA56 */
280 1.12 thorpej #define ALPHA_IMPLVER_EV6 2 /* EV6 */
281 1.16 thorpej
282 1.16 thorpej /*
283 1.16 thorpej * Misc. support routines.
284 1.16 thorpej */
285 1.16 thorpej const char *alpha_dsr_sysname __P((void));
286 1.12 thorpej
287 1.12 thorpej /*
288 1.1 cgd * Stubs for Alpha instructions normally inaccessible from C.
289 1.1 cgd */
290 1.14 thorpej unsigned long alpha_amask __P((unsigned long));
291 1.14 thorpej unsigned long alpha_implver __P((void));
292 1.2 cgd unsigned long alpha_rpcc __P((void));
293 1.1 cgd void alpha_mb __P((void));
294 1.1 cgd void alpha_wmb __P((void));
295 1.13 thorpej
296 1.13 thorpej u_int8_t alpha_ldbu __P((volatile u_int8_t *));
297 1.13 thorpej u_int16_t alpha_ldwu __P((volatile u_int16_t *));
298 1.13 thorpej void alpha_stb __P((volatile u_int8_t *, u_int8_t));
299 1.13 thorpej void alpha_stw __P((volatile u_int16_t *, u_int16_t));
300 1.13 thorpej u_int8_t alpha_sextb __P((u_int8_t));
301 1.13 thorpej u_int16_t alpha_sextw __P((u_int16_t));
302 1.18 thorpej
303 1.18 thorpej /*
304 1.18 thorpej * Stubs for atomic operations that must be implemented in assembly.
305 1.18 thorpej */
306 1.18 thorpej void alpha_atomic_setbits_q __P((unsigned long *, unsigned long));
307 1.18 thorpej void alpha_atomic_clearbits_q __P((unsigned long *, unsigned long));
308 1.1 cgd
309 1.1 cgd /*
310 1.1 cgd * Stubs for OSF/1 PALcode operations.
311 1.1 cgd */
312 1.1 cgd void alpha_pal_imb __P((void));
313 1.11 thorpej void alpha_pal_cflush __P((unsigned long));
314 1.2 cgd void alpha_pal_draina __P((void));
315 1.2 cgd void alpha_pal_halt __P((void)) __attribute__((__noreturn__));
316 1.2 cgd unsigned long alpha_pal_rdmces __P((void));
317 1.11 thorpej unsigned long alpha_pal_rdps __P((void));
318 1.2 cgd unsigned long alpha_pal_rdusp __P((void));
319 1.11 thorpej unsigned long alpha_pal_rdval __P((void));
320 1.17 thorpej unsigned long alpha_pal_swpctx __P((unsigned long));
321 1.2 cgd unsigned long alpha_pal_swpipl __P((unsigned long));
322 1.4 cgd unsigned long _alpha_pal_swpipl __P((unsigned long)); /* for profiling */
323 1.1 cgd void alpha_pal_tbi __P((unsigned long, vm_offset_t));
324 1.2 cgd unsigned long alpha_pal_whami __P((void));
325 1.2 cgd void alpha_pal_wrent __P((void *, unsigned long));
326 1.2 cgd void alpha_pal_wrfen __P((unsigned long));
327 1.11 thorpej void alpha_pal_wripir __P((unsigned long));
328 1.2 cgd void alpha_pal_wrusp __P((unsigned long));
329 1.2 cgd void alpha_pal_wrvptptr __P((unsigned long));
330 1.2 cgd void alpha_pal_wrmces __P((unsigned long));
331 1.11 thorpej void alpha_pal_wrval __P((unsigned long));
332 1.1 cgd
333 1.9 cgd #endif /* __ALPHA_ALPHA_CPU_H__ */
334