alpha_cpu.h revision 1.55 1 1.55 ryo /* $NetBSD: alpha_cpu.h,v 1.55 2021/11/02 11:26:03 ryo Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.1 cgd * Copyright (c) 1996 Carnegie-Mellon University.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Author: Chris G. Demetriou
8 1.1 cgd *
9 1.1 cgd * Permission to use, copy, modify and distribute this software and
10 1.1 cgd * its documentation is hereby granted, provided that both the copyright
11 1.1 cgd * notice and this permission notice appear in all copies of the
12 1.1 cgd * software, derivative works or modified versions, and any portions
13 1.1 cgd * thereof, and that both notices appear in supporting documentation.
14 1.1 cgd *
15 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 1.1 cgd *
19 1.1 cgd * Carnegie Mellon requests users of this software to return to
20 1.1 cgd *
21 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 1.1 cgd * School of Computer Science
23 1.1 cgd * Carnegie Mellon University
24 1.1 cgd * Pittsburgh PA 15213-3890
25 1.1 cgd *
26 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
27 1.1 cgd * rights to redistribute these changes.
28 1.1 cgd */
29 1.1 cgd
30 1.1 cgd #ifndef __ALPHA_ALPHA_CPU_H__
31 1.1 cgd #define __ALPHA_ALPHA_CPU_H__
32 1.1 cgd
33 1.1 cgd /*
34 1.1 cgd * Alpha CPU + OSF/1 PALcode definitions for use by the kernel.
35 1.1 cgd *
36 1.1 cgd * Definitions for:
37 1.1 cgd *
38 1.2 cgd * Process Control Block
39 1.2 cgd * Interrupt/Exception/Syscall Stack Frame
40 1.1 cgd * Processor Status Register
41 1.2 cgd * Machine Check Error Summary Register
42 1.2 cgd * Machine Check Logout Area
43 1.19 mjacob * Per CPU state Management of Machine Check Handling
44 1.1 cgd * Virtual Memory Management
45 1.4 cgd * Kernel Entry Vectors
46 1.4 cgd * MMCSR Fault Type Codes
47 1.54 thorpej * AESR Fault Code bits
48 1.1 cgd * Translation Buffer Invalidation
49 1.1 cgd *
50 1.1 cgd * and miscellaneous PALcode operations.
51 1.1 cgd */
52 1.1 cgd
53 1.1 cgd
54 1.1 cgd /*
55 1.2 cgd * Process Control Block definitions [OSF/1 PALcode Specific]
56 1.2 cgd */
57 1.2 cgd
58 1.2 cgd struct alpha_pcb {
59 1.2 cgd unsigned long apcb_ksp; /* kernel stack ptr */
60 1.2 cgd unsigned long apcb_usp; /* user stack ptr */
61 1.2 cgd unsigned long apcb_ptbr; /* page table base reg */
62 1.2 cgd unsigned int apcb_cpc; /* charged process cycles */
63 1.2 cgd unsigned int apcb_asn; /* address space number */
64 1.2 cgd unsigned long apcb_unique; /* process unique value */
65 1.29 thorpej #define apcb_backup_ksp apcb_unique /* backup kernel stack ptr */
66 1.2 cgd unsigned long apcb_flags; /* flags; see below */
67 1.2 cgd unsigned long apcb_decrsv0; /* DEC reserved */
68 1.2 cgd unsigned long apcb_decrsv1; /* DEC reserved */
69 1.2 cgd };
70 1.2 cgd
71 1.2 cgd #define ALPHA_PCB_FLAGS_FEN 0x0000000000000001
72 1.2 cgd #define ALPHA_PCB_FLAGS_PME 0x4000000000000000
73 1.2 cgd
74 1.2 cgd /*
75 1.3 cgd * Interrupt/Exception/Syscall "Hardware" (really PALcode)
76 1.3 cgd * Stack Frame definitions
77 1.3 cgd *
78 1.3 cgd * These are quadword offsets from the sp on kernel entry, i.e.
79 1.3 cgd * to get to the value in question you access (sp + (offset * 8)).
80 1.3 cgd *
81 1.3 cgd * On syscall entry, A0-A2 aren't written to memory but space
82 1.3 cgd * _is_ reserved for them.
83 1.2 cgd */
84 1.2 cgd
85 1.3 cgd #define ALPHA_HWFRAME_PS 0 /* processor status register */
86 1.3 cgd #define ALPHA_HWFRAME_PC 1 /* program counter */
87 1.3 cgd #define ALPHA_HWFRAME_GP 2 /* global pointer */
88 1.3 cgd #define ALPHA_HWFRAME_A0 3 /* a0 */
89 1.3 cgd #define ALPHA_HWFRAME_A1 4 /* a1 */
90 1.3 cgd #define ALPHA_HWFRAME_A2 5 /* a2 */
91 1.3 cgd
92 1.3 cgd #define ALPHA_HWFRAME_SIZE 6 /* 6 8-byte words */
93 1.2 cgd
94 1.2 cgd /*
95 1.1 cgd * Processor Status Register [OSF/1 PALcode Specific]
96 1.1 cgd *
97 1.1 cgd * Includes user/kernel mode bit, interrupt priority levels, etc.
98 1.51 thorpej *
99 1.51 thorpej * Processor Status Summary
100 1.51 thorpej * ---------------------------------------------------------------------------
101 1.51 thorpej * PS<mode> PS<IPL> Mode Use
102 1.51 thorpej * ---------------------------------------------------------------------------
103 1.51 thorpej * 1 0 User User software
104 1.51 thorpej * 0 0 Kernel System software
105 1.51 thorpej * 0 1 Kernel System software
106 1.51 thorpej * 0 2 Kernel System software
107 1.51 thorpej * 0 3 Kernel Low priority device interrupts
108 1.51 thorpej * 0 4 Kernel High priority device interrupts
109 1.51 thorpej * 0 5 Kernel Clock, inter-proc interrupts
110 1.51 thorpej * 0 6 Kernel Real-time device interrupts
111 1.51 thorpej * 0 6 Kernel Correctable error reporting
112 1.51 thorpej * 0 7 Kernel Machine checks
113 1.1 cgd */
114 1.1 cgd
115 1.1 cgd #define ALPHA_PSL_USERMODE 0x0008 /* set -> user mode */
116 1.1 cgd #define ALPHA_PSL_IPL_MASK 0x0007 /* interrupt level mask */
117 1.1 cgd
118 1.1 cgd #define ALPHA_PSL_IPL_0 0x0000 /* all interrupts enabled */
119 1.51 thorpej #define ALPHA_PSL_IPL_SOFT_LO 0x0001 /* low pri soft ints disabled */
120 1.51 thorpej #define ALPHA_PSL_IPL_SOFT_HI 0x0002 /* hi pri soft ints disabled */
121 1.51 thorpej #define ALPHA_PSL_IPL_IO_LO 0x0003 /* low pri dev ints disabled */
122 1.51 thorpej #define ALPHA_PSL_IPL_IO_HI 0x0004 /* hi pri dev ints disabled */
123 1.1 cgd #define ALPHA_PSL_IPL_CLOCK 0x0005 /* clock ints disabled */
124 1.1 cgd #define ALPHA_PSL_IPL_HIGH 0x0006 /* all but mchecks disabled */
125 1.51 thorpej #define ALPHA_PSL_IPL_MCHECK 0x0007 /* machine checks disabled */
126 1.1 cgd
127 1.1 cgd #define ALPHA_PSL_MUST_BE_ZERO 0xfffffffffffffff0
128 1.1 cgd
129 1.1 cgd /* Convenience constants: what must be set/clear in user mode */
130 1.1 cgd #define ALPHA_PSL_USERSET ALPHA_PSL_USERMODE
131 1.1 cgd #define ALPHA_PSL_USERCLR (ALPHA_PSL_MUST_BE_ZERO | ALPHA_PSL_IPL_MASK)
132 1.15 mjacob
133 1.15 mjacob /*
134 1.15 mjacob * Interrupt Type Code Definitions [OSF/1 PALcode Specific]
135 1.15 mjacob */
136 1.50 matt
137 1.15 mjacob #define ALPHA_INTR_XPROC 0 /* interprocessor interrupt */
138 1.15 mjacob #define ALPHA_INTR_CLOCK 1 /* clock interrupt */
139 1.15 mjacob #define ALPHA_INTR_ERROR 2 /* correctable error or mcheck */
140 1.15 mjacob #define ALPHA_INTR_DEVICE 3 /* device interrupt */
141 1.15 mjacob #define ALPHA_INTR_PERF 4 /* performance counter */
142 1.15 mjacob #define ALPHA_INTR_PASSIVE 5 /* passive release */
143 1.1 cgd
144 1.2 cgd /*
145 1.2 cgd * Machine Check Error Summary Register definitions [OSF/1 PALcode Specific]
146 1.4 cgd *
147 1.4 cgd * The following bits are values as read. On write, _PCE, _SCE, and
148 1.4 cgd * _MIP are "write 1 to clear."
149 1.2 cgd */
150 1.1 cgd
151 1.2 cgd #define ALPHA_MCES_IMP \
152 1.2 cgd 0xffffffff00000000 /* impl. dependent */
153 1.2 cgd #define ALPHA_MCES_RSVD \
154 1.2 cgd 0x00000000ffffffe0 /* reserved */
155 1.2 cgd #define ALPHA_MCES_DSC \
156 1.2 cgd 0x0000000000000010 /* disable system correctable error reporting */
157 1.2 cgd #define ALPHA_MCES_DPC \
158 1.2 cgd 0x0000000000000008 /* disable processor correctable error reporting */
159 1.2 cgd #define ALPHA_MCES_PCE \
160 1.2 cgd 0x0000000000000004 /* processor correctable error in progress */
161 1.2 cgd #define ALPHA_MCES_SCE \
162 1.2 cgd 0x0000000000000002 /* system correctable error in progress */
163 1.2 cgd #define ALPHA_MCES_MIP \
164 1.2 cgd 0x0000000000000001 /* machine check in progress */
165 1.2 cgd
166 1.2 cgd /*
167 1.2 cgd * Machine Check Error Summary Register definitions [OSF/1 PALcode Specific]
168 1.19 mjacob *
169 1.19 mjacob * Note that these are *generic* OSF/1 PALcode specific defines. There are
170 1.19 mjacob * platform variations to these entities.
171 1.2 cgd */
172 1.2 cgd
173 1.2 cgd struct alpha_logout_area {
174 1.2 cgd unsigned int la_frame_size; /* frame size */
175 1.2 cgd unsigned int la_flags; /* flags; see below */
176 1.2 cgd unsigned int la_cpu_offset; /* offset to cpu area */
177 1.2 cgd unsigned int la_system_offset; /* offset to system area */
178 1.2 cgd };
179 1.2 cgd
180 1.2 cgd #define ALPHA_LOGOUT_FLAGS_RETRY 0x80000000 /* OK to continue */
181 1.2 cgd #define ALPHA_LOGOUT_FLAGS_SE 0x40000000 /* second error */
182 1.2 cgd #define ALPHA_LOGOUT_FLAGS_SBZ 0x3fffffff /* should be zero */
183 1.2 cgd
184 1.2 cgd #define ALPHA_LOGOUT_NOT_BUILT \
185 1.2 cgd (struct alpha_logout_area *)0xffffffffffffffff)
186 1.2 cgd
187 1.2 cgd #define ALPHA_LOGOUT_PAL_AREA(lap) \
188 1.2 cgd (unsigned long *)((unsigned char *)(lap) + 16)
189 1.2 cgd #define ALPHA_LOGOUT_PAL_SIZE(lap) \
190 1.2 cgd ((lap)->la_cpu_offset - 16)
191 1.2 cgd #define ALPHA_LOGOUT_CPU_AREA(lap) \
192 1.2 cgd (unsigned long *)((unsigned char *)(lap) + (lap)->la_cpu_offset)
193 1.2 cgd #define ALPHA_LOGOUT_CPU_SIZE(lap) \
194 1.2 cgd ((lap)->la_system_offset - (lap)->la_cpu_offset)
195 1.2 cgd #define ALPHA_LOGOUT_SYSTEM_AREA(lap) \
196 1.2 cgd (unsigned long *)((unsigned char *)(lap) + (lap)->la_system_offset)
197 1.2 cgd #define ALPHA_LOGOUT_SYSTEM_SIZE(lap) \
198 1.2 cgd ((lap)->la_frame_size - (lap)->la_system_offset)
199 1.19 mjacob
200 1.19 mjacob /* types of machine checks */
201 1.19 mjacob #define ALPHA_SYS_ERROR 0x620 /* System correctable error */
202 1.19 mjacob #define ALPHA_PROC_ERROR 0x630 /* Processor correctable error */
203 1.19 mjacob #define ALPHA_SYS_MCHECK 0x660 /* System machine check */
204 1.19 mjacob #define ALPHA_PROC_MCHECK 0x670 /* Processor machine check */
205 1.49 hans #define ALPHA_ENV_MCHECK 0x680 /* Environmental error */
206 1.19 mjacob
207 1.1 cgd /*
208 1.2 cgd * Virtual Memory Management definitions [OSF/1 PALcode Specific]
209 1.1 cgd *
210 1.1 cgd * Includes user and kernel space addresses and information,
211 1.1 cgd * page table entry definitions, etc.
212 1.1 cgd *
213 1.1 cgd * NOTE THAT THESE DEFINITIONS MAY CHANGE IN FUTURE ALPHA CPUS!
214 1.1 cgd */
215 1.1 cgd
216 1.1 cgd #define ALPHA_PGSHIFT 13
217 1.2 cgd #define ALPHA_PGBYTES (1 << ALPHA_PGSHIFT)
218 1.1 cgd
219 1.1 cgd #define ALPHA_USEG_BASE 0 /* virtual */
220 1.1 cgd #define ALPHA_USEG_END 0x000003ffffffffff
221 1.1 cgd
222 1.1 cgd #define ALPHA_K0SEG_BASE 0xfffffc0000000000 /* direct-mapped */
223 1.6 cgd #define ALPHA_K0SEG_END 0xfffffdffffffffff
224 1.6 cgd #define ALPHA_K1SEG_BASE 0xfffffe0000000000 /* virtual */
225 1.1 cgd #define ALPHA_K1SEG_END 0xffffffffffffffff
226 1.1 cgd
227 1.7 cgd #define ALPHA_K0SEG_TO_PHYS(x) ((x) & ~ALPHA_K0SEG_BASE)
228 1.1 cgd #define ALPHA_PHYS_TO_K0SEG(x) ((x) | ALPHA_K0SEG_BASE)
229 1.1 cgd
230 1.1 cgd #define ALPHA_PTE_VALID 0x0001
231 1.1 cgd
232 1.1 cgd #define ALPHA_PTE_FAULT_ON_READ 0x0002
233 1.1 cgd #define ALPHA_PTE_FAULT_ON_WRITE 0x0004
234 1.1 cgd #define ALPHA_PTE_FAULT_ON_EXECUTE 0x0008
235 1.1 cgd
236 1.1 cgd #define ALPHA_PTE_ASM 0x0010 /* addr. space match */
237 1.1 cgd #define ALPHA_PTE_GRANULARITY 0x0060 /* granularity hint */
238 1.1 cgd
239 1.1 cgd #define ALPHA_PTE_PROT 0xff00
240 1.1 cgd #define ALPHA_PTE_KR 0x0100
241 1.1 cgd #define ALPHA_PTE_UR 0x0200
242 1.1 cgd #define ALPHA_PTE_KW 0x1000
243 1.1 cgd #define ALPHA_PTE_UW 0x2000
244 1.1 cgd
245 1.10 thorpej #define ALPHA_PTE_WRITE (ALPHA_PTE_KW | ALPHA_PTE_UW)
246 1.1 cgd
247 1.20 thorpej #define ALPHA_PTE_SOFTWARE 0x00000000ffff0000
248 1.21 thorpej #define ALPHA_PTE_PALCODE (~ALPHA_PTE_SOFTWARE) /* shorthand */
249 1.1 cgd
250 1.1 cgd #define ALPHA_PTE_PFN 0xffffffff00000000
251 1.1 cgd
252 1.1 cgd #define ALPHA_PTE_TO_PFN(pte) ((pte) >> 32)
253 1.1 cgd #define ALPHA_PTE_FROM_PFN(pfn) ((pfn) << 32)
254 1.1 cgd
255 1.1 cgd typedef unsigned long alpha_pt_entry_t;
256 1.1 cgd
257 1.4 cgd /*
258 1.4 cgd * Kernel Entry Vectors. [OSF/1 PALcode Specific]
259 1.4 cgd */
260 1.4 cgd
261 1.4 cgd #define ALPHA_KENTRY_INT 0
262 1.4 cgd #define ALPHA_KENTRY_ARITH 1
263 1.4 cgd #define ALPHA_KENTRY_MM 2
264 1.4 cgd #define ALPHA_KENTRY_IF 3
265 1.4 cgd #define ALPHA_KENTRY_UNA 4
266 1.4 cgd #define ALPHA_KENTRY_SYS 5
267 1.4 cgd
268 1.4 cgd /*
269 1.54 thorpej * Arithmetic Exception Summary Register. [OSF/1 PALcode Specific]
270 1.54 thorpej */
271 1.54 thorpej
272 1.54 thorpej #define ALPHA_AESR_SWC __BIT(0) /* software completion */
273 1.54 thorpej #define ALPHA_AESR_INV __BIT(1) /* invalid operation */
274 1.54 thorpej #define ALPHA_AESR_DZE __BIT(2) /* division by zero */
275 1.54 thorpej #define ALPHA_AESR_OVF __BIT(3) /* overflow */
276 1.54 thorpej #define ALPHA_AESR_UNF __BIT(4) /* underflow */
277 1.54 thorpej #define ALPHA_AESR_INE __BIT(5) /* inexact result */
278 1.54 thorpej #define ALPHA_AESR_IOV __BIT(6) /* integer overflow */
279 1.54 thorpej
280 1.54 thorpej /*
281 1.4 cgd * MMCSR Fault Type Codes. [OSF/1 PALcode Specific]
282 1.4 cgd */
283 1.4 cgd
284 1.4 cgd #define ALPHA_MMCSR_INVALTRANS 0
285 1.4 cgd #define ALPHA_MMCSR_ACCESS 1
286 1.4 cgd #define ALPHA_MMCSR_FOR 2
287 1.4 cgd #define ALPHA_MMCSR_FOE 3
288 1.4 cgd #define ALPHA_MMCSR_FOW 4
289 1.4 cgd
290 1.4 cgd /*
291 1.4 cgd * Instruction Fault Type Codes. [OSF/1 PALcode Specific]
292 1.4 cgd */
293 1.4 cgd
294 1.4 cgd #define ALPHA_IF_CODE_BPT 0
295 1.4 cgd #define ALPHA_IF_CODE_BUGCHK 1
296 1.4 cgd #define ALPHA_IF_CODE_GENTRAP 2
297 1.4 cgd #define ALPHA_IF_CODE_FEN 3
298 1.4 cgd #define ALPHA_IF_CODE_OPDEC 4
299 1.1 cgd
300 1.42 thorpej #ifdef _KERNEL
301 1.42 thorpej
302 1.1 cgd /*
303 1.2 cgd * Translation Buffer Invalidation definitions [OSF/1 PALcode Specific]
304 1.1 cgd */
305 1.1 cgd
306 1.5 cgd #define ALPHA_TBIA() alpha_pal_tbi(-2, 0) /* all TB entries */
307 1.5 cgd #define ALPHA_TBIAP() alpha_pal_tbi(-1, 0) /* all per-process */
308 1.5 cgd #define ALPHA_TBISI(va) alpha_pal_tbi(1, (va)) /* ITB entry for va */
309 1.5 cgd #define ALPHA_TBISD(va) alpha_pal_tbi(2, (va)) /* DTB entry for va */
310 1.5 cgd #define ALPHA_TBIS(va) alpha_pal_tbi(3, (va)) /* all for va */
311 1.1 cgd
312 1.42 thorpej #endif /* _KERNEL */
313 1.42 thorpej
314 1.1 cgd /*
315 1.12 thorpej * Bits used in the amask instruction [EV56 and later]
316 1.12 thorpej */
317 1.12 thorpej
318 1.12 thorpej #define ALPHA_AMASK_BWX 0x0001 /* byte/word extension */
319 1.38 thorpej #define ALPHA_AMASK_FIX 0x0002 /* floating point conv. ext. */
320 1.38 thorpej #define ALPHA_AMASK_CIX 0x0004 /* count extension */
321 1.38 thorpej #define ALPHA_AMASK_MVI 0x0100 /* multimedia extension */
322 1.38 thorpej #define ALPHA_AMASK_PAT 0x0200 /* precise arith. traps */
323 1.45 rpaulo #define ALPHA_AMASK_PMI 0x1000 /* prefetch w/ modify intent */
324 1.38 thorpej
325 1.39 thorpej #define ALPHA_AMASK_ALL (ALPHA_AMASK_BWX|ALPHA_AMASK_FIX| \
326 1.39 thorpej ALPHA_AMASK_CIX|ALPHA_AMASK_MVI| \
327 1.45 rpaulo ALPHA_AMASK_PAT|ALPHA_AMASK_PMI)
328 1.39 thorpej
329 1.39 thorpej #define ALPHA_AMASK_BITS \
330 1.53 thorpej "\20\15PMI\12PAT\11MVI\3CIX\2FIX\1BWX"
331 1.12 thorpej
332 1.12 thorpej /*
333 1.12 thorpej * Chip family IDs returned by implver instruction
334 1.12 thorpej */
335 1.12 thorpej
336 1.12 thorpej #define ALPHA_IMPLVER_EV4 0 /* LCA/EV4/EV45 */
337 1.12 thorpej #define ALPHA_IMPLVER_EV5 1 /* EV5/EV56/PCA56 */
338 1.12 thorpej #define ALPHA_IMPLVER_EV6 2 /* EV6 */
339 1.45 rpaulo #define ALPHA_IMPLVER_EV7 3 /* EV7/EV79 */
340 1.24 thorpej
341 1.42 thorpej #ifdef _KERNEL
342 1.42 thorpej
343 1.24 thorpej /*
344 1.24 thorpej * Maximum processor ID we allow from `whami', and related constants.
345 1.24 thorpej *
346 1.24 thorpej * XXX This is not really processor or PALcode specific, but this is
347 1.24 thorpej * a convenient place to put these definitions.
348 1.24 thorpej *
349 1.24 thorpej * XXX This is clipped at 63 so that we can use `long's for proc bitmasks.
350 1.24 thorpej */
351 1.24 thorpej
352 1.24 thorpej #define ALPHA_WHAMI_MAXID 63
353 1.24 thorpej #define ALPHA_MAXPROCS (ALPHA_WHAMI_MAXID + 1)
354 1.16 thorpej
355 1.16 thorpej /*
356 1.16 thorpej * Misc. support routines.
357 1.16 thorpej */
358 1.41 thorpej const char *alpha_dsr_sysname(void);
359 1.12 thorpej
360 1.12 thorpej /*
361 1.1 cgd * Stubs for Alpha instructions normally inaccessible from C.
362 1.1 cgd */
363 1.40 thorpej unsigned long alpha_amask(unsigned long);
364 1.40 thorpej unsigned long alpha_implver(void);
365 1.32 thorpej
366 1.42 thorpej #endif /* _KERNEL */
367 1.42 thorpej
368 1.42 thorpej /* XXX Expose the insn wrappers to userspace, for now. */
369 1.42 thorpej
370 1.48 perry static __inline unsigned long
371 1.40 thorpej alpha_rpcc(void)
372 1.32 thorpej {
373 1.32 thorpej unsigned long v0;
374 1.32 thorpej
375 1.47 perry __asm volatile("rpcc %0" : "=r" (v0));
376 1.32 thorpej return (v0);
377 1.32 thorpej }
378 1.32 thorpej
379 1.47 perry #define alpha_mb() __asm volatile("mb" : : : "memory")
380 1.47 perry #define alpha_wmb() __asm volatile("mb" : : : "memory") /* XXX */
381 1.1 cgd
382 1.42 thorpej #if defined(_KERNEL) || defined(_STANDALONE)
383 1.42 thorpej
384 1.1 cgd /*
385 1.1 cgd * Stubs for OSF/1 PALcode operations.
386 1.1 cgd */
387 1.33 thorpej #include <machine/pal.h>
388 1.33 thorpej
389 1.40 thorpej void alpha_pal_cflush(unsigned long);
390 1.40 thorpej void alpha_pal_halt(void) __attribute__((__noreturn__));
391 1.40 thorpej unsigned long _alpha_pal_swpipl(unsigned long); /* for profiling */
392 1.40 thorpej void alpha_pal_wrent(void *, unsigned long);
393 1.40 thorpej void alpha_pal_wrvptptr(unsigned long);
394 1.52 thorpej unsigned long alpha_pal_wtint(unsigned long);
395 1.32 thorpej
396 1.47 perry #define alpha_pal_draina() __asm volatile("call_pal %0 # PAL_draina" \
397 1.36 thorpej : : "i" (PAL_draina) : "memory")
398 1.36 thorpej
399 1.47 perry #define alpha_pal_imb() __asm volatile("call_pal %0 # PAL_imb" \
400 1.33 thorpej : : "i" (PAL_imb) : "memory")
401 1.32 thorpej
402 1.48 perry static __inline unsigned long
403 1.40 thorpej alpha_pal_rdmces(void)
404 1.36 thorpej {
405 1.36 thorpej register unsigned long v0 __asm("$0");
406 1.36 thorpej
407 1.47 perry __asm volatile("call_pal %1 # PAL_OSF1_rdmces"
408 1.36 thorpej : "=r" (v0)
409 1.36 thorpej : "i" (PAL_OSF1_rdmces)
410 1.36 thorpej /* clobbers t0, t8..t11 */
411 1.36 thorpej : "$1", "$22", "$23", "$24", "$25");
412 1.36 thorpej
413 1.36 thorpej return (v0);
414 1.36 thorpej }
415 1.36 thorpej
416 1.48 perry static __inline unsigned long
417 1.40 thorpej alpha_pal_rdps(void)
418 1.32 thorpej {
419 1.32 thorpej register unsigned long v0 __asm("$0");
420 1.32 thorpej
421 1.47 perry __asm volatile("call_pal %1 # PAL_OSF1_rdps"
422 1.32 thorpej : "=r" (v0)
423 1.33 thorpej : "i" (PAL_OSF1_rdps)
424 1.32 thorpej /* clobbers t0, t8..t11 */
425 1.32 thorpej : "$1", "$22", "$23", "$24", "$25");
426 1.32 thorpej
427 1.32 thorpej return (v0);
428 1.32 thorpej }
429 1.32 thorpej
430 1.48 perry static __inline unsigned long
431 1.44 thorpej alpha_pal_rdunique(void)
432 1.44 thorpej {
433 1.44 thorpej register unsigned long v0 __asm("$0");
434 1.44 thorpej
435 1.47 perry __asm volatile("call_pal %1 # PAL_rdunique"
436 1.44 thorpej : "=r" (v0)
437 1.44 thorpej : "i" (PAL_rdunique));
438 1.44 thorpej
439 1.44 thorpej return (v0);
440 1.44 thorpej }
441 1.44 thorpej
442 1.48 perry static __inline unsigned long
443 1.40 thorpej alpha_pal_rdusp(void)
444 1.36 thorpej {
445 1.36 thorpej register unsigned long v0 __asm("$0");
446 1.36 thorpej
447 1.47 perry __asm volatile("call_pal %1 # PAL_OSF1_rdusp"
448 1.36 thorpej : "=r" (v0)
449 1.36 thorpej : "i" (PAL_OSF1_rdusp)
450 1.36 thorpej /* clobbers t0, t8..t11 */
451 1.36 thorpej : "$1", "$22", "$23", "$24", "$25");
452 1.36 thorpej
453 1.36 thorpej return (v0);
454 1.36 thorpej }
455 1.36 thorpej
456 1.55 ryo static __inline __always_inline unsigned long
457 1.40 thorpej alpha_pal_rdval(void)
458 1.36 thorpej {
459 1.36 thorpej register unsigned long v0 __asm("$0");
460 1.36 thorpej
461 1.47 perry __asm volatile("call_pal %1 # PAL_OSF1_rdval"
462 1.36 thorpej : "=r" (v0)
463 1.36 thorpej : "i" (PAL_OSF1_rdval)
464 1.36 thorpej /* clobbers t0, t8..t11 */
465 1.36 thorpej : "$1", "$22", "$23", "$24", "$25");
466 1.36 thorpej
467 1.36 thorpej return (v0);
468 1.36 thorpej }
469 1.36 thorpej
470 1.48 perry static __inline unsigned long
471 1.37 thorpej alpha_pal_swpctx(unsigned long ctx)
472 1.36 thorpej {
473 1.36 thorpej register unsigned long a0 __asm("$16") = ctx;
474 1.36 thorpej register unsigned long v0 __asm("$0");
475 1.36 thorpej
476 1.47 perry __asm volatile("call_pal %2 # PAL_OSF1_swpctx"
477 1.36 thorpej : "=r" (a0), "=r" (v0)
478 1.36 thorpej : "i" (PAL_OSF1_swpctx), "0" (a0)
479 1.36 thorpej /* clobbers t0, t8..t11, a0 (above) */
480 1.43 thorpej : "$1", "$22", "$23", "$24", "$25", "memory");
481 1.36 thorpej
482 1.36 thorpej return (v0);
483 1.36 thorpej }
484 1.36 thorpej
485 1.48 perry static __inline unsigned long
486 1.37 thorpej alpha_pal_swpipl(unsigned long ipl)
487 1.32 thorpej {
488 1.32 thorpej register unsigned long a0 __asm("$16") = ipl;
489 1.32 thorpej register unsigned long v0 __asm("$0");
490 1.32 thorpej
491 1.47 perry __asm volatile("call_pal %2 # PAL_OSF1_swpipl"
492 1.33 thorpej : "=r" (a0), "=r" (v0)
493 1.33 thorpej : "i" (PAL_OSF1_swpipl), "0" (a0)
494 1.33 thorpej /* clobbers t0, t8..t11, a0 (above) */
495 1.43 thorpej : "$1", "$22", "$23", "$24", "$25", "memory");
496 1.32 thorpej
497 1.32 thorpej return (v0);
498 1.32 thorpej }
499 1.32 thorpej
500 1.48 perry static __inline void
501 1.37 thorpej alpha_pal_tbi(unsigned long op, vaddr_t va)
502 1.32 thorpej {
503 1.32 thorpej register unsigned long a0 __asm("$16") = op;
504 1.32 thorpej register unsigned long a1 __asm("$17") = va;
505 1.32 thorpej
506 1.47 perry __asm volatile("call_pal %2 # PAL_OSF1_tbi"
507 1.33 thorpej : "=r" (a0), "=r" (a1)
508 1.33 thorpej : "i" (PAL_OSF1_tbi), "0" (a0), "1" (a1)
509 1.33 thorpej /* clobbers t0, t8..t11, a0 (above), a1 (above) */
510 1.33 thorpej : "$1", "$22", "$23", "$24", "$25");
511 1.32 thorpej }
512 1.32 thorpej
513 1.48 perry static __inline unsigned long
514 1.40 thorpej alpha_pal_whami(void)
515 1.32 thorpej {
516 1.32 thorpej register unsigned long v0 __asm("$0");
517 1.32 thorpej
518 1.47 perry __asm volatile("call_pal %1 # PAL_OSF1_whami"
519 1.32 thorpej : "=r" (v0)
520 1.33 thorpej : "i" (PAL_OSF1_whami)
521 1.32 thorpej /* clobbers t0, t8..t11 */
522 1.32 thorpej : "$1", "$22", "$23", "$24", "$25");
523 1.32 thorpej
524 1.32 thorpej return (v0);
525 1.36 thorpej }
526 1.36 thorpej
527 1.48 perry static __inline void
528 1.37 thorpej alpha_pal_wrfen(unsigned long onoff)
529 1.36 thorpej {
530 1.36 thorpej register unsigned long a0 __asm("$16") = onoff;
531 1.36 thorpej
532 1.47 perry __asm volatile("call_pal %1 # PAL_OSF1_wrfen"
533 1.36 thorpej : "=r" (a0)
534 1.36 thorpej : "i" (PAL_OSF1_wrfen), "0" (a0)
535 1.36 thorpej /* clobbers t0, t8..t11, a0 (above) */
536 1.36 thorpej : "$1", "$22", "$23", "$24", "$25");
537 1.36 thorpej }
538 1.36 thorpej
539 1.48 perry static __inline void
540 1.37 thorpej alpha_pal_wripir(unsigned long cpu_id)
541 1.36 thorpej {
542 1.36 thorpej register unsigned long a0 __asm("$16") = cpu_id;
543 1.36 thorpej
544 1.47 perry __asm volatile("call_pal %1 # PAL_ipir"
545 1.36 thorpej : "=r" (a0)
546 1.36 thorpej : "i" (PAL_ipir), "0" (a0)
547 1.36 thorpej /* clobbers t0, t8..t11, a0 (above) */
548 1.36 thorpej : "$1", "$22", "$23", "$24", "$25");
549 1.44 thorpej }
550 1.44 thorpej
551 1.48 perry static __inline void
552 1.44 thorpej alpha_pal_wrunique(unsigned long unique)
553 1.44 thorpej {
554 1.44 thorpej register unsigned long a0 __asm("$16") = unique;
555 1.44 thorpej
556 1.47 perry __asm volatile("call_pal %1 # PAL_wrunique"
557 1.44 thorpej : "=r" (a0)
558 1.44 thorpej : "i" (PAL_wrunique), "0" (a0));
559 1.36 thorpej }
560 1.36 thorpej
561 1.48 perry static __inline void
562 1.37 thorpej alpha_pal_wrusp(unsigned long usp)
563 1.36 thorpej {
564 1.36 thorpej register unsigned long a0 __asm("$16") = usp;
565 1.36 thorpej
566 1.47 perry __asm volatile("call_pal %1 # PAL_OSF1_wrusp"
567 1.36 thorpej : "=r" (a0)
568 1.36 thorpej : "i" (PAL_OSF1_wrusp), "0" (a0)
569 1.36 thorpej /* clobbers t0, t8..t11, a0 (above) */
570 1.36 thorpej : "$1", "$22", "$23", "$24", "$25");
571 1.36 thorpej }
572 1.36 thorpej
573 1.48 perry static __inline void
574 1.37 thorpej alpha_pal_wrmces(unsigned long mces)
575 1.36 thorpej {
576 1.36 thorpej register unsigned long a0 __asm("$16") = mces;
577 1.36 thorpej
578 1.47 perry __asm volatile("call_pal %1 # PAL_OSF1_wrmces"
579 1.36 thorpej : "=r" (a0)
580 1.36 thorpej : "i" (PAL_OSF1_wrmces), "0" (a0)
581 1.36 thorpej /* clobbers t0, t8..t11 */
582 1.36 thorpej : "$1", "$22", "$23", "$24", "$25");
583 1.36 thorpej }
584 1.36 thorpej
585 1.48 perry static __inline void
586 1.37 thorpej alpha_pal_wrval(unsigned long val)
587 1.36 thorpej {
588 1.36 thorpej register unsigned long a0 __asm("$16") = val;
589 1.36 thorpej
590 1.47 perry __asm volatile("call_pal %1 # PAL_OSF1_wrval"
591 1.36 thorpej : "=r" (a0)
592 1.36 thorpej : "i" (PAL_OSF1_wrval), "0" (a0)
593 1.36 thorpej /* clobbers t0, t8..t11, a0 (above) */
594 1.36 thorpej : "$1", "$22", "$23", "$24", "$25");
595 1.32 thorpej }
596 1.42 thorpej
597 1.42 thorpej #endif /* _KERNEL */
598 1.1 cgd
599 1.9 cgd #endif /* __ALPHA_ALPHA_CPU_H__ */
600