alpha_cpu.h revision 1.7.2.2 1 1.7.2.2 cgd /* $NetBSD: alpha_cpu.h,v 1.7.2.2 1997/06/06 00:14:03 cgd Exp $ */
2 1.1 cgd
3 1.1 cgd /*
4 1.7.2.2 cgd * Copyright (c) 1997 Christopher G. Demetriou. All rights reserved.
5 1.1 cgd * Copyright (c) 1996 Carnegie-Mellon University.
6 1.1 cgd * All rights reserved.
7 1.1 cgd *
8 1.1 cgd * Author: Chris G. Demetriou
9 1.1 cgd *
10 1.1 cgd * Permission to use, copy, modify and distribute this software and
11 1.1 cgd * its documentation is hereby granted, provided that both the copyright
12 1.1 cgd * notice and this permission notice appear in all copies of the
13 1.1 cgd * software, derivative works or modified versions, and any portions
14 1.1 cgd * thereof, and that both notices appear in supporting documentation.
15 1.1 cgd *
16 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
17 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
18 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
19 1.1 cgd *
20 1.1 cgd * Carnegie Mellon requests users of this software to return to
21 1.1 cgd *
22 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
23 1.1 cgd * School of Computer Science
24 1.1 cgd * Carnegie Mellon University
25 1.1 cgd * Pittsburgh PA 15213-3890
26 1.1 cgd *
27 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
28 1.1 cgd * rights to redistribute these changes.
29 1.1 cgd */
30 1.1 cgd
31 1.1 cgd #ifndef __ALPHA_ALPHA_CPU_H__
32 1.1 cgd #define __ALPHA_ALPHA_CPU_H__
33 1.1 cgd
34 1.1 cgd /*
35 1.1 cgd * Alpha CPU + OSF/1 PALcode definitions for use by the kernel.
36 1.1 cgd *
37 1.1 cgd * Definitions for:
38 1.1 cgd *
39 1.2 cgd * Process Control Block
40 1.2 cgd * Interrupt/Exception/Syscall Stack Frame
41 1.1 cgd * Processor Status Register
42 1.2 cgd * Machine Check Error Summary Register
43 1.2 cgd * Machine Check Logout Area
44 1.1 cgd * Virtual Memory Management
45 1.4 cgd * Kernel Entry Vectors
46 1.4 cgd * MMCSR Fault Type Codes
47 1.1 cgd * Translation Buffer Invalidation
48 1.1 cgd *
49 1.1 cgd * and miscellaneous PALcode operations.
50 1.1 cgd */
51 1.1 cgd
52 1.1 cgd
53 1.1 cgd /*
54 1.2 cgd * Process Control Block definitions [OSF/1 PALcode Specific]
55 1.2 cgd */
56 1.2 cgd
57 1.2 cgd struct alpha_pcb {
58 1.2 cgd unsigned long apcb_ksp; /* kernel stack ptr */
59 1.2 cgd unsigned long apcb_usp; /* user stack ptr */
60 1.2 cgd unsigned long apcb_ptbr; /* page table base reg */
61 1.2 cgd unsigned int apcb_cpc; /* charged process cycles */
62 1.2 cgd unsigned int apcb_asn; /* address space number */
63 1.2 cgd unsigned long apcb_unique; /* process unique value */
64 1.2 cgd unsigned long apcb_flags; /* flags; see below */
65 1.2 cgd unsigned long apcb_decrsv0; /* DEC reserved */
66 1.2 cgd unsigned long apcb_decrsv1; /* DEC reserved */
67 1.2 cgd };
68 1.2 cgd
69 1.2 cgd #define ALPHA_PCB_FLAGS_FEN 0x0000000000000001
70 1.2 cgd #define ALPHA_PCB_FLAGS_PME 0x4000000000000000
71 1.2 cgd
72 1.2 cgd /*
73 1.3 cgd * Interrupt/Exception/Syscall "Hardware" (really PALcode)
74 1.3 cgd * Stack Frame definitions
75 1.3 cgd *
76 1.3 cgd * These are quadword offsets from the sp on kernel entry, i.e.
77 1.3 cgd * to get to the value in question you access (sp + (offset * 8)).
78 1.3 cgd *
79 1.3 cgd * On syscall entry, A0-A2 aren't written to memory but space
80 1.3 cgd * _is_ reserved for them.
81 1.2 cgd */
82 1.2 cgd
83 1.3 cgd #define ALPHA_HWFRAME_PS 0 /* processor status register */
84 1.3 cgd #define ALPHA_HWFRAME_PC 1 /* program counter */
85 1.3 cgd #define ALPHA_HWFRAME_GP 2 /* global pointer */
86 1.3 cgd #define ALPHA_HWFRAME_A0 3 /* a0 */
87 1.3 cgd #define ALPHA_HWFRAME_A1 4 /* a1 */
88 1.3 cgd #define ALPHA_HWFRAME_A2 5 /* a2 */
89 1.3 cgd
90 1.3 cgd #define ALPHA_HWFRAME_SIZE 6 /* 6 8-byte words */
91 1.2 cgd
92 1.2 cgd /*
93 1.1 cgd * Processor Status Register [OSF/1 PALcode Specific]
94 1.1 cgd *
95 1.1 cgd * Includes user/kernel mode bit, interrupt priority levels, etc.
96 1.1 cgd */
97 1.1 cgd
98 1.1 cgd #define ALPHA_PSL_USERMODE 0x0008 /* set -> user mode */
99 1.1 cgd #define ALPHA_PSL_IPL_MASK 0x0007 /* interrupt level mask */
100 1.1 cgd
101 1.1 cgd #define ALPHA_PSL_IPL_0 0x0000 /* all interrupts enabled */
102 1.1 cgd #define ALPHA_PSL_IPL_SOFT 0x0001 /* software ints disabled */
103 1.1 cgd #define ALPHA_PSL_IPL_IO 0x0004 /* I/O dev ints disabled */
104 1.1 cgd #define ALPHA_PSL_IPL_CLOCK 0x0005 /* clock ints disabled */
105 1.1 cgd #define ALPHA_PSL_IPL_HIGH 0x0006 /* all but mchecks disabled */
106 1.1 cgd
107 1.1 cgd #define ALPHA_PSL_MUST_BE_ZERO 0xfffffffffffffff0
108 1.1 cgd
109 1.1 cgd /* Convenience constants: what must be set/clear in user mode */
110 1.1 cgd #define ALPHA_PSL_USERSET ALPHA_PSL_USERMODE
111 1.1 cgd #define ALPHA_PSL_USERCLR (ALPHA_PSL_MUST_BE_ZERO | ALPHA_PSL_IPL_MASK)
112 1.1 cgd
113 1.2 cgd /*
114 1.2 cgd * Machine Check Error Summary Register definitions [OSF/1 PALcode Specific]
115 1.4 cgd *
116 1.4 cgd * The following bits are values as read. On write, _PCE, _SCE, and
117 1.4 cgd * _MIP are "write 1 to clear."
118 1.2 cgd */
119 1.1 cgd
120 1.2 cgd #define ALPHA_MCES_IMP \
121 1.2 cgd 0xffffffff00000000 /* impl. dependent */
122 1.2 cgd #define ALPHA_MCES_RSVD \
123 1.2 cgd 0x00000000ffffffe0 /* reserved */
124 1.2 cgd #define ALPHA_MCES_DSC \
125 1.2 cgd 0x0000000000000010 /* disable system correctable error reporting */
126 1.2 cgd #define ALPHA_MCES_DPC \
127 1.2 cgd 0x0000000000000008 /* disable processor correctable error reporting */
128 1.2 cgd #define ALPHA_MCES_PCE \
129 1.2 cgd 0x0000000000000004 /* processor correctable error in progress */
130 1.2 cgd #define ALPHA_MCES_SCE \
131 1.2 cgd 0x0000000000000002 /* system correctable error in progress */
132 1.2 cgd #define ALPHA_MCES_MIP \
133 1.2 cgd 0x0000000000000001 /* machine check in progress */
134 1.2 cgd
135 1.2 cgd /*
136 1.2 cgd * Machine Check Error Summary Register definitions [OSF/1 PALcode Specific]
137 1.2 cgd */
138 1.2 cgd
139 1.2 cgd struct alpha_logout_area {
140 1.2 cgd unsigned int la_frame_size; /* frame size */
141 1.2 cgd unsigned int la_flags; /* flags; see below */
142 1.2 cgd unsigned int la_cpu_offset; /* offset to cpu area */
143 1.2 cgd unsigned int la_system_offset; /* offset to system area */
144 1.2 cgd };
145 1.2 cgd
146 1.2 cgd #define ALPHA_LOGOUT_FLAGS_RETRY 0x80000000 /* OK to continue */
147 1.2 cgd #define ALPHA_LOGOUT_FLAGS_SE 0x40000000 /* second error */
148 1.2 cgd #define ALPHA_LOGOUT_FLAGS_SBZ 0x3fffffff /* should be zero */
149 1.2 cgd
150 1.2 cgd #define ALPHA_LOGOUT_NOT_BUILT \
151 1.2 cgd (struct alpha_logout_area *)0xffffffffffffffff)
152 1.2 cgd
153 1.2 cgd #define ALPHA_LOGOUT_PAL_AREA(lap) \
154 1.2 cgd (unsigned long *)((unsigned char *)(lap) + 16)
155 1.2 cgd #define ALPHA_LOGOUT_PAL_SIZE(lap) \
156 1.2 cgd ((lap)->la_cpu_offset - 16)
157 1.2 cgd #define ALPHA_LOGOUT_CPU_AREA(lap) \
158 1.2 cgd (unsigned long *)((unsigned char *)(lap) + (lap)->la_cpu_offset)
159 1.2 cgd #define ALPHA_LOGOUT_CPU_SIZE(lap) \
160 1.2 cgd ((lap)->la_system_offset - (lap)->la_cpu_offset)
161 1.2 cgd #define ALPHA_LOGOUT_SYSTEM_AREA(lap) \
162 1.2 cgd (unsigned long *)((unsigned char *)(lap) + (lap)->la_system_offset)
163 1.2 cgd #define ALPHA_LOGOUT_SYSTEM_SIZE(lap) \
164 1.2 cgd ((lap)->la_frame_size - (lap)->la_system_offset)
165 1.2 cgd
166 1.1 cgd /*
167 1.2 cgd * Virtual Memory Management definitions [OSF/1 PALcode Specific]
168 1.1 cgd *
169 1.1 cgd * Includes user and kernel space addresses and information,
170 1.1 cgd * page table entry definitions, etc.
171 1.1 cgd *
172 1.1 cgd * NOTE THAT THESE DEFINITIONS MAY CHANGE IN FUTURE ALPHA CPUS!
173 1.1 cgd */
174 1.1 cgd
175 1.1 cgd #define ALPHA_PGSHIFT 13
176 1.2 cgd #define ALPHA_PGBYTES (1 << ALPHA_PGSHIFT)
177 1.1 cgd
178 1.1 cgd #define ALPHA_USEG_BASE 0 /* virtual */
179 1.1 cgd #define ALPHA_USEG_END 0x000003ffffffffff
180 1.1 cgd
181 1.1 cgd #define ALPHA_K0SEG_BASE 0xfffffc0000000000 /* direct-mapped */
182 1.6 cgd #define ALPHA_K0SEG_END 0xfffffdffffffffff
183 1.6 cgd #define ALPHA_K1SEG_BASE 0xfffffe0000000000 /* virtual */
184 1.1 cgd #define ALPHA_K1SEG_END 0xffffffffffffffff
185 1.1 cgd
186 1.7 cgd #define ALPHA_K0SEG_TO_PHYS(x) ((x) & ~ALPHA_K0SEG_BASE)
187 1.1 cgd #define ALPHA_PHYS_TO_K0SEG(x) ((x) | ALPHA_K0SEG_BASE)
188 1.1 cgd
189 1.1 cgd #define ALPHA_PTE_VALID 0x0001
190 1.1 cgd
191 1.1 cgd #define ALPHA_PTE_FAULT_ON_READ 0x0002
192 1.1 cgd #define ALPHA_PTE_FAULT_ON_WRITE 0x0004
193 1.1 cgd #define ALPHA_PTE_FAULT_ON_EXECUTE 0x0008
194 1.1 cgd
195 1.1 cgd #define ALPHA_PTE_ASM 0x0010 /* addr. space match */
196 1.1 cgd #define ALPHA_PTE_GRANULARITY 0x0060 /* granularity hint */
197 1.1 cgd
198 1.1 cgd #define ALPHA_PTE_PROT 0xff00
199 1.1 cgd #define ALPHA_PTE_KR 0x0100
200 1.1 cgd #define ALPHA_PTE_UR 0x0200
201 1.1 cgd #define ALPHA_PTE_KW 0x1000
202 1.1 cgd #define ALPHA_PTE_UW 0x2000
203 1.1 cgd
204 1.1 cgd #define ALPHA_PTE_WRITE (ALPHA_PTE_KW | ALPHA_PTE_KW)
205 1.1 cgd
206 1.1 cgd #define ALPHA_PTE_SOFTWARE 0xffff0000
207 1.1 cgd
208 1.1 cgd #define ALPHA_PTE_PFN 0xffffffff00000000
209 1.1 cgd
210 1.1 cgd #define ALPHA_PTE_TO_PFN(pte) ((pte) >> 32)
211 1.1 cgd #define ALPHA_PTE_FROM_PFN(pfn) ((pfn) << 32)
212 1.1 cgd
213 1.1 cgd typedef unsigned long alpha_pt_entry_t;
214 1.1 cgd
215 1.4 cgd /*
216 1.4 cgd * Kernel Entry Vectors. [OSF/1 PALcode Specific]
217 1.4 cgd */
218 1.4 cgd
219 1.4 cgd #define ALPHA_KENTRY_INT 0
220 1.4 cgd #define ALPHA_KENTRY_ARITH 1
221 1.4 cgd #define ALPHA_KENTRY_MM 2
222 1.4 cgd #define ALPHA_KENTRY_IF 3
223 1.4 cgd #define ALPHA_KENTRY_UNA 4
224 1.4 cgd #define ALPHA_KENTRY_SYS 5
225 1.4 cgd
226 1.4 cgd /*
227 1.4 cgd * MMCSR Fault Type Codes. [OSF/1 PALcode Specific]
228 1.4 cgd */
229 1.4 cgd
230 1.4 cgd #define ALPHA_MMCSR_INVALTRANS 0
231 1.4 cgd #define ALPHA_MMCSR_ACCESS 1
232 1.4 cgd #define ALPHA_MMCSR_FOR 2
233 1.4 cgd #define ALPHA_MMCSR_FOE 3
234 1.4 cgd #define ALPHA_MMCSR_FOW 4
235 1.4 cgd
236 1.4 cgd /*
237 1.4 cgd * Instruction Fault Type Codes. [OSF/1 PALcode Specific]
238 1.4 cgd */
239 1.4 cgd
240 1.4 cgd #define ALPHA_IF_CODE_BPT 0
241 1.4 cgd #define ALPHA_IF_CODE_BUGCHK 1
242 1.4 cgd #define ALPHA_IF_CODE_GENTRAP 2
243 1.4 cgd #define ALPHA_IF_CODE_FEN 3
244 1.4 cgd #define ALPHA_IF_CODE_OPDEC 4
245 1.1 cgd
246 1.1 cgd /*
247 1.2 cgd * Translation Buffer Invalidation definitions [OSF/1 PALcode Specific]
248 1.1 cgd */
249 1.1 cgd
250 1.5 cgd #define ALPHA_TBIA() alpha_pal_tbi(-2, 0) /* all TB entries */
251 1.5 cgd #define ALPHA_TBIAP() alpha_pal_tbi(-1, 0) /* all per-process */
252 1.5 cgd #define ALPHA_TBISI(va) alpha_pal_tbi(1, (va)) /* ITB entry for va */
253 1.5 cgd #define ALPHA_TBISD(va) alpha_pal_tbi(2, (va)) /* DTB entry for va */
254 1.5 cgd #define ALPHA_TBIS(va) alpha_pal_tbi(3, (va)) /* all for va */
255 1.1 cgd
256 1.1 cgd /*
257 1.1 cgd * Stubs for Alpha instructions normally inaccessible from C.
258 1.1 cgd */
259 1.2 cgd unsigned long alpha_rpcc __P((void));
260 1.1 cgd void alpha_mb __P((void));
261 1.1 cgd void alpha_wmb __P((void));
262 1.1 cgd
263 1.1 cgd /*
264 1.1 cgd * Stubs for OSF/1 PALcode operations.
265 1.1 cgd */
266 1.1 cgd void alpha_pal_imb __P((void));
267 1.2 cgd void alpha_pal_draina __P((void));
268 1.2 cgd void alpha_pal_halt __P((void)) __attribute__((__noreturn__));
269 1.2 cgd unsigned long alpha_pal_rdmces __P((void));
270 1.7.2.2 cgd unsigned long alpha_pal_rdps __P((void));
271 1.2 cgd unsigned long alpha_pal_rdusp __P((void));
272 1.2 cgd unsigned long alpha_pal_swpipl __P((unsigned long));
273 1.4 cgd unsigned long _alpha_pal_swpipl __P((unsigned long)); /* for profiling */
274 1.1 cgd void alpha_pal_tbi __P((unsigned long, vm_offset_t));
275 1.2 cgd unsigned long alpha_pal_whami __P((void));
276 1.2 cgd void alpha_pal_wrent __P((void *, unsigned long));
277 1.2 cgd void alpha_pal_wrfen __P((unsigned long));
278 1.2 cgd void alpha_pal_wrusp __P((unsigned long));
279 1.2 cgd void alpha_pal_wrvptptr __P((unsigned long));
280 1.2 cgd void alpha_pal_wrmces __P((unsigned long));
281 1.1 cgd
282 1.7.2.1 cgd #endif /* __ALPHA_ALPHA_CPU_H__ */
283