Home | History | Annotate | Line # | Download | only in include
intr.h revision 1.6
      1  1.6  cgd /* $NetBSD: intr.h,v 1.6 1997/06/05 17:08:06 cgd Exp $ */
      2  1.1  cgd 
      3  1.1  cgd /*
      4  1.6  cgd  * Copyright (c) 1997 Christopher G. Demetriou.  All rights reserved.
      5  1.1  cgd  * Copyright (c) 1996 Carnegie-Mellon University.
      6  1.1  cgd  * All rights reserved.
      7  1.1  cgd  *
      8  1.1  cgd  * Author: Chris G. Demetriou
      9  1.1  cgd  *
     10  1.1  cgd  * Permission to use, copy, modify and distribute this software and
     11  1.1  cgd  * its documentation is hereby granted, provided that both the copyright
     12  1.1  cgd  * notice and this permission notice appear in all copies of the
     13  1.1  cgd  * software, derivative works or modified versions, and any portions
     14  1.1  cgd  * thereof, and that both notices appear in supporting documentation.
     15  1.1  cgd  *
     16  1.1  cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     17  1.1  cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     18  1.1  cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     19  1.1  cgd  *
     20  1.1  cgd  * Carnegie Mellon requests users of this software to return to
     21  1.1  cgd  *
     22  1.1  cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     23  1.1  cgd  *  School of Computer Science
     24  1.1  cgd  *  Carnegie Mellon University
     25  1.1  cgd  *  Pittsburgh PA 15213-3890
     26  1.1  cgd  *
     27  1.1  cgd  * any improvements or extensions that they make and grant Carnegie the
     28  1.1  cgd  * rights to redistribute these changes.
     29  1.1  cgd  */
     30  1.1  cgd 
     31  1.2  cgd #ifndef _ALPHA_INTR_H_
     32  1.2  cgd #define _ALPHA_INTR_H_
     33  1.2  cgd 
     34  1.3  cgd #include <sys/queue.h>
     35  1.3  cgd 
     36  1.1  cgd #define	IPL_NONE	0	/* disable only this interrupt */
     37  1.1  cgd #define	IPL_BIO		1	/* disable block I/O interrupts */
     38  1.1  cgd #define	IPL_NET		2	/* disable network interrupts */
     39  1.1  cgd #define	IPL_TTY		3	/* disable terminal interrupts */
     40  1.1  cgd #define	IPL_CLOCK	4	/* disable clock interrupts */
     41  1.1  cgd #define	IPL_HIGH	5	/* disable all interrupts */
     42  1.1  cgd 
     43  1.3  cgd #define	IST_UNUSABLE	-1	/* interrupt cannot be used */
     44  1.1  cgd #define	IST_NONE	0	/* none (dummy) */
     45  1.1  cgd #define	IST_PULSE	1	/* pulsed */
     46  1.1  cgd #define	IST_EDGE	2	/* edge-triggered */
     47  1.1  cgd #define	IST_LEVEL	3	/* level-triggered */
     48  1.2  cgd 
     49  1.6  cgd /* IPL-lowering/restoring macros */
     50  1.2  cgd #define splx(s)								\
     51  1.6  cgd     (s == ALPHA_PSL_IPL_0 ? spl0() : alpha_pal_swpipl(s))
     52  1.2  cgd #define splsoft()               alpha_pal_swpipl(ALPHA_PSL_IPL_SOFT)
     53  1.2  cgd #define splsoftclock()          splsoft()
     54  1.2  cgd #define splsoftnet()            splsoft()
     55  1.6  cgd 
     56  1.6  cgd /* IPL-raising macros */
     57  1.6  cgd #define	_splraise(s)							\
     58  1.6  cgd     (alpha_pal_swpipl(max(alpha_pal_rdps() & ALPHA_PSL_IPL_MASK, (s))))
     59  1.6  cgd #define splnet()                _splraise(ALPHA_PSL_IPL_IO)
     60  1.6  cgd #define splbio()                _splraise(ALPHA_PSL_IPL_IO)
     61  1.6  cgd #define splimp()                _splraise(ALPHA_PSL_IPL_IO)
     62  1.6  cgd #define spltty()                _splraise(ALPHA_PSL_IPL_IO)
     63  1.6  cgd #define splclock()              _splraise(ALPHA_PSL_IPL_CLOCK)
     64  1.6  cgd #define splstatclock()          _splraise(ALPHA_PSL_IPL_CLOCK)
     65  1.6  cgd #define splhigh()               _splraise(ALPHA_PSL_IPL_HIGH)
     66  1.2  cgd 
     67  1.2  cgd /*
     68  1.2  cgd  * simulated software interrupt register
     69  1.2  cgd  */
     70  1.2  cgd extern u_int64_t ssir;
     71  1.2  cgd 
     72  1.2  cgd #define	SIR_NET		0x1
     73  1.2  cgd #define	SIR_CLOCK	0x2
     74  1.2  cgd 
     75  1.2  cgd #define	setsoftnet()	ssir |= SIR_NET
     76  1.2  cgd #define	setsoftclock()	ssir |= SIR_CLOCK
     77  1.3  cgd 
     78  1.3  cgd /*
     79  1.3  cgd  * Alpha shared-interrupt-line common code.
     80  1.3  cgd  */
     81  1.3  cgd 
     82  1.3  cgd struct alpha_shared_intrhand {
     83  1.3  cgd 	TAILQ_ENTRY(alpha_shared_intrhand)
     84  1.3  cgd 		ih_q;
     85  1.3  cgd 	int	(*ih_fn) __P((void *));
     86  1.3  cgd 	void	*ih_arg;
     87  1.3  cgd 	int	ih_level;
     88  1.3  cgd };
     89  1.3  cgd 
     90  1.3  cgd struct alpha_shared_intr {
     91  1.3  cgd 	TAILQ_HEAD(,alpha_shared_intrhand)
     92  1.3  cgd 		intr_q;
     93  1.3  cgd 	int	intr_sharetype;
     94  1.3  cgd 	int	intr_dfltsharetype;
     95  1.3  cgd 	int	intr_nstrays;
     96  1.3  cgd 	int	intr_maxstrays;
     97  1.3  cgd };
     98  1.3  cgd 
     99  1.3  cgd struct alpha_shared_intr *alpha_shared_intr_alloc __P((unsigned int));
    100  1.3  cgd int	alpha_shared_intr_dispatch __P((struct alpha_shared_intr *,
    101  1.3  cgd 	    unsigned int));
    102  1.3  cgd void	*alpha_shared_intr_establish __P((struct alpha_shared_intr *,
    103  1.3  cgd 	    unsigned int, int, int, int (*)(void *), void *, const char *));
    104  1.3  cgd int	alpha_shared_intr_get_sharetype __P((struct alpha_shared_intr *,
    105  1.3  cgd 	    unsigned int));
    106  1.3  cgd int	alpha_shared_intr_isactive __P((struct alpha_shared_intr *,
    107  1.3  cgd 	    unsigned int));
    108  1.3  cgd void	alpha_shared_intr_set_dfltsharetype __P((struct alpha_shared_intr *,
    109  1.3  cgd 	    unsigned int, int));
    110  1.3  cgd void	alpha_shared_intr_set_maxstrays __P((struct alpha_shared_intr *,
    111  1.3  cgd 	    unsigned int, int));
    112  1.3  cgd void	alpha_shared_intr_stray __P((struct alpha_shared_intr *, unsigned int,
    113  1.3  cgd 	    const char *));
    114  1.2  cgd 
    115  1.2  cgd #endif
    116