pmap.h revision 1.42 1 /* $NetBSD: pmap.h,v 1.42 2001/04/22 23:19:27 thorpej Exp $ */
2
3 /*-
4 * Copyright (c) 1998, 1999, 2000 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 * NASA Ames Research Center and by Chris G. Demetriou.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 * 3. All advertising materials mentioning features or use of this software
20 * must display the following acknowledgement:
21 * This product includes software developed by the NetBSD
22 * Foundation, Inc. and its contributors.
23 * 4. Neither the name of The NetBSD Foundation nor the names of its
24 * contributors may be used to endorse or promote products derived
25 * from this software without specific prior written permission.
26 *
27 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGE.
38 */
39
40 /*
41 * Copyright (c) 1987 Carnegie-Mellon University
42 * Copyright (c) 1991, 1993
43 * The Regents of the University of California. All rights reserved.
44 *
45 * This code is derived from software contributed to Berkeley by
46 * the Systems Programming Group of the University of Utah Computer
47 * Science Department.
48 *
49 * Redistribution and use in source and binary forms, with or without
50 * modification, are permitted provided that the following conditions
51 * are met:
52 * 1. Redistributions of source code must retain the above copyright
53 * notice, this list of conditions and the following disclaimer.
54 * 2. Redistributions in binary form must reproduce the above copyright
55 * notice, this list of conditions and the following disclaimer in the
56 * documentation and/or other materials provided with the distribution.
57 * 3. All advertising materials mentioning features or use of this software
58 * must display the following acknowledgement:
59 * This product includes software developed by the University of
60 * California, Berkeley and its contributors.
61 * 4. Neither the name of the University nor the names of its contributors
62 * may be used to endorse or promote products derived from this software
63 * without specific prior written permission.
64 *
65 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
66 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
67 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
68 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
69 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
70 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
71 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
72 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
73 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
74 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
75 * SUCH DAMAGE.
76 *
77 * @(#)pmap.h 8.1 (Berkeley) 6/10/93
78 */
79
80 #ifndef _PMAP_MACHINE_
81 #define _PMAP_MACHINE_
82
83 #if defined(_KERNEL) && !defined(_LKM)
84 #include "opt_multiprocessor.h"
85 #endif
86
87 #include <sys/lock.h>
88 #include <sys/queue.h>
89
90 #include <machine/pte.h>
91
92 /*
93 * Machine-dependent virtual memory state.
94 *
95 * If we ever support processor numbers higher than 63, we'll have to
96 * rethink the CPU mask.
97 *
98 * Note pm_asn and pm_asngen are arrays allocated in pmap_create().
99 * Their size is based on the PCS count from the HWRPB, and indexed
100 * by processor ID (from `whami').
101 *
102 * The kernel pmap is a special case; it gets statically-allocated
103 * arrays which hold enough for ALPHA_MAXPROCS.
104 */
105 struct pmap {
106 TAILQ_ENTRY(pmap) pm_list; /* list of all pmaps */
107 pt_entry_t *pm_lev1map; /* level 1 map */
108 int pm_count; /* pmap reference count */
109 struct simplelock pm_slock; /* lock on pmap */
110 struct pmap_statistics pm_stats; /* pmap statistics */
111 long pm_nlev2; /* level 2 pt page count */
112 long pm_nlev3; /* level 3 pt page count */
113 unsigned int *pm_asn; /* address space number */
114 unsigned long *pm_asngen; /* ASN generation number */
115 unsigned long pm_cpus; /* mask of CPUs using pmap */
116 unsigned long pm_needisync; /* mask of CPUs needing isync */
117 };
118
119 typedef struct pmap *pmap_t;
120
121 #define PMAP_ASN_RESERVED 0 /* reserved for Lev1map users */
122
123 extern struct pmap kernel_pmap_store;
124
125 #define pmap_kernel() (&kernel_pmap_store)
126
127 /*
128 * For each vm_page_t, there is a list of all currently valid virtual
129 * mappings of that page. An entry is a pv_entry_t, the list is pv_table.
130 */
131 typedef struct pv_entry {
132 LIST_ENTRY(pv_entry) pv_list; /* pv_entry list */
133 struct pmap *pv_pmap; /* pmap where mapping lies */
134 vaddr_t pv_va; /* virtual address for mapping */
135 pt_entry_t *pv_pte; /* PTE that maps the VA */
136 } *pv_entry_t;
137
138 /*
139 * The head of the list of pv_entry_t's, also contains page attributes.
140 */
141 struct pv_head {
142 LIST_HEAD(, pv_entry) pvh_list; /* pv_entry list */
143 struct simplelock pvh_slock; /* lock on this head */
144 int pvh_attrs; /* page attributes */
145 int pvh_usage; /* page usage */
146 int pvh_refcnt; /* special use ref count */
147 };
148
149 /* pvh_attrs */
150 #define PGA_MODIFIED 0x01 /* modified */
151 #define PGA_REFERENCED 0x02 /* referenced */
152
153 /* pvh_usage */
154 #define PGU_NORMAL 0 /* free or normal use */
155 #define PGU_PVENT 1 /* PV entries */
156 #define PGU_L1PT 2 /* level 1 page table */
157 #define PGU_L2PT 3 /* level 2 page table */
158 #define PGU_L3PT 4 /* level 3 page table */
159
160 #define PGU_ISPTPAGE(pgu) ((pgu) >= PGU_L1PT)
161
162 #define PGU_STRINGS \
163 { \
164 "normal", \
165 "pvent", \
166 "l1pt", \
167 "l2pt", \
168 "l3pt", \
169 }
170
171 #ifdef _KERNEL
172
173 #ifndef _LKM
174 #include "opt_new_scc_driver.h"
175 #include "opt_dec_3000_300.h" /* XXX */
176 #include "opt_dec_3000_500.h" /* XXX */
177 #include "opt_dec_kn8ae.h" /* XXX */
178
179 #if defined(NEW_SCC_DRIVER)
180 #if defined(DEC_KN8AE)
181 #define _PMAP_MAY_USE_PROM_CONSOLE
182 #endif
183 #else /* ! NEW_SCC_DRIVER */
184 #if defined(DEC_3000_300) \
185 || defined(DEC_3000_500) \
186 || defined(DEC_KN8AE) /* XXX */
187 #define _PMAP_MAY_USE_PROM_CONSOLE /* XXX */
188 #endif /* XXX */
189 #endif /* NEW_SCC_DRIVER */
190
191 #if defined(MULTIPROCESSOR)
192 struct cpu_info;
193 struct trapframe;
194
195 void pmap_do_reactivate(struct cpu_info *, struct trapframe *);
196
197 void pmap_tlb_shootdown(pmap_t, vaddr_t, pt_entry_t);
198 void pmap_do_tlb_shootdown(struct cpu_info *, struct trapframe *);
199 void pmap_tlb_shootdown_q_drain(u_long, boolean_t);
200 #define PMAP_TLB_SHOOTDOWN(pm, va, pte) \
201 pmap_tlb_shootdown((pm), (va), (pte))
202 #else
203 #define PMAP_TLB_SHOOTDOWN(pm, va, pte) /* nothing */
204 #endif /* MULTIPROCESSOR */
205 #endif /* _LKM */
206
207 #define pmap_resident_count(pmap) ((pmap)->pm_stats.resident_count)
208 #define pmap_wired_count(pmap) ((pmap)->pm_stats.wired_count)
209
210 #define pmap_update() /* nothing (yet) */
211
212 extern pt_entry_t *VPT; /* Virtual Page Table */
213
214 #define PMAP_STEAL_MEMORY /* enable pmap_steal_memory() */
215 #define PMAP_GROWKERNEL /* enable pmap_growkernel() */
216
217 /*
218 * Alternate mapping hooks for pool pages. Avoids thrashing the TLB.
219 */
220 #define PMAP_MAP_POOLPAGE(pa) ALPHA_PHYS_TO_K0SEG((pa))
221 #define PMAP_UNMAP_POOLPAGE(va) ALPHA_K0SEG_TO_PHYS((va))
222
223 paddr_t vtophys(vaddr_t);
224
225 /* Machine-specific functions. */
226 void pmap_bootstrap(paddr_t ptaddr, u_int maxasn, u_long ncpuids);
227 void pmap_emulate_reference(struct proc *p, vaddr_t v,
228 int user, int write);
229 #ifdef _PMAP_MAY_USE_PROM_CONSOLE
230 int pmap_uses_prom_console(void);
231 #endif
232
233 #define pmap_pte_pa(pte) (PG_PFNUM(*(pte)) << PGSHIFT)
234 #define pmap_pte_prot(pte) (*(pte) & PG_PROT)
235 #define pmap_pte_w(pte) (*(pte) & PG_WIRED)
236 #define pmap_pte_v(pte) (*(pte) & PG_V)
237 #define pmap_pte_pv(pte) (*(pte) & PG_PVLIST)
238 #define pmap_pte_asm(pte) (*(pte) & PG_ASM)
239 #define pmap_pte_exec(pte) (*(pte) & PG_EXEC)
240
241 #define pmap_pte_set_w(pte, v) \
242 do { \
243 if (v) \
244 *(pte) |= PG_WIRED; \
245 else \
246 *(pte) &= ~PG_WIRED; \
247 } while (0)
248
249 #define pmap_pte_w_chg(pte, nw) ((nw) ^ pmap_pte_w(pte))
250
251 #define pmap_pte_set_prot(pte, np) \
252 do { \
253 *(pte) &= ~PG_PROT; \
254 *(pte) |= (np); \
255 } while (0)
256
257 #define pmap_pte_prot_chg(pte, np) ((np) ^ pmap_pte_prot(pte))
258
259 static __inline pt_entry_t *pmap_l2pte(pmap_t, vaddr_t, pt_entry_t *);
260 static __inline pt_entry_t *pmap_l3pte(pmap_t, vaddr_t, pt_entry_t *);
261
262 #define pmap_l1pte(pmap, v) \
263 (&(pmap)->pm_lev1map[l1pte_index((vaddr_t)(v))])
264
265 static __inline pt_entry_t *
266 pmap_l2pte(pmap, v, l1pte)
267 pmap_t pmap;
268 vaddr_t v;
269 pt_entry_t *l1pte;
270 {
271 pt_entry_t *lev2map;
272
273 if (l1pte == NULL) {
274 l1pte = pmap_l1pte(pmap, v);
275 if (pmap_pte_v(l1pte) == 0)
276 return (NULL);
277 }
278
279 lev2map = (pt_entry_t *)ALPHA_PHYS_TO_K0SEG(pmap_pte_pa(l1pte));
280 return (&lev2map[l2pte_index(v)]);
281 }
282
283 static __inline pt_entry_t *
284 pmap_l3pte(pmap, v, l2pte)
285 pmap_t pmap;
286 vaddr_t v;
287 pt_entry_t *l2pte;
288 {
289 pt_entry_t *l1pte, *lev2map, *lev3map;
290
291 if (l2pte == NULL) {
292 l1pte = pmap_l1pte(pmap, v);
293 if (pmap_pte_v(l1pte) == 0)
294 return (NULL);
295
296 lev2map = (pt_entry_t *)ALPHA_PHYS_TO_K0SEG(pmap_pte_pa(l1pte));
297 l2pte = &lev2map[l2pte_index(v)];
298 if (pmap_pte_v(l2pte) == 0)
299 return (NULL);
300 }
301
302 lev3map = (pt_entry_t *)ALPHA_PHYS_TO_K0SEG(pmap_pte_pa(l2pte));
303 return (&lev3map[l3pte_index(v)]);
304 }
305
306 /*
307 * Macros for locking pmap structures.
308 *
309 * Note that we if we access the kernel pmap in interrupt context, it
310 * is only to update statistics. Since stats are updated using atomic
311 * operations, locking the kernel pmap is not necessary. Therefore,
312 * it is not necessary to block interrupts when locking pmap strucutres.
313 */
314 #define PMAP_LOCK(pmap) simple_lock(&(pmap)->pm_slock)
315 #define PMAP_UNLOCK(pmap) simple_unlock(&(pmap)->pm_slock)
316
317 /*
318 * Macro for processing deferred I-stream synchronization.
319 *
320 * The pmap module may defer syncing the user I-stream until the
321 * return to userspace, since the IMB PALcode op can be quite
322 * expensive. Since user instructions won't be executed until
323 * the return to userspace, this can be deferred until userret().
324 */
325 #define PMAP_USERRET(pmap) \
326 do { \
327 u_long cpu_mask = (1UL << cpu_number()); \
328 \
329 if ((pmap)->pm_needisync & cpu_mask) { \
330 atomic_clearbits_ulong(&(pmap)->pm_needisync, \
331 cpu_mask); \
332 alpha_pal_imb(); \
333 } \
334 } while (0)
335
336 #endif /* _KERNEL */
337
338 #endif /* _PMAP_MACHINE_ */
339