Home | History | Annotate | Line # | Download | only in include
pmap.h revision 1.97
      1 /* $NetBSD: pmap.h,v 1.97 2021/05/31 17:16:05 thorpej Exp $ */
      2 
      3 /*-
      4  * Copyright (c) 1998, 1999, 2000, 2001, 2007 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  * NASA Ames Research Center and by Chris G. Demetriou.
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  *
     20  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30  * POSSIBILITY OF SUCH DAMAGE.
     31  */
     32 
     33 /*
     34  * Copyright (c) 1991, 1993
     35  *	The Regents of the University of California.  All rights reserved.
     36  *
     37  * This code is derived from software contributed to Berkeley by
     38  * the Systems Programming Group of the University of Utah Computer
     39  * Science Department.
     40  *
     41  * Redistribution and use in source and binary forms, with or without
     42  * modification, are permitted provided that the following conditions
     43  * are met:
     44  * 1. Redistributions of source code must retain the above copyright
     45  *    notice, this list of conditions and the following disclaimer.
     46  * 2. Redistributions in binary form must reproduce the above copyright
     47  *    notice, this list of conditions and the following disclaimer in the
     48  *    documentation and/or other materials provided with the distribution.
     49  * 3. Neither the name of the University nor the names of its contributors
     50  *    may be used to endorse or promote products derived from this software
     51  *    without specific prior written permission.
     52  *
     53  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     54  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     55  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     56  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     57  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     58  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     59  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     60  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     61  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     62  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     63  * SUCH DAMAGE.
     64  *
     65  *	@(#)pmap.h	8.1 (Berkeley) 6/10/93
     66  */
     67 
     68 /*
     69  * Copyright (c) 1987 Carnegie-Mellon University
     70  *
     71  * This code is derived from software contributed to Berkeley by
     72  * the Systems Programming Group of the University of Utah Computer
     73  * Science Department.
     74  *
     75  * Redistribution and use in source and binary forms, with or without
     76  * modification, are permitted provided that the following conditions
     77  * are met:
     78  * 1. Redistributions of source code must retain the above copyright
     79  *    notice, this list of conditions and the following disclaimer.
     80  * 2. Redistributions in binary form must reproduce the above copyright
     81  *    notice, this list of conditions and the following disclaimer in the
     82  *    documentation and/or other materials provided with the distribution.
     83  * 3. All advertising materials mentioning features or use of this software
     84  *    must display the following acknowledgement:
     85  *	This product includes software developed by the University of
     86  *	California, Berkeley and its contributors.
     87  * 4. Neither the name of the University nor the names of its contributors
     88  *    may be used to endorse or promote products derived from this software
     89  *    without specific prior written permission.
     90  *
     91  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     92  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     93  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     94  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     95  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     96  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     97  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     98  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     99  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
    100  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
    101  * SUCH DAMAGE.
    102  *
    103  *	@(#)pmap.h	8.1 (Berkeley) 6/10/93
    104  */
    105 
    106 #ifndef	_PMAP_MACHINE_
    107 #define	_PMAP_MACHINE_
    108 
    109 #if defined(_KERNEL_OPT)
    110 #include "opt_multiprocessor.h"
    111 #endif
    112 
    113 #include <sys/mutex.h>
    114 #include <sys/queue.h>
    115 
    116 #include <machine/pte.h>
    117 
    118 /*
    119  * Machine-dependent virtual memory state.
    120  *
    121  * If we ever support processor numbers higher than 63, we'll have to
    122  * rethink the CPU mask.
    123  *
    124  * Note pm_asn and pm_asngen are arrays allocated in pmap_create().
    125  * Their size is based on the PCS count from the HWRPB, and indexed
    126  * by processor ID (from `whami').  This is all padded to COHERENCY_UNIT
    127  * to avoid false sharing.
    128  *
    129  * The kernel pmap is a special case; since the kernel uses only ASM
    130  * mappings and uses a reserved ASN to keep the TLB clean, we don't
    131  * allocate any ASN info for the kernel pmap at all.
    132  * arrays which hold enough for ALPHA_MAXPROCS.
    133  */
    134 
    135 LIST_HEAD(pmap_pagelist, vm_page);
    136 LIST_HEAD(pmap_pvlist, pv_entry);
    137 
    138 struct pmap_percpu {
    139 	unsigned int		pmc_asn;	/* address space number */
    140 	unsigned int		pmc_pad0;
    141 	unsigned long		pmc_asngen;	/* ASN generation number */
    142 	unsigned int		pmc_needisync;	/* CPU needes isync */
    143 	unsigned int		pmc_pad1;
    144 	pt_entry_t		*pmc_lev1map;	/* level 1 map */
    145 	unsigned long		pmc_padN[(COHERENCY_UNIT / 8) - 4];
    146 };
    147 
    148 struct pmap {	/* pmaps are aligned to COHERENCY_UNIT boundaries */
    149 		/* pmaps are locked by hashed mutexes */
    150 	unsigned long		pm_cpus;	/* [ 0] CPUs using pmap */
    151 	struct pmap_statistics	pm_stats;	/* [ 8] statistics */
    152 	unsigned int		pm_count;	/* [24] reference count */
    153 	unsigned int		__pm_spare0;	/* [28] spare field */
    154 	struct pmap_pagelist	pm_ptpages;	/* [32] list of PT pages */
    155 	struct pmap_pvlist	pm_pvents;	/* [40] list of PV entries */
    156 	TAILQ_ENTRY(pmap)	pm_list;	/* [48] list of all pmaps */
    157 	/* -- COHERENCY_UNIT boundary -- */
    158 	struct pmap_percpu	pm_percpu[];	/* [64] per-CPU data */
    159 			/*	variable length		*/
    160 };
    161 
    162 #define	PMAP_SIZEOF(x)							\
    163 	(ALIGN(offsetof(struct pmap, pm_percpu[(x)])))
    164 
    165 #define	PMAP_ASN_KERNEL		0	/* kernel-reserved ASN */
    166 #define	PMAP_ASN_FIRST_USER	1	/* first user ASN */
    167 #define	PMAP_ASNGEN_INVALID	0	/* reserved (invalid) ASN generation */
    168 #define	PMAP_ASNGEN_INITIAL	1	/* first valid generatation */
    169 
    170 /*
    171  * For each struct vm_page, there is a list of all currently valid virtual
    172  * mappings of that page.  An entry is a pv_entry_t, the list is pv_table.
    173  */
    174 typedef struct pv_entry {
    175 	struct pv_entry	*pv_next;	/* next pv_entry on page list */
    176 	LIST_ENTRY(pv_entry) pv_link;	/* link on owning pmap's list */
    177 	struct pmap	*pv_pmap;	/* pmap where mapping lies */
    178 	vaddr_t		pv_va;		/* virtual address for mapping */
    179 	pt_entry_t	*pv_pte;	/* PTE that maps the VA */
    180 } *pv_entry_t;
    181 
    182 /* attrs in pvh_listx */
    183 #define	PGA_MODIFIED		0x01UL		/* modified */
    184 #define	PGA_REFERENCED		0x02UL		/* referenced */
    185 #define	PGA_ATTRS		(PGA_MODIFIED | PGA_REFERENCED)
    186 
    187 /* pvh_usage */
    188 #define	PGU_NORMAL		0		/* free or normal use */
    189 #define	PGU_PVENT		1		/* PV entries */
    190 #define	PGU_L1PT		2		/* level 1 page table */
    191 #define	PGU_L2PT		3		/* level 2 page table */
    192 #define	PGU_L3PT		4		/* level 3 page table */
    193 
    194 #ifdef _KERNEL
    195 
    196 #include <sys/atomic.h>
    197 
    198 struct cpu_info;
    199 struct trapframe;
    200 
    201 void	pmap_init_cpu(struct cpu_info *);
    202 #if defined(MULTIPROCESSOR)
    203 void	pmap_tlb_shootdown_ipi(struct cpu_info *, struct trapframe *);
    204 #endif /* MULTIPROCESSOR */
    205 
    206 #define	pmap_resident_count(pmap)	((pmap)->pm_stats.resident_count)
    207 #define	pmap_wired_count(pmap)		((pmap)->pm_stats.wired_count)
    208 
    209 #define	pmap_copy(dp, sp, da, l, sa)	/* nothing */
    210 #define	pmap_update(pmap)		/* nothing (yet) */
    211 
    212 #define	pmap_is_referenced(pg)						\
    213 	(((pg)->mdpage.pvh_listx & PGA_REFERENCED) != 0)
    214 #define	pmap_is_modified(pg)						\
    215 	(((pg)->mdpage.pvh_listx & PGA_MODIFIED) != 0)
    216 
    217 #define	PMAP_STEAL_MEMORY		/* enable pmap_steal_memory() */
    218 #define	PMAP_GROWKERNEL			/* enable pmap_growkernel() */
    219 
    220 #define	PMAP_DIRECT
    221 #define	PMAP_DIRECT_MAP(pa)		ALPHA_PHYS_TO_K0SEG((pa))
    222 #define	PMAP_DIRECT_UNMAP(va)		ALPHA_K0SEG_TO_PHYS((va))
    223 
    224 static __inline int
    225 pmap_direct_process(paddr_t pa, voff_t pgoff, size_t len,
    226     int (*process)(void *, size_t, void *), void *arg)
    227 {
    228 	vaddr_t va = PMAP_DIRECT_MAP(pa);
    229 
    230 	return process((void *)(va + pgoff), len, arg);
    231 }
    232 
    233 /*
    234  * Alternate mapping hooks for pool pages.  Avoids thrashing the TLB.
    235  */
    236 #define	PMAP_MAP_POOLPAGE(pa)		PMAP_DIRECT_MAP(pa)
    237 #define	PMAP_UNMAP_POOLPAGE(va)		PMAP_DIRECT_UNMAP(va)
    238 
    239 /*
    240  * Other hooks for the pool allocator.
    241  */
    242 #define	POOL_VTOPHYS(va)		ALPHA_K0SEG_TO_PHYS((vaddr_t) (va))
    243 
    244 bool	pmap_pageidlezero(paddr_t);
    245 #define	PMAP_PAGEIDLEZERO(pa)	pmap_pageidlezero((pa))
    246 
    247 paddr_t vtophys(vaddr_t);
    248 
    249 /* Machine-specific functions. */
    250 void	pmap_bootstrap(paddr_t, u_int, u_long);
    251 int	pmap_emulate_reference(struct lwp *, vaddr_t, int, int);
    252 
    253 #define	pmap_pte_pa(pte)	(PG_PFNUM(*(pte)) << PGSHIFT)
    254 #define	pmap_pte_prot(pte)	(*(pte) & PG_PROT)
    255 #define	pmap_pte_w(pte)		(*(pte) & PG_WIRED)
    256 #define	pmap_pte_v(pte)		(*(pte) & PG_V)
    257 #define	pmap_pte_pv(pte)	(*(pte) & PG_PVLIST)
    258 #define	pmap_pte_asm(pte)	(*(pte) & PG_ASM)
    259 #define	pmap_pte_exec(pte)	(*(pte) & PG_EXEC)
    260 
    261 #define	pmap_pte_set_w(pte, v)						\
    262 do {									\
    263 	if (v)								\
    264 		*(pte) |= PG_WIRED;					\
    265 	else								\
    266 		*(pte) &= ~PG_WIRED;					\
    267 } while (0)
    268 
    269 #define	pmap_pte_w_chg(pte, nw)	((nw) ^ pmap_pte_w(pte))
    270 
    271 #define	pmap_pte_set_prot(pte, np)					\
    272 do {									\
    273 	*(pte) &= ~PG_PROT;						\
    274 	*(pte) |= (np);							\
    275 } while (0)
    276 
    277 #define	pmap_pte_prot_chg(pte, np) ((np) ^ pmap_pte_prot(pte))
    278 
    279 static __inline pt_entry_t *
    280 pmap_lev1map(pmap_t pmap)
    281 {
    282 	if (__predict_false(pmap == pmap_kernel())) {
    283 		return kernel_lev1map;
    284 	}
    285 	/*
    286 	 * We're just reading a per-CPU field that's the same on
    287 	 * all CPUs, so don't bother disabling preemption around
    288 	 * this.
    289 	 */
    290 	return pmap->pm_percpu[cpu_number()].pmc_lev1map;
    291 }
    292 
    293 static __inline pt_entry_t *
    294 pmap_l1pte(pt_entry_t *lev1map, vaddr_t v)
    295 {
    296 	KASSERT(lev1map != NULL);
    297 	return &lev1map[l1pte_index(v)];
    298 }
    299 
    300 static __inline pt_entry_t *
    301 pmap_l2pte(pt_entry_t *lev1map, vaddr_t v, pt_entry_t *l1pte)
    302 {
    303 	pt_entry_t *lev2map;
    304 
    305 	if (l1pte == NULL) {
    306 		l1pte = pmap_l1pte(lev1map, v);
    307 		if (pmap_pte_v(l1pte) == 0)
    308 			return NULL;
    309 	}
    310 
    311 	lev2map = (pt_entry_t *)ALPHA_PHYS_TO_K0SEG(pmap_pte_pa(l1pte));
    312 	return &lev2map[l2pte_index(v)];
    313 }
    314 
    315 static __inline pt_entry_t *
    316 pmap_l3pte(pt_entry_t *lev1map, vaddr_t v, pt_entry_t *l2pte)
    317 {
    318 	pt_entry_t *l1pte, *lev2map, *lev3map;
    319 
    320 	if (l2pte == NULL) {
    321 		l1pte = pmap_l1pte(lev1map, v);
    322 		if (pmap_pte_v(l1pte) == 0)
    323 			return NULL;
    324 
    325 		lev2map = (pt_entry_t *)ALPHA_PHYS_TO_K0SEG(pmap_pte_pa(l1pte));
    326 		l2pte = &lev2map[l2pte_index(v)];
    327 		if (pmap_pte_v(l2pte) == 0)
    328 			return NULL;
    329 	}
    330 
    331 	lev3map = (pt_entry_t *)ALPHA_PHYS_TO_K0SEG(pmap_pte_pa(l2pte));
    332 	return &lev3map[l3pte_index(v)];
    333 }
    334 
    335 /*
    336  * Macro for processing deferred I-stream synchronization.
    337  *
    338  * The pmap module may defer syncing the user I-stream until the
    339  * return to userspace, since the IMB PALcode op can be quite
    340  * expensive.  Since user instructions won't be executed until
    341  * the return to userspace, this can be deferred until userret().
    342  */
    343 #define	PMAP_USERRET(pmap)						\
    344 do {									\
    345 	const unsigned long cpu_id = cpu_number();			\
    346 									\
    347 	if ((pmap)->pm_percpu[cpu_id].pmc_needisync) {			\
    348 		(pmap)->pm_percpu[cpu_id].pmc_needisync = 0;		\
    349 		alpha_pal_imb();					\
    350 	}								\
    351 } while (0)
    352 
    353 /*
    354  * pmap-specific data store in the vm_page structure.
    355  */
    356 #define	__HAVE_VM_PAGE_MD
    357 struct vm_page_md {
    358 	uintptr_t pvh_listx;		/* pv_entry list + attrs */
    359 	/*
    360 	 * XXX These fields are only needed for pages that are used
    361 	 * as PT pages.  It would be nice to find safely-unused fields
    362 	 * in the vm_page structure that could be used instead.
    363 	 */
    364 	unsigned int pvh_physpgrefs;	/* # refs as a PT page */
    365 	unsigned int pvh_spare0;	/* XXX spare field */
    366 };
    367 
    368 /* Reference counting for page table pages. */
    369 #define	PHYSPAGE_REFCNT(pg)						\
    370 	atomic_load_relaxed(&(pg)->mdpage.pvh_physpgrefs)
    371 #define	PHYSPAGE_REFCNT_SET(pg, v)					\
    372 	atomic_store_relaxed(&(pg)->mdpage.pvh_physpgrefs, (v))
    373 #define	PHYSPAGE_REFCNT_INC(pg)						\
    374 	atomic_inc_uint_nv(&(pg)->mdpage.pvh_physpgrefs)
    375 #define	PHYSPAGE_REFCNT_DEC(pg)						\
    376 	atomic_dec_uint_nv(&(pg)->mdpage.pvh_physpgrefs)
    377 
    378 #define	VM_MDPAGE_PVS(pg)						\
    379 	((struct pv_entry *)((pg)->mdpage.pvh_listx & ~3UL))
    380 
    381 #define	VM_MDPAGE_INIT(pg)						\
    382 do {									\
    383 	(pg)->mdpage.pvh_listx = 0UL;					\
    384 } while (/*CONSTCOND*/0)
    385 
    386 #endif /* _KERNEL */
    387 
    388 #endif /* _PMAP_MACHINE_ */
    389