Home | History | Annotate | Line # | Download | only in include
rpb.h revision 1.29.2.1
      1  1.29.2.1   thorpej /* $NetBSD: rpb.h,v 1.29.2.1 1999/04/16 23:07:53 thorpej Exp $ */
      2       1.1       cgd 
      3       1.1       cgd /*
      4      1.10       cgd  * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
      5       1.1       cgd  * All rights reserved.
      6       1.1       cgd  *
      7       1.1       cgd  * Author: Keith Bostic, Chris G. Demetriou
      8       1.1       cgd  *
      9       1.1       cgd  * Permission to use, copy, modify and distribute this software and
     10       1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     11       1.1       cgd  * notice and this permission notice appear in all copies of the
     12       1.1       cgd  * software, derivative works or modified versions, and any portions
     13       1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     14       1.1       cgd  *
     15       1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16       1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17       1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18       1.1       cgd  *
     19       1.1       cgd  * Carnegie Mellon requests users of this software to return to
     20       1.1       cgd  *
     21       1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22       1.1       cgd  *  School of Computer Science
     23       1.1       cgd  *  Carnegie Mellon University
     24       1.1       cgd  *  Pittsburgh PA 15213-3890
     25       1.1       cgd  *
     26       1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     27       1.1       cgd  * rights to redistribute these changes.
     28       1.1       cgd  */
     29       1.1       cgd 
     30       1.1       cgd /*
     31       1.2       cgd  * From DEC 3000 300/400/500/600/700/800/900 System Programmer's Manual,
     32       1.2       cgd  * EK-D3SYS-PM.B01.
     33       1.1       cgd  */
     34       1.1       cgd 
     35       1.1       cgd /*
     36       1.1       cgd  * HWRPB (Hardware Restart Parameter Block).
     37       1.1       cgd  */
     38       1.1       cgd #define	HWRPB_ADDR	0x10000000		/* virtual address, at boot */
     39       1.1       cgd 
     40       1.1       cgd #ifndef	ASSEMBLER
     41       1.1       cgd struct rpb {
     42      1.16       cgd 	u_int64_t	rpb_phys;		/*   0: HWRPB phys. address. */
     43       1.1       cgd 	char		rpb_magic[8];		/*   8: "HWRPB" (in ASCII) */
     44       1.1       cgd 	u_int64_t	rpb_version;		/*  10 */
     45       1.1       cgd 	u_int64_t	rpb_size;		/*  18: HWRPB size in bytes */
     46       1.1       cgd 	u_int64_t	rpb_primary_cpu_id;	/*  20 */
     47       1.1       cgd 	u_int64_t	rpb_page_size;		/*  28: (8192) */
     48       1.1       cgd 	u_int64_t	rpb_phys_addr_size;	/*  30:   (34) */
     49       1.1       cgd 	u_int64_t	rpb_max_asn;		/*  38:   (16) */
     50       1.1       cgd 	char		rpb_ssn[16];		/*  40: only first 10 valid */
     51       1.1       cgd 
     52       1.2       cgd #define	ST_ADU			1		/* Alpha Demo. Unit (?) */
     53      1.29  drochner #define	ST_DEC_4000		2		/* "Cobra" */
     54      1.29  drochner #define	ST_DEC_7000		3		/* "Ruby" */
     55       1.2       cgd #define	ST_DEC_3000_500		4		/* "Flamingo" family (TC) */
     56       1.2       cgd #define	ST_DEC_2000_300		6		/* "Jensen" (EISA/ISA) */
     57       1.2       cgd #define	ST_DEC_3000_300		7		/* "Pelican" (TC) */
     58      1.15      ross #define	ST_AVALON_A12		8		/* XXX Avalon Multicomputer */
     59      1.29  drochner #define	ST_DEC_2100_A500	9		/* "Sable" */
     60      1.29  drochner #define	ST_DEC_APXVME_64	10		/* "AXPvme" (VME) */
     61       1.8       cgd #define	ST_DEC_AXPPCI_33	11		/* "NoName" (PCI/ISA) */
     62      1.20    mjacob #define	ST_DEC_21000		12		/* "TurboLaser" (PCI/EISA) */
     63       1.2       cgd #define	ST_DEC_2100_A50		13		/* "Avanti" (PCI/ISA) */
     64      1.29  drochner #define	ST_DEC_MUSTANG		14		/* "Mustang" */
     65       1.6       cgd #define	ST_DEC_KN20AA		15		/* kn20aa (PCI/EISA) */
     66      1.25      ross #define	ST_DEC_1000		17		/* "Mikasa" (PCI/EISA) */
     67       1.8       cgd #define	ST_EB66			19		/* EB66 (PCI/ISA?) */
     68       1.8       cgd #define	ST_EB64P		20		/* EB64+ (PCI/ISA?) */
     69      1.29  drochner #define	ST_ALPHABOOK1		21		/* Alphabook1 */
     70      1.20    mjacob #define	ST_DEC_4100		22		/* "Rawhide" (PCI/EISA) */
     71      1.29  drochner #define	ST_DEC_EV45_PBP		23		/* "Lego" K2 Passive SBC */
     72      1.29  drochner #define	ST_DEC_2100A_A500	24		/* "Lynx" */
     73       1.8       cgd #define	ST_EB164		26		/* EB164 (PCI/ISA) */
     74      1.24      ross #define	ST_DEC_1000A		27		/* "Noritake" (PCI/EISA)*/
     75      1.29  drochner #define	ST_DEC_ALPHAVME_224	28		/* "Cortex" */
     76      1.21   thorpej #define	ST_DEC_550		30		/* "Miata" (PCI/ISA) */
     77      1.29  drochner #define	ST_DEC_EV56_PBP		32		/* "Takara" */
     78      1.29  drochner #define	ST_DEC_ALPHAVME_320	33		/* "Yukon" (VME) */
     79      1.29  drochner #define	ST_DEC_6600		34		/* EV6-Typhoon based systems */
     80       1.2       cgd 
     81       1.1       cgd 	u_int64_t	rpb_type;		/*  50: */
     82       1.1       cgd 
     83       1.2       cgd #define	SV_MPCAP		0x00000001	/* multiprocessor capable */
     84       1.2       cgd 
     85       1.2       cgd #define	SV_CONSOLE		0x0000001e	/* console hardware mask */
     86       1.2       cgd #define	SV_CONSOLE_DETACHED	0x00000002
     87       1.2       cgd #define	SV_CONSOLE_EMBEDDED	0x00000004
     88       1.2       cgd 
     89       1.2       cgd #define	SV_POWERFAIL		0x000000e0	/* powerfail mask */
     90       1.2       cgd #define	SV_PF_UNITED		0x00000020
     91       1.2       cgd #define	SV_PF_SEPARATE		0x00000040
     92       1.2       cgd #define	SV_PF_BBACKUP		0x00000060
     93       1.2       cgd #define	SV_PF_ACTION		0x00000100	/* powerfail restart */
     94       1.2       cgd 
     95       1.2       cgd #define	SV_GRAPHICS		0x00000200	/* graphic engine present */
     96       1.2       cgd 
     97       1.2       cgd #define	SV_ST_MASK		0x0000fc00	/* system type mask */
     98       1.2       cgd #define	SV_ST_RESERVED		0x00000000	/* RESERVED */
     99       1.2       cgd 
    100       1.5       cgd /*
    101       1.5       cgd  * System types for the DEC 3000/500 (Flamingo) Family
    102       1.5       cgd  */
    103       1.2       cgd #define	SV_ST_SANDPIPER		0x00000400	/* Sandpiper;	3000/400 */
    104       1.2       cgd #define	SV_ST_FLAMINGO		0x00000800	/* Flamingo;	3000/500 */
    105       1.2       cgd #define	SV_ST_HOTPINK		0x00000c00	/* "Hot Pink";	3000/500X */
    106       1.2       cgd #define	SV_ST_FLAMINGOPLUS	0x00001000	/* Flamingo+;	3000/800 */
    107       1.2       cgd #define	SV_ST_ULTRA		0x00001400	/* "Ultra", aka Flamingo+ */
    108       1.2       cgd #define	SV_ST_SANDPLUS		0x00001800	/* Sandpiper+;	3000/600 */
    109       1.2       cgd #define	SV_ST_SANDPIPER45	0x00001c00	/* Sandpiper45;	3000/700 */
    110       1.2       cgd #define	SV_ST_FLAMINGO45	0x00002000	/* Flamingo45;	3000/900 */
    111       1.2       cgd 
    112       1.5       cgd /*
    113       1.5       cgd  * System types for ???
    114       1.5       cgd  */
    115       1.2       cgd #define	SV_ST_SABLE		0x00000400	/* Sable (???) */
    116       1.2       cgd 
    117       1.5       cgd /*
    118       1.5       cgd  * System types for the DEC 3000/300 (Pelican) Family
    119       1.5       cgd  */
    120       1.2       cgd #define	SV_ST_PELICAN		0x00000000	/* Pelican;	 3000/300 */
    121       1.3       cgd #define	SV_ST_PELICA		0x00000400	/* Pelica;	 3000/300L */
    122       1.3       cgd #define	SV_ST_PELICANPLUS	0x00000800	/* Pelican+;	 3000/300X */
    123       1.3       cgd #define	SV_ST_PELICAPLUS	0x00000c00	/* Pelica+;	 3000/300LX */
    124       1.1       cgd 
    125       1.5       cgd /*
    126       1.5       cgd  * System types for the AlphaStation Family
    127       1.5       cgd  */
    128       1.5       cgd #define	SV_ST_AVANTI		0x00000000	/* Avanti;	400 4/233 */
    129       1.5       cgd #define	SV_ST_MUSTANG2_4_166	0x00000800	/* Mustang II;	200 4/166 */
    130       1.5       cgd #define	SV_ST_MUSTANG2_4_233	0x00001000	/* Mustang II;	200 4/233 */
    131       1.5       cgd #define	SV_ST_AVANTI_XXX	0x00001400	/* also Avanti;	400 4/233 */
    132      1.13    mjacob #define	SV_ST_AVANTI_4_266	0x00002000
    133       1.5       cgd #define	SV_ST_MUSTANG2_4_100	0x00002400	/* Mustang II;	200 4/100 */
    134      1.13    mjacob #define	SV_ST_AVANTI_4_233	0x0000a800	/* AlphaStation 255/233 */
    135      1.22   thorpej 
    136      1.22   thorpej #define	SV_ST_KN20AA		0x00000400	/* AlphaStation 500/600 */
    137      1.22   thorpej 
    138      1.22   thorpej /*
    139      1.22   thorpej  * System types for the AXPvme Family
    140      1.22   thorpej  */
    141      1.22   thorpej #define	SV_ST_AXPVME_64		0x00000000	/* 21068, 64MHz */
    142      1.22   thorpej #define	SV_ST_AXPVME_160	0x00000400	/* 21066, 160MHz */
    143      1.22   thorpej #define	SV_ST_AXPVME_100	0x00000c00	/* 21066A, 99MHz */
    144      1.22   thorpej #define	SV_ST_AXPVME_230	0x00001000	/* 21066A, 231MHz */
    145      1.22   thorpej #define	SV_ST_AXPVME_66		0x00001400	/* 21066A, 66MHz */
    146      1.22   thorpej #define	SV_ST_AXPVME_166	0x00001800	/* 21066A, 165MHz */
    147      1.22   thorpej #define	SV_ST_AXPVME_264	0x00001c00	/* 21066A, 264MHz */
    148      1.22   thorpej 
    149      1.22   thorpej /*
    150      1.22   thorpej  * System types for the EB164 Family
    151      1.22   thorpej  */
    152      1.22   thorpej #define	SV_ST_EB164_266		0x00000400	/* EB164, 266MHz */
    153      1.22   thorpej #define	SV_ST_EB164_300		0x00000800	/* EB164, 300MHz */
    154      1.22   thorpej #define	SV_ST_ALPHAPC164_366	0x00000c00	/* AlphaPC164, 366MHz */
    155      1.22   thorpej #define	SV_ST_ALPHAPC164_400	0x00001000	/* AlphaPC164, 400MHz */
    156      1.22   thorpej #define	SV_ST_ALPHAPC164_433	0x00001400	/* AlphaPC164, 433MHz */
    157      1.22   thorpej #define	SV_ST_ALPHAPC164_466	0x00001800	/* AlphaPC164, 466MHz */
    158      1.22   thorpej #define	SV_ST_ALPHAPC164_500	0x00001c00	/* AlphaPC164, 500MHz */
    159      1.22   thorpej #define	SV_ST_ALPHAPC164LX_400	0x00002000	/* AlphaPC164LX, 400MHz */
    160      1.22   thorpej #define	SV_ST_ALPHAPC164LX_466	0x00002400	/* AlphaPC164LX, 466MHz */
    161      1.22   thorpej #define	SV_ST_ALPHAPC164LX_533	0x00002800	/* AlphaPC164LX, 533MHz */
    162      1.22   thorpej #define	SV_ST_ALPHAPC164LX_600	0x00002c00	/* AlphaPC164LX, 600MHz */
    163      1.22   thorpej #define	SV_ST_ALPHAPC164SX_400	0x00003000	/* AlphaPC164SX, 400MHz */
    164      1.22   thorpej #define	SV_ST_ALPHAPC164SX_466	0x00003400	/* AlphaPC164SX, 433MHz */
    165      1.22   thorpej #define	SV_ST_ALPHAPC164SX_533	0x00003800	/* AlphaPC164SX, 533MHz */
    166      1.22   thorpej #define	SV_ST_ALPHAPC164SX_600	0x00003c00	/* AlphaPC164SX, 600MHz */
    167      1.23   thorpej 
    168      1.23   thorpej /*
    169      1.23   thorpej  * System types for the Digital Personal Workstation (Miata) Family
    170      1.23   thorpej  * XXX These are not very complete!
    171      1.23   thorpej  */
    172      1.23   thorpej #define	SV_ST_MIATA_1_5		0x00004c00	/* Miata 1.5 */
    173       1.5       cgd 
    174       1.1       cgd 	u_int64_t	rpb_variation;		/*  58 */
    175       1.1       cgd 
    176       1.1       cgd 	char		rpb_revision[8];	/*  60; only first 4 valid */
    177       1.1       cgd 	u_int64_t	rpb_intr_freq;		/*  68; scaled by 4096 */
    178       1.1       cgd 	u_int64_t	rpb_cc_freq;		/*  70: cycle cntr frequency */
    179      1.26   thorpej 	u_long		rpb_vptb;		/*  78: */
    180       1.1       cgd 	u_int64_t	rpb_reserved_arch;	/*  80: */
    181      1.26   thorpej 	u_long		rpb_tbhint_off;		/*  88: */
    182       1.1       cgd 	u_int64_t	rpb_pcs_cnt;		/*  90: */
    183       1.1       cgd 	u_int64_t	rpb_pcs_size;		/*  98; pcs size in bytes */
    184      1.26   thorpej 	u_long		rpb_pcs_off;		/*  A0: offset to pcs info */
    185       1.1       cgd 	u_int64_t	rpb_ctb_cnt;		/*  A8: console terminal */
    186       1.1       cgd 	u_int64_t	rpb_ctb_size;		/*  B0: ctb size in bytes */
    187      1.26   thorpej 	u_long		rpb_ctb_off;		/*  B8: offset to ctb */
    188      1.26   thorpej 	u_long		rpb_crb_off;		/*  C0: offset to crb */
    189      1.26   thorpej 	u_long		rpb_memdat_off;		/*  C8: memory data offset */
    190      1.26   thorpej 	u_long		rpb_condat_off;		/*  D0: config data offset */
    191      1.26   thorpej 	u_long		rpb_fru_off;		/*  D8: FRU table offset */
    192       1.9       cgd 	u_int64_t	rpb_save_term;		/*  E0: terminal save */
    193       1.9       cgd 	u_int64_t	rpb_save_term_val;	/*  E8: */
    194       1.9       cgd 	u_int64_t	rpb_rest_term;		/*  F0: terminal restore */
    195       1.9       cgd 	u_int64_t	rpb_rest_term_val;	/*  F8: */
    196       1.9       cgd 	u_int64_t	rpb_restart;		/* 100: restart */
    197       1.9       cgd 	u_int64_t	rpb_restart_val;	/* 108: */
    198       1.1       cgd 	u_int64_t	rpb_reserve_os;		/* 110: */
    199       1.1       cgd 	u_int64_t	rpb_reserve_hw;		/* 118: */
    200       1.1       cgd 	u_int64_t	rpb_checksum;		/* 120: HWRPB checksum */
    201       1.1       cgd 	u_int64_t	rpb_rxrdy;		/* 128: receive ready */
    202       1.1       cgd 	u_int64_t	rpb_txrdy;		/* 130: transmit ready */
    203      1.26   thorpej 	u_long		rpb_dsrdb_off;		/* 138: HWRPB + DSRDB offset */
    204       1.1       cgd 	u_int64_t	rpb_tbhint[8];		/* 149: TB hint block */
    205       1.1       cgd };
    206       1.1       cgd 
    207      1.24      ross #define	LOCATE_PCS(h,cpunumber) ((struct pcs *)	\
    208      1.24      ross 	((char *)(h) + (h)->rpb_pcs_off + ((cpunumber) * (h)->rpb_pcs_size)))
    209      1.24      ross 
    210       1.1       cgd /*
    211       1.1       cgd  * PCS: Per-CPU information.
    212       1.1       cgd  */
    213       1.1       cgd struct pcs {
    214       1.1       cgd 	u_int8_t	pcs_hwpcb[128];		/*   0: PAL dependent */
    215       1.1       cgd 
    216       1.1       cgd #define	PCS_BIP			0x000001	/* boot in progress */
    217       1.5       cgd #define	PCS_RC			0x000002	/* restart possible */
    218       1.1       cgd #define	PCS_PA			0x000004	/* processor available */
    219       1.1       cgd #define	PCS_PP			0x000008	/* processor present */
    220       1.1       cgd #define	PCS_OH			0x000010	/* user halted */
    221       1.1       cgd #define	PCS_CV			0x000020	/* context valid */
    222       1.1       cgd #define	PCS_PV			0x000040	/* PALcode valid */
    223       1.1       cgd #define	PCS_PMV			0x000080	/* PALcode memory valid */
    224       1.1       cgd #define	PCS_PL			0x000100	/* PALcode loaded */
    225       1.1       cgd 
    226       1.1       cgd #define	PCS_HALT_REQ		0xff0000	/* halt request mask */
    227       1.1       cgd #define	PCS_HALT_DEFAULT	0x000000
    228       1.1       cgd #define	PCS_HALT_SAVE_EXIT	0x010000
    229       1.1       cgd #define	PCS_HALT_COLD_BOOT	0x020000
    230       1.1       cgd #define	PCS_HALT_WARM_BOOT	0x030000
    231       1.1       cgd #define	PCS_HALT_STAY_HALTED	0x040000
    232       1.1       cgd #define	PCS_mbz	      0xffffffffff000000	/* 24:63 -- must be zero */
    233       1.1       cgd 	u_int64_t	pcs_flags;		/*  80: */
    234       1.1       cgd 
    235       1.1       cgd 	u_int64_t	pcs_pal_memsize;	/*  88: PAL memory size */
    236       1.1       cgd 	u_int64_t	pcs_pal_scrsize;	/*  90: PAL scratch size */
    237      1.26   thorpej 	u_long		pcs_pal_memaddr;	/*  98: PAL memory addr */
    238      1.26   thorpej 	u_long		pcs_pal_scraddr;	/*  A0: PAL scratch addr */
    239       1.1       cgd 	struct {
    240       1.1       cgd 		u_int64_t
    241      1.15      ross 			minorrev	: 8,	/* alphabetic char 'a' - 'z' */
    242      1.15      ross 			majorrev	: 8,	/* alphabetic char 'a' - 'z' */
    243       1.1       cgd #define	PAL_TYPE_STANDARD	0
    244       1.2       cgd #define	PAL_TYPE_VMS		1
    245       1.2       cgd #define	PAL_TYPE_OSF1		2
    246      1.15      ross 			pal_type	: 8,	/* PALcode type:
    247       1.1       cgd 						 * 0 == standard
    248       1.2       cgd 						 * 1 == OpenVMS
    249       1.2       cgd 						 * 2 == OSF/1
    250       1.2       cgd 						 * 3-127 DIGITAL reserv.
    251       1.1       cgd 						 * 128-255 non-DIGITAL reserv.
    252       1.1       cgd 						 */
    253      1.15      ross 			sbz1		: 8,
    254      1.15      ross 			compatibility	: 16,	/* Compatibility revision */
    255      1.15      ross 			proc_cnt	: 16;	/* Processor count */
    256       1.1       cgd 	} pcs_pal_rev;				/*  A8: */
    257      1.15      ross #define pcs_minorrev	pcs_pal_rev.minorrev
    258      1.15      ross #define pcs_majorrev	pcs_pal_rev.majorrev
    259      1.15      ross #define pcs_pal_type	pcs_pal_rev.pal_type
    260      1.15      ross #define pcs_compatibility	pcs_pal_rev.compatibility
    261      1.15      ross #define pcs_proc_cnt	pcs_pal_rev.proc_cnt
    262       1.1       cgd 
    263       1.2       cgd 	u_int64_t	pcs_proc_type;		/*  B0: processor type */
    264       1.2       cgd 
    265       1.2       cgd #define	PCS_PROC_EV3		1			/* EV3 */
    266       1.2       cgd #define	PCS_PROC_EV4		2			/* EV4: 21064 */
    267      1.11       cgd #define	PCS_PROC_SIMULATION	3			/* Simulation */
    268       1.2       cgd #define	PCS_PROC_LCA4		4			/* LCA4: 2106[68] */
    269       1.5       cgd #define	PCS_PROC_EV5		5			/* EV5: 21164 */
    270      1.11       cgd #define	PCS_PROC_EV45		6			/* EV45: 21064A */
    271      1.11       cgd #define	PCS_PROC_EV56		7			/* EV56: 21164A */
    272      1.11       cgd #define	PCS_PROC_EV6		8			/* EV6: 21264 */
    273      1.11       cgd #define	PCS_PROC_PCA56		9			/* PCA256: 21164PC */
    274       1.2       cgd 
    275      1.24      ross #define	PCS_CPU_MAJORTYPE(p) ((p)->pcs_proc_type & 0xffffffff)
    276      1.24      ross #define	PCS_CPU_MINORTYPE(p) ((p)->pcs_proc_type >> 32)
    277      1.11       cgd 
    278      1.11       cgd 	/* Minor number interpretation is processor specific.  See cpu.c. */
    279       1.2       cgd 
    280       1.2       cgd 	u_int64_t	pcs_proc_var;		/* B8: processor variation. */
    281       1.2       cgd 
    282       1.2       cgd #define	PCS_VAR_VAXFP		0x0000000000000001	/* VAX FP support */
    283       1.2       cgd #define	PCS_VAR_IEEEFP		0x0000000000000002	/* IEEE FP support */
    284       1.7       cgd #define	PCS_VAR_PE		0x0000000000000004	/* Primary Eligible */
    285       1.5       cgd #define	PCS_VAR_RESERVED	0xfffffffffffffff8	/* Reserved */
    286       1.1       cgd 
    287       1.1       cgd 	char		pcs_proc_revision[8];	/*  C0: only first 4 valid */
    288       1.1       cgd 	char		pcs_proc_sn[16];	/*  C8: only first 10 valid */
    289      1.26   thorpej 	u_long		pcs_machcheck;		/*  D8: mach chk phys addr. */
    290       1.1       cgd 	u_int64_t	pcs_machcheck_len;	/*  E0: length in bytes */
    291      1.26   thorpej 	u_long		pcs_halt_pcbb;		/*  E8: phys addr of halt PCB */
    292      1.26   thorpej 	u_long		pcs_halt_pc;		/*  F0: halt PC */
    293       1.1       cgd 	u_int64_t	pcs_halt_ps;		/*  F8: halt PS */
    294       1.1       cgd 	u_int64_t	pcs_halt_r25;		/* 100: halt argument list */
    295       1.1       cgd 	u_int64_t	pcs_halt_r26;		/* 108: halt return addr list */
    296       1.1       cgd 	u_int64_t	pcs_halt_r27;		/* 110: halt procedure value */
    297       1.1       cgd 
    298       1.1       cgd #define	PCS_HALT_RESERVED		0
    299       1.1       cgd #define	PCS_HALT_POWERUP		1
    300       1.1       cgd #define	PCS_HALT_CONSOLE_HALT		2
    301       1.1       cgd #define	PCS_HALT_CONSOLE_CRASH		3
    302       1.1       cgd #define	PCS_HALT_KERNEL_MODE		4
    303       1.1       cgd #define	PCS_HALT_KERNEL_STACK_INVALID	5
    304       1.1       cgd #define	PCS_HALT_DOUBLE_ERROR_ABORT	6
    305       1.1       cgd #define	PCS_HALT_SCBB			7
    306       1.1       cgd #define	PCS_HALT_PTBR			8	/* 9-FF: reserved */
    307       1.1       cgd 	u_int64_t	pcs_halt_reason;	/* 118: */
    308       1.1       cgd 
    309       1.1       cgd 	u_int64_t	pcs_reserved_soft;	/* 120: preserved software */
    310      1.27   thorpej 
    311      1.27   thorpej 	struct {				/* 128: inter-console buffers */
    312      1.27   thorpej 		u_int	iccb_rxlen;
    313      1.27   thorpej 		u_int	iccb_txlen;
    314      1.27   thorpej 		char	iccb_rxbuf[80];
    315      1.27   thorpej 		char	iccb_txbuf[80];
    316      1.27   thorpej 	} pcs_iccb;
    317       1.1       cgd 
    318       1.1       cgd #define	PALvar_reserved	0
    319       1.1       cgd #define	PALvar_OpenVMS	1
    320       1.1       cgd #define	PALvar_OSF1	2
    321       1.1       cgd 	u_int64_t	pcs_palrevisions[16];	/* 1D0: PALcode revisions */
    322       1.1       cgd 
    323       1.1       cgd 	u_int64_t	pcs_reserved_arch[6];	/* 250: reserved arch */
    324       1.1       cgd };
    325       1.1       cgd 
    326       1.1       cgd /*
    327       1.1       cgd  * CTB: Console Terminal Block
    328       1.1       cgd  */
    329       1.1       cgd struct ctb {
    330       1.1       cgd 	u_int64_t	ctb_type;		/*   0: always 4 */
    331       1.1       cgd 	u_int64_t	ctb_unit;		/*   8: */
    332       1.1       cgd 	u_int64_t	ctb_reserved;		/*  16: */
    333       1.1       cgd 	u_int64_t	ctb_len;		/*  24: bytes of info */
    334       1.1       cgd 	u_int64_t	ctb_ipl;		/*  32: console ipl level */
    335      1.26   thorpej 	u_long		ctb_tintr_vec;		/*  40: transmit vec (0x800) */
    336      1.26   thorpej 	u_long		ctb_rintr_vec;		/*  48: receive vec (0x800) */
    337       1.1       cgd 
    338       1.1       cgd #define	CTB_GRAPHICS	   3			/* graphics device */
    339       1.1       cgd #define	CTB_NETWORK	0xC0			/* network device */
    340       1.1       cgd #define	CTB_PRINTERPORT	   2			/* printer port on the SCC */
    341       1.1       cgd 	u_int64_t	ctb_term_type;		/*  56: terminal type */
    342       1.1       cgd 
    343       1.1       cgd 	u_int64_t	ctb_keybd_type;		/*  64: keyboard nationality */
    344      1.26   thorpej 	u_long		ctb_keybd_trans;	/*  72: trans. table addr */
    345      1.26   thorpej 	u_long		ctb_keybd_map;		/*  80: map table addr */
    346       1.1       cgd 	u_int64_t	ctb_keybd_state;	/*  88: keyboard flags */
    347       1.1       cgd 	u_int64_t	ctb_keybd_last;		/*  96: last key entered */
    348      1.26   thorpej 	u_long		ctb_font_us;		/* 104: US font table addr */
    349      1.26   thorpej 	u_long		ctb_font_mcs;		/* 112: MCS font table addr */
    350       1.1       cgd 	u_int64_t	ctb_font_width;		/* 120: font width, height */
    351       1.1       cgd 	u_int64_t	ctb_font_height;	/* 128:		in pixels */
    352       1.1       cgd 	u_int64_t	ctb_mon_width;		/* 136: monitor width, height */
    353       1.1       cgd 	u_int64_t	ctb_mon_height;		/* 144:		in pixels */
    354       1.1       cgd 	u_int64_t	ctb_dpi;		/* 152: monitor dots per inch */
    355       1.1       cgd 	u_int64_t	ctb_planes;		/* 160: # of planes */
    356       1.1       cgd 	u_int64_t	ctb_cur_width;		/* 168: cursor width, height */
    357       1.1       cgd 	u_int64_t	ctb_cur_height;		/* 176:		in pixels */
    358       1.1       cgd 	u_int64_t	ctb_head_cnt;		/* 184: # of heads */
    359       1.1       cgd 	u_int64_t	ctb_opwindow;		/* 192: opwindow on screen */
    360      1.26   thorpej 	u_long		ctb_head_offset;	/* 200: offset to head info */
    361      1.26   thorpej 	u_long		ctb_putchar;		/* 208: output char to TURBO */
    362       1.1       cgd 	u_int64_t	ctb_io_state;		/* 216: I/O flags */
    363       1.1       cgd 	u_int64_t	ctb_listen_state;	/* 224: listener flags */
    364      1.26   thorpej 	u_long		ctb_xaddr;		/* 232: extended info addr */
    365       1.1       cgd 	u_int64_t	ctb_turboslot;		/* 248: TURBOchannel slot # */
    366       1.1       cgd 	u_int64_t	ctb_server_off;		/* 256: offset to server info */
    367       1.1       cgd 	u_int64_t	ctb_line_off;		/* 264: line parameter offset */
    368       1.1       cgd 	u_int8_t	ctb_csd;		/* 272: console specific data */
    369       1.1       cgd };
    370  1.29.2.1   thorpej 
    371  1.29.2.1   thorpej /*
    372  1.29.2.1   thorpej  * Format of the Console Terminal Block Type 4 `turboslot' field:
    373  1.29.2.1   thorpej  *
    374  1.29.2.1   thorpej  *  63                   40 39       32 31     24 23      16 15   8 7    0
    375  1.29.2.1   thorpej  *  |      reserved        |  channel  |  hose   | bus type |  bus | slot|
    376  1.29.2.1   thorpej  */
    377  1.29.2.1   thorpej #define	CTB_TURBOSLOT_CHANNEL(x)	(((x) >> 32) & 0xff)
    378  1.29.2.1   thorpej #define	CTB_TURBOSLOT_HOSE(x)		(((x) >> 24) & 0xff)
    379  1.29.2.1   thorpej #define	CTB_TURBOSLOT_TYPE(x)		(((x) >> 16) & 0xff)
    380  1.29.2.1   thorpej #define	CTB_TURBOSLOT_BUS(x)		(((x) >> 8) & 0xff)
    381  1.29.2.1   thorpej #define	CTB_TURBOSLOT_SLOT(x)		((x) & 0xff)
    382  1.29.2.1   thorpej 
    383  1.29.2.1   thorpej #define	CTB_TURBOSLOT_TYPE_TC		0	/* TURBOchannel */
    384  1.29.2.1   thorpej #define	CTB_TURBOSLOT_TYPE_ISA		1	/* ISA */
    385  1.29.2.1   thorpej #define	CTB_TURBOSLOT_TYPE_EISA		2	/* EISA */
    386  1.29.2.1   thorpej #define	CTB_TURBOSLOT_TYPE_PCI		3	/* PCI */
    387       1.1       cgd 
    388       1.1       cgd /*
    389       1.1       cgd  * CRD: Console Routine Descriptor
    390       1.1       cgd  */
    391       1.1       cgd struct crd {
    392       1.9       cgd 	int64_t		descriptor;
    393       1.9       cgd 	u_int64_t	entry_va;
    394       1.1       cgd };
    395       1.1       cgd 
    396       1.1       cgd /*
    397       1.1       cgd  * CRB: Console Routine Block
    398       1.1       cgd  */
    399       1.1       cgd struct crb {
    400       1.1       cgd 	struct crd	*crb_v_dispatch;	/*   0: virtual dispatch addr */
    401      1.26   thorpej 	u_long		 crb_p_dispatch;	/*   8: phys dispatch addr */
    402       1.1       cgd 	struct crd	*crb_v_fixup;		/*  10: virtual fixup addr */
    403      1.26   thorpej 	u_long		 crb_p_fixup;		/*  18: phys fixup addr */
    404       1.1       cgd 	u_int64_t	 crb_map_cnt;		/*  20: phys/virt map entries */
    405       1.1       cgd 	u_int64_t	 crb_page_cnt;		/*  28: pages to be mapped */
    406       1.1       cgd };
    407       1.1       cgd 
    408       1.1       cgd /*
    409       1.1       cgd  * MDDT: Memory Data Descriptor Table
    410       1.1       cgd  */
    411       1.1       cgd struct mddt {
    412       1.1       cgd 	int64_t	 	mddt_cksum;		/*   0: 7-N checksum */
    413      1.26   thorpej 	u_long		mddt_physaddr;		/*   8: bank config addr
    414       1.1       cgd 						 * IMPLEMENTATION SPECIFIC
    415       1.1       cgd 						 */
    416       1.1       cgd 	u_int64_t	mddt_cluster_cnt;	/*  10: memory cluster count */
    417      1.14   thorpej 	struct mddt_cluster {
    418      1.26   thorpej 		u_long		mddt_pfn;	/*   0: starting PFN */
    419       1.1       cgd 		u_int64_t	mddt_pg_cnt;	/*   8: 8KB page count */
    420       1.1       cgd 		u_int64_t	mddt_pg_test;	/*  10: tested page count */
    421      1.26   thorpej 		u_long		mddt_v_bitaddr;	/*  18: bitmap virt addr */
    422      1.26   thorpej 		u_long		mddt_p_bitaddr;	/*  20: bitmap phys addr */
    423       1.1       cgd 		int64_t		mddt_bit_cksum;	/*  28: bitmap checksum */
    424       1.1       cgd 
    425      1.14   thorpej #define	MDDT_NONVOLATILE		0x10	/* cluster is non-volatile */
    426       1.1       cgd #define	MDDT_PALCODE			0x01	/* console and PAL only */
    427       1.1       cgd #define	MDDT_SYSTEM			0x00	/* system software only */
    428      1.14   thorpej #define	MDDT_mbz	  0xfffffffffffffffc	/* 2:63 -- must be zero */
    429       1.1       cgd 		int64_t		mddt_usage;	/*  30: bitmap permissions */
    430       1.1       cgd 	} mddt_clusters[1];			/* variable length array */
    431       1.1       cgd };
    432      1.17   thorpej 
    433      1.17   thorpej /*
    434      1.17   thorpej  * DSR: Dynamic System Recognition.  We're interested in the sysname
    435      1.17   thorpej  * offset.  The data pointed to by sysname is:
    436      1.17   thorpej  *
    437      1.17   thorpej  *	[8 bytes: length of system name][N bytes: system name string]
    438      1.17   thorpej  *
    439      1.17   thorpej  * The system name string is NUL-terminated.
    440      1.17   thorpej  */
    441      1.17   thorpej struct dsrdb {
    442      1.17   thorpej 	int64_t		dsr_smm;		/*  0: SMM number */
    443      1.17   thorpej 	u_int64_t	dsr_lurt_off;		/*  8: LURT table offset */
    444      1.17   thorpej 	u_int64_t	dsr_sysname_off;	/* 16: offset to sysname */
    445      1.17   thorpej };
    446      1.17   thorpej 
    447      1.17   thorpej /*
    448      1.17   thorpej  * The DSR appeared in version 5 of the HWRPB.
    449      1.17   thorpej  */
    450      1.17   thorpej #define	HWRPB_DSRDB_MINVERS	5
    451      1.18      ross 
    452      1.18      ross #ifdef	_KERNEL
    453      1.18      ross int	cputype;
    454      1.28      ross extern struct rpb *hwrpb;
    455      1.18      ross #endif
    456      1.17   thorpej 
    457       1.1       cgd #endif /* ASSEMBLER */
    458