Home | History | Annotate | Line # | Download | only in include
rpb.h revision 1.6
      1  1.6  cgd /*	$NetBSD: rpb.h,v 1.6 1995/11/23 02:36:41 cgd Exp $	*/
      2  1.1  cgd 
      3  1.1  cgd /*
      4  1.1  cgd  * Copyright (c) 1994, 1995 Carnegie-Mellon University.
      5  1.1  cgd  * All rights reserved.
      6  1.1  cgd  *
      7  1.1  cgd  * Author: Keith Bostic, Chris G. Demetriou
      8  1.1  cgd  *
      9  1.1  cgd  * Permission to use, copy, modify and distribute this software and
     10  1.1  cgd  * its documentation is hereby granted, provided that both the copyright
     11  1.1  cgd  * notice and this permission notice appear in all copies of the
     12  1.1  cgd  * software, derivative works or modified versions, and any portions
     13  1.1  cgd  * thereof, and that both notices appear in supporting documentation.
     14  1.1  cgd  *
     15  1.1  cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16  1.1  cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17  1.1  cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18  1.1  cgd  *
     19  1.1  cgd  * Carnegie Mellon requests users of this software to return to
     20  1.1  cgd  *
     21  1.1  cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22  1.1  cgd  *  School of Computer Science
     23  1.1  cgd  *  Carnegie Mellon University
     24  1.1  cgd  *  Pittsburgh PA 15213-3890
     25  1.1  cgd  *
     26  1.1  cgd  * any improvements or extensions that they make and grant Carnegie the
     27  1.1  cgd  * rights to redistribute these changes.
     28  1.1  cgd  */
     29  1.1  cgd 
     30  1.1  cgd /*
     31  1.2  cgd  * From DEC 3000 300/400/500/600/700/800/900 System Programmer's Manual,
     32  1.2  cgd  * EK-D3SYS-PM.B01.
     33  1.1  cgd  */
     34  1.1  cgd 
     35  1.1  cgd /*
     36  1.1  cgd  * HWRPB (Hardware Restart Parameter Block).
     37  1.1  cgd  */
     38  1.1  cgd #define	HWRPB_ADDR	0x10000000		/* virtual address, at boot */
     39  1.1  cgd 
     40  1.1  cgd #ifndef	ASSEMBLER
     41  1.1  cgd struct rpb {
     42  1.1  cgd 	struct restart_blk *rpb;		/*   0: HWRPB phys. address. */
     43  1.1  cgd 	char		rpb_magic[8];		/*   8: "HWRPB" (in ASCII) */
     44  1.1  cgd 	u_int64_t	rpb_version;		/*  10 */
     45  1.1  cgd 	u_int64_t	rpb_size;		/*  18: HWRPB size in bytes */
     46  1.1  cgd 	u_int64_t	rpb_primary_cpu_id;	/*  20 */
     47  1.1  cgd 	u_int64_t	rpb_page_size;		/*  28: (8192) */
     48  1.1  cgd 	u_int64_t	rpb_phys_addr_size;	/*  30:   (34) */
     49  1.1  cgd 	u_int64_t	rpb_max_asn;		/*  38:   (16) */
     50  1.1  cgd 	char		rpb_ssn[16];		/*  40: only first 10 valid */
     51  1.1  cgd 
     52  1.2  cgd #define	ST_ADU			1		/* Alpha Demo. Unit (?) */
     53  1.2  cgd #define	ST_DEC_4000		2		/* "Cobra" (?) */
     54  1.2  cgd #define	ST_DEC_7000		3		/* "Ruby" (?) */
     55  1.2  cgd #define	ST_DEC_3000_500		4		/* "Flamingo" family (TC) */
     56  1.2  cgd #define	ST_DEC_2000_300		6		/* "Jensen" (EISA/ISA) */
     57  1.2  cgd #define	ST_DEC_3000_300		7		/* "Pelican" (TC) */
     58  1.2  cgd #define	ST_DEC_2100_A500	9		/* "Sable" (?) */
     59  1.2  cgd #define	ST_DEC_APXVME_64	10		/* "AXPvme" (VME?) */
     60  1.2  cgd #define	ST_DEC_AXPPCI_33	11		/* "NoName" (PCI/ISA?) */
     61  1.6  cgd #define	ST_DEC_21000		12		/* "TurboLaser" (?) */
     62  1.2  cgd #define	ST_DEC_2100_A50		13		/* "Avanti" (PCI/ISA) */
     63  1.2  cgd #define	ST_DEC_MUSTANG		14		/* "Mustang" (?) */
     64  1.6  cgd #define	ST_DEC_KN20AA		15		/* kn20aa (PCI/EISA) */
     65  1.2  cgd #define	ST_DEC_1000		17		/* "Mikasa" (PCI/ISA?) */
     66  1.2  cgd 
     67  1.1  cgd 	u_int64_t	rpb_type;		/*  50: */
     68  1.1  cgd 
     69  1.2  cgd #define	SV_MPCAP		0x00000001	/* multiprocessor capable */
     70  1.2  cgd 
     71  1.2  cgd #define	SV_CONSOLE		0x0000001e	/* console hardware mask */
     72  1.2  cgd #define	SV_CONSOLE_DETACHED	0x00000002
     73  1.2  cgd #define	SV_CONSOLE_EMBEDDED	0x00000004
     74  1.2  cgd 
     75  1.2  cgd #define	SV_POWERFAIL		0x000000e0	/* powerfail mask */
     76  1.2  cgd #define	SV_PF_UNITED		0x00000020
     77  1.2  cgd #define	SV_PF_SEPARATE		0x00000040
     78  1.2  cgd #define	SV_PF_BBACKUP		0x00000060
     79  1.2  cgd #define	SV_PF_ACTION		0x00000100	/* powerfail restart */
     80  1.2  cgd 
     81  1.2  cgd #define	SV_GRAPHICS		0x00000200	/* graphic engine present */
     82  1.2  cgd 
     83  1.2  cgd #define	SV_ST_MASK		0x0000fc00	/* system type mask */
     84  1.2  cgd #define	SV_ST_RESERVED		0x00000000	/* RESERVED */
     85  1.2  cgd 
     86  1.5  cgd /*
     87  1.5  cgd  * System types for the DEC 3000/500 (Flamingo) Family
     88  1.5  cgd  */
     89  1.2  cgd #define	SV_ST_SANDPIPER		0x00000400	/* Sandpiper;	3000/400 */
     90  1.2  cgd #define	SV_ST_FLAMINGO		0x00000800	/* Flamingo;	3000/500 */
     91  1.2  cgd #define	SV_ST_HOTPINK		0x00000c00	/* "Hot Pink";	3000/500X */
     92  1.2  cgd #define	SV_ST_FLAMINGOPLUS	0x00001000	/* Flamingo+;	3000/800 */
     93  1.2  cgd #define	SV_ST_ULTRA		0x00001400	/* "Ultra", aka Flamingo+ */
     94  1.2  cgd #define	SV_ST_SANDPLUS		0x00001800	/* Sandpiper+;	3000/600 */
     95  1.2  cgd #define	SV_ST_SANDPIPER45	0x00001c00	/* Sandpiper45;	3000/700 */
     96  1.2  cgd #define	SV_ST_FLAMINGO45	0x00002000	/* Flamingo45;	3000/900 */
     97  1.2  cgd 
     98  1.5  cgd /*
     99  1.5  cgd  * System types for ???
    100  1.5  cgd  */
    101  1.2  cgd #define	SV_ST_SABLE		0x00000400	/* Sable (???) */
    102  1.2  cgd 
    103  1.5  cgd /*
    104  1.5  cgd  * System types for the DEC 3000/300 (Pelican) Family
    105  1.5  cgd  */
    106  1.2  cgd #define	SV_ST_PELICAN		0x00000000	/* Pelican;	 3000/300 */
    107  1.3  cgd #define	SV_ST_PELICA		0x00000400	/* Pelica;	 3000/300L */
    108  1.3  cgd #define	SV_ST_PELICANPLUS	0x00000800	/* Pelican+;	 3000/300X */
    109  1.3  cgd #define	SV_ST_PELICAPLUS	0x00000c00	/* Pelica+;	 3000/300LX */
    110  1.1  cgd 
    111  1.5  cgd /*
    112  1.5  cgd  * System types for the AlphaStation Family
    113  1.5  cgd  */
    114  1.5  cgd #define	SV_ST_AVANTI		0x00000000	/* Avanti;	400 4/233 */
    115  1.5  cgd #define	SV_ST_MUSTANG2_4_166	0x00000800	/* Mustang II;	200 4/166 */
    116  1.5  cgd #define	SV_ST_MUSTANG2_4_233	0x00001000	/* Mustang II;	200 4/233 */
    117  1.5  cgd #define	SV_ST_AVANTI_XXX	0x00001400	/* also Avanti;	400 4/233 */
    118  1.5  cgd #define	SV_ST_MUSTANG2_4_100	0x00002400	/* Mustang II;	200 4/100 */
    119  1.5  cgd 
    120  1.1  cgd 	u_int64_t	rpb_variation;		/*  58 */
    121  1.1  cgd 
    122  1.1  cgd 	char		rpb_revision[8];	/*  60; only first 4 valid */
    123  1.1  cgd 	u_int64_t	rpb_intr_freq;		/*  68; scaled by 4096 */
    124  1.1  cgd 	u_int64_t	rpb_cc_freq;		/*  70: cycle cntr frequency */
    125  1.1  cgd 	vm_offset_t	rpb_vptb;		/*  78: */
    126  1.1  cgd 	u_int64_t	rpb_reserved_arch;	/*  80: */
    127  1.1  cgd 	vm_offset_t	rpb_tbhint_off;		/*  88: */
    128  1.1  cgd 	u_int64_t	rpb_pcs_cnt;		/*  90: */
    129  1.1  cgd 	u_int64_t	rpb_pcs_size;		/*  98; pcs size in bytes */
    130  1.1  cgd 	vm_offset_t	rpb_pcs_off;		/*  A0: offset to pcs info */
    131  1.1  cgd 	u_int64_t	rpb_ctb_cnt;		/*  A8: console terminal */
    132  1.1  cgd 	u_int64_t	rpb_ctb_size;		/*  B0: ctb size in bytes */
    133  1.1  cgd 	vm_offset_t	rpb_ctb_off;		/*  B8: offset to ctb */
    134  1.1  cgd 	vm_offset_t	rpb_crb_off;		/*  C0: offset to crb */
    135  1.1  cgd 	vm_offset_t	rpb_memdat_off;		/*  C8: memory data offset */
    136  1.1  cgd 	vm_offset_t	rpb_condat_off;		/*  D0: config data offset */
    137  1.1  cgd 	vm_offset_t	rpb_fru_off;		/*  D8: FRU table offset */
    138  1.1  cgd 	long		(*rpb_save_term)();	/*  E0: terminal save */
    139  1.1  cgd 	long		rpb_save_term_val;	/*  E8: */
    140  1.1  cgd 	long		(*rpb_rest_term)();	/*  F0: terminal restore */
    141  1.1  cgd 	long		rpb_rest_term_val;	/*  F8: */
    142  1.1  cgd 	long		(*rpb_restart)();	/* 100: restart */
    143  1.1  cgd 	long		rpb_restart_val;	/* 108: */
    144  1.1  cgd 	u_int64_t	rpb_reserve_os;		/* 110: */
    145  1.1  cgd 	u_int64_t	rpb_reserve_hw;		/* 118: */
    146  1.1  cgd 	u_int64_t	rpb_checksum;		/* 120: HWRPB checksum */
    147  1.1  cgd 	u_int64_t	rpb_rxrdy;		/* 128: receive ready */
    148  1.1  cgd 	u_int64_t	rpb_txrdy;		/* 130: transmit ready */
    149  1.1  cgd 	vm_offset_t	rpb_dsrdb_off;		/* 138: HWRPB + DSRDB offset */
    150  1.1  cgd 	u_int64_t	rpb_tbhint[8];		/* 149: TB hint block */
    151  1.1  cgd };
    152  1.1  cgd 
    153  1.4  jtc #ifdef _KERNEL
    154  1.1  cgd extern struct rpb *hwrpb;
    155  1.1  cgd #endif
    156  1.1  cgd 
    157  1.1  cgd /*
    158  1.1  cgd  * PCS: Per-CPU information.
    159  1.1  cgd  */
    160  1.1  cgd struct pcs {
    161  1.1  cgd 	u_int8_t	pcs_hwpcb[128];		/*   0: PAL dependent */
    162  1.1  cgd 
    163  1.1  cgd #define	PCS_BIP			0x000001	/* boot in progress */
    164  1.5  cgd #define	PCS_RC			0x000002	/* restart possible */
    165  1.1  cgd #define	PCS_PA			0x000004	/* processor available */
    166  1.1  cgd #define	PCS_PP			0x000008	/* processor present */
    167  1.1  cgd #define	PCS_OH			0x000010	/* user halted */
    168  1.1  cgd #define	PCS_CV			0x000020	/* context valid */
    169  1.1  cgd #define	PCS_PV			0x000040	/* PALcode valid */
    170  1.1  cgd #define	PCS_PMV			0x000080	/* PALcode memory valid */
    171  1.1  cgd #define	PCS_PL			0x000100	/* PALcode loaded */
    172  1.1  cgd #define	PCS_PE			0x000200	/* primary eligible (SMP) */
    173  1.1  cgd 
    174  1.1  cgd #define	PCS_HALT_REQ		0xff0000	/* halt request mask */
    175  1.1  cgd #define	PCS_HALT_DEFAULT	0x000000
    176  1.1  cgd #define	PCS_HALT_SAVE_EXIT	0x010000
    177  1.1  cgd #define	PCS_HALT_COLD_BOOT	0x020000
    178  1.1  cgd #define	PCS_HALT_WARM_BOOT	0x030000
    179  1.1  cgd #define	PCS_HALT_STAY_HALTED	0x040000
    180  1.1  cgd #define	PCS_mbz	      0xffffffffff000000	/* 24:63 -- must be zero */
    181  1.1  cgd 	u_int64_t	pcs_flags;		/*  80: */
    182  1.1  cgd 
    183  1.1  cgd 	u_int64_t	pcs_pal_memsize;	/*  88: PAL memory size */
    184  1.1  cgd 	u_int64_t	pcs_pal_scrsize;	/*  90: PAL scratch size */
    185  1.1  cgd 	vm_offset_t	pcs_pal_memaddr;	/*  98: PAL memory addr */
    186  1.1  cgd 	vm_offset_t	pcs_pal_scraddr;	/*  A0: PAL scratch addr */
    187  1.1  cgd 	struct {
    188  1.1  cgd 		u_int64_t
    189  1.1  cgd 			pcs_alpha	: 8,	/* alphabetic char 'a' - 'z' */
    190  1.1  cgd #define	PAL_TYPE_STANDARD	0
    191  1.2  cgd #define	PAL_TYPE_VMS		1
    192  1.2  cgd #define	PAL_TYPE_OSF1		2
    193  1.1  cgd 			pcs_pal_type	: 8,	/* PALcode type:
    194  1.1  cgd 						 * 0 == standard
    195  1.2  cgd 						 * 1 == OpenVMS
    196  1.2  cgd 						 * 2 == OSF/1
    197  1.2  cgd 						 * 3-127 DIGITAL reserv.
    198  1.1  cgd 						 * 128-255 non-DIGITAL reserv.
    199  1.1  cgd 						 */
    200  1.1  cgd 			sbz1		: 16,
    201  1.1  cgd 			pcs_proc_cnt	: 7,	/* Processor count */
    202  1.1  cgd 			sbz2		: 25;
    203  1.1  cgd 	} pcs_pal_rev;				/*  A8: */
    204  1.1  cgd #define	pcs_alpha	pcs_pal_rev.alpha
    205  1.1  cgd #define	pcs_pal_type	pcs_pal_rev.pal_type
    206  1.1  cgd #define	pcs_proc_cnt	pcs_pal_rev.proc_cnt
    207  1.1  cgd 
    208  1.2  cgd 	u_int64_t	pcs_proc_type;		/*  B0: processor type */
    209  1.2  cgd 
    210  1.2  cgd #define	PCS_PROC_MAJOR		0x00000000ffffffff
    211  1.2  cgd #define	PCS_PROC_MAJORSHIFT	0
    212  1.2  cgd #define	PCS_PROC_EV3		1			/* EV3 */
    213  1.2  cgd #define	PCS_PROC_EV4		2			/* EV4: 21064 */
    214  1.2  cgd #define	PCS_PROC_SIMULATOR	3			/* simulation */
    215  1.2  cgd #define	PCS_PROC_LCA4		4			/* LCA4: 2106[68] */
    216  1.5  cgd #define	PCS_PROC_EV5		5			/* EV5: 21164 */
    217  1.2  cgd #define	PCS_PROC_EV45		6			/* EV45: 21064A */
    218  1.2  cgd 
    219  1.2  cgd #define	PCS_PROC_MINOR		0xffffffff00000000
    220  1.2  cgd #define	PCS_PROC_MINORSHIFT	32
    221  1.2  cgd #define	PCS_PROC_PASS2		0			/* pass 2 or 2.1 */
    222  1.2  cgd #define	PCS_PROC_PASS3		1			/* pass 3 */
    223  1.5  cgd 				/* 4 == ev4s?  or 1 == ... ? */
    224  1.5  cgd 	/* minor on the LCA appears to be pass number */
    225  1.2  cgd 
    226  1.2  cgd 	u_int64_t	pcs_proc_var;		/* B8: processor variation. */
    227  1.2  cgd 
    228  1.2  cgd #define	PCS_VAR_VAXFP		0x0000000000000001	/* VAX FP support */
    229  1.2  cgd #define	PCS_VAR_IEEEFP		0x0000000000000002	/* IEEE FP support */
    230  1.5  cgd #define	PCS_VAR_IOACCESS	0x0000000000000004	/* Has I/O access */
    231  1.5  cgd #define	PCS_VAR_RESERVED	0xfffffffffffffff8	/* Reserved */
    232  1.1  cgd 
    233  1.1  cgd 	char		pcs_proc_revision[8];	/*  C0: only first 4 valid */
    234  1.1  cgd 	char		pcs_proc_sn[16];	/*  C8: only first 10 valid */
    235  1.1  cgd 	vm_offset_t	pcs_machcheck;		/*  D8: mach chk phys addr. */
    236  1.1  cgd 	u_int64_t	pcs_machcheck_len;	/*  E0: length in bytes */
    237  1.1  cgd 	vm_offset_t	pcs_halt_pcbb;		/*  E8: phys addr of halt PCB */
    238  1.1  cgd 	vm_offset_t	pcs_halt_pc;		/*  F0: halt PC */
    239  1.1  cgd 	u_int64_t	pcs_halt_ps;		/*  F8: halt PS */
    240  1.1  cgd 	u_int64_t	pcs_halt_r25;		/* 100: halt argument list */
    241  1.1  cgd 	u_int64_t	pcs_halt_r26;		/* 108: halt return addr list */
    242  1.1  cgd 	u_int64_t	pcs_halt_r27;		/* 110: halt procedure value */
    243  1.1  cgd 
    244  1.1  cgd #define	PCS_HALT_RESERVED		0
    245  1.1  cgd #define	PCS_HALT_POWERUP		1
    246  1.1  cgd #define	PCS_HALT_CONSOLE_HALT		2
    247  1.1  cgd #define	PCS_HALT_CONSOLE_CRASH		3
    248  1.1  cgd #define	PCS_HALT_KERNEL_MODE		4
    249  1.1  cgd #define	PCS_HALT_KERNEL_STACK_INVALID	5
    250  1.1  cgd #define	PCS_HALT_DOUBLE_ERROR_ABORT	6
    251  1.1  cgd #define	PCS_HALT_SCBB			7
    252  1.1  cgd #define	PCS_HALT_PTBR			8	/* 9-FF: reserved */
    253  1.1  cgd 	u_int64_t	pcs_halt_reason;	/* 118: */
    254  1.1  cgd 
    255  1.1  cgd 	u_int64_t	pcs_reserved_soft;	/* 120: preserved software */
    256  1.1  cgd 	u_int64_t	pcs_buffer[21];		/* 128: console buffers */
    257  1.1  cgd 
    258  1.1  cgd #define	PALvar_reserved	0
    259  1.1  cgd #define	PALvar_OpenVMS	1
    260  1.1  cgd #define	PALvar_OSF1	2
    261  1.1  cgd 	u_int64_t	pcs_palrevisions[16];	/* 1D0: PALcode revisions */
    262  1.1  cgd 
    263  1.1  cgd 	u_int64_t	pcs_reserved_arch[6];	/* 250: reserved arch */
    264  1.1  cgd };
    265  1.1  cgd 
    266  1.1  cgd /*
    267  1.1  cgd  * CTB: Console Terminal Block
    268  1.1  cgd  */
    269  1.1  cgd struct ctb {
    270  1.1  cgd 	u_int64_t	ctb_type;		/*   0: always 4 */
    271  1.1  cgd 	u_int64_t	ctb_unit;		/*   8: */
    272  1.1  cgd 	u_int64_t	ctb_reserved;		/*  16: */
    273  1.1  cgd 	u_int64_t	ctb_len;		/*  24: bytes of info */
    274  1.1  cgd 	u_int64_t	ctb_ipl;		/*  32: console ipl level */
    275  1.1  cgd 	vm_offset_t	ctb_tintr_vec;		/*  40: transmit vec (0x800) */
    276  1.1  cgd 	vm_offset_t	ctb_rintr_vec;		/*  48: receive vec (0x800) */
    277  1.1  cgd 
    278  1.1  cgd #define	CTB_GRAPHICS	   3			/* graphics device */
    279  1.1  cgd #define	CTB_NETWORK	0xC0			/* network device */
    280  1.1  cgd #define	CTB_PRINTERPORT	   2			/* printer port on the SCC */
    281  1.1  cgd 	u_int64_t	ctb_term_type;		/*  56: terminal type */
    282  1.1  cgd 
    283  1.1  cgd 	u_int64_t	ctb_keybd_type;		/*  64: keyboard nationality */
    284  1.1  cgd 	vm_offset_t	ctb_keybd_trans;	/*  72: trans. table addr */
    285  1.1  cgd 	vm_offset_t	ctb_keybd_map;		/*  80: map table addr */
    286  1.1  cgd 	u_int64_t	ctb_keybd_state;	/*  88: keyboard flags */
    287  1.1  cgd 	u_int64_t	ctb_keybd_last;		/*  96: last key entered */
    288  1.1  cgd 	vm_offset_t	ctb_font_us;		/* 104: US font table addr */
    289  1.1  cgd 	vm_offset_t	ctb_font_mcs;		/* 112: MCS font table addr */
    290  1.1  cgd 	u_int64_t	ctb_font_width;		/* 120: font width, height */
    291  1.1  cgd 	u_int64_t	ctb_font_height;	/* 128:		in pixels */
    292  1.1  cgd 	u_int64_t	ctb_mon_width;		/* 136: monitor width, height */
    293  1.1  cgd 	u_int64_t	ctb_mon_height;		/* 144:		in pixels */
    294  1.1  cgd 	u_int64_t	ctb_dpi;		/* 152: monitor dots per inch */
    295  1.1  cgd 	u_int64_t	ctb_planes;		/* 160: # of planes */
    296  1.1  cgd 	u_int64_t	ctb_cur_width;		/* 168: cursor width, height */
    297  1.1  cgd 	u_int64_t	ctb_cur_height;		/* 176:		in pixels */
    298  1.1  cgd 	u_int64_t	ctb_head_cnt;		/* 184: # of heads */
    299  1.1  cgd 	u_int64_t	ctb_opwindow;		/* 192: opwindow on screen */
    300  1.1  cgd 	vm_offset_t	ctb_head_offset;	/* 200: offset to head info */
    301  1.1  cgd 	vm_offset_t	ctb_putchar;		/* 208: output char to TURBO */
    302  1.1  cgd 	u_int64_t	ctb_io_state;		/* 216: I/O flags */
    303  1.1  cgd 	u_int64_t	ctb_listen_state;	/* 224: listener flags */
    304  1.1  cgd 	vm_offset_t	ctb_xaddr;		/* 232: extended info addr */
    305  1.1  cgd 	u_int64_t	ctb_turboslot;		/* 248: TURBOchannel slot # */
    306  1.1  cgd 	u_int64_t	ctb_server_off;		/* 256: offset to server info */
    307  1.1  cgd 	u_int64_t	ctb_line_off;		/* 264: line parameter offset */
    308  1.1  cgd 	u_int8_t	ctb_csd;		/* 272: console specific data */
    309  1.1  cgd };
    310  1.1  cgd 
    311  1.1  cgd /*
    312  1.1  cgd  * CRD: Console Routine Descriptor
    313  1.1  cgd  */
    314  1.1  cgd struct crd {
    315  1.1  cgd 	int64_t	descriptor;
    316  1.1  cgd 	int	(*code)();
    317  1.1  cgd };
    318  1.1  cgd 
    319  1.1  cgd /*
    320  1.1  cgd  * CRB: Console Routine Block
    321  1.1  cgd  */
    322  1.1  cgd struct crb {
    323  1.1  cgd 	struct crd	*crb_v_dispatch;	/*   0: virtual dispatch addr */
    324  1.1  cgd 	vm_offset_t	 crb_p_dispatch;	/*   8: phys dispatch addr */
    325  1.1  cgd 	struct crd	*crb_v_fixup;		/*  10: virtual fixup addr */
    326  1.1  cgd 	vm_offset_t	 crb_p_fixup;		/*  18: phys fixup addr */
    327  1.1  cgd 	u_int64_t	 crb_map_cnt;		/*  20: phys/virt map entries */
    328  1.1  cgd 	u_int64_t	 crb_page_cnt;		/*  28: pages to be mapped */
    329  1.1  cgd };
    330  1.1  cgd 
    331  1.1  cgd /*
    332  1.1  cgd  * MDDT: Memory Data Descriptor Table
    333  1.1  cgd  */
    334  1.1  cgd struct mddt {
    335  1.1  cgd 	int64_t	 	mddt_cksum;		/*   0: 7-N checksum */
    336  1.1  cgd 	vm_offset_t	mddt_physaddr;		/*   8: bank config addr
    337  1.1  cgd 						 * IMPLEMENTATION SPECIFIC
    338  1.1  cgd 						 */
    339  1.1  cgd 	u_int64_t	mddt_cluster_cnt;	/*  10: memory cluster count */
    340  1.1  cgd 	struct {
    341  1.1  cgd 		vm_offset_t	mddt_pfn;	/*   0: starting PFN */
    342  1.1  cgd 		u_int64_t	mddt_pg_cnt;	/*   8: 8KB page count */
    343  1.1  cgd 		u_int64_t	mddt_pg_test;	/*  10: tested page count */
    344  1.1  cgd 		vm_offset_t	mddt_v_bitaddr;	/*  18: bitmap virt addr */
    345  1.1  cgd 		vm_offset_t	mddt_p_bitaddr;	/*  20: bitmap phys addr */
    346  1.1  cgd 		int64_t		mddt_bit_cksum;	/*  28: bitmap checksum */
    347  1.1  cgd 
    348  1.1  cgd #define	MDDT_PALCODE			0x01	/* console and PAL only */
    349  1.1  cgd #define	MDDT_SYSTEM			0x00	/* system software only */
    350  1.1  cgd #define	MDDT_mbz	  0xfffffffffffffffe	/* 1:63 -- must be zero */
    351  1.1  cgd 		int64_t		mddt_usage;	/*  30: bitmap permissions */
    352  1.1  cgd 	} mddt_clusters[1];			/* variable length array */
    353  1.1  cgd };
    354  1.1  cgd #endif /* ASSEMBLER */
    355