rpb.h revision 1.16 1 /* $NetBSD: rpb.h,v 1.16 1998/02/12 02:27:48 cgd Exp $ */
2
3 /*
4 * Copyright (c) 1994, 1995, 1996 Carnegie-Mellon University.
5 * All rights reserved.
6 *
7 * Author: Keith Bostic, Chris G. Demetriou
8 *
9 * Permission to use, copy, modify and distribute this software and
10 * its documentation is hereby granted, provided that both the copyright
11 * notice and this permission notice appear in all copies of the
12 * software, derivative works or modified versions, and any portions
13 * thereof, and that both notices appear in supporting documentation.
14 *
15 * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
16 * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
17 * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
18 *
19 * Carnegie Mellon requests users of this software to return to
20 *
21 * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
22 * School of Computer Science
23 * Carnegie Mellon University
24 * Pittsburgh PA 15213-3890
25 *
26 * any improvements or extensions that they make and grant Carnegie the
27 * rights to redistribute these changes.
28 */
29
30 /*
31 * From DEC 3000 300/400/500/600/700/800/900 System Programmer's Manual,
32 * EK-D3SYS-PM.B01.
33 */
34
35 /*
36 * HWRPB (Hardware Restart Parameter Block).
37 */
38 #define HWRPB_ADDR 0x10000000 /* virtual address, at boot */
39
40 #ifndef ASSEMBLER
41 struct rpb {
42 u_int64_t rpb_phys; /* 0: HWRPB phys. address. */
43 char rpb_magic[8]; /* 8: "HWRPB" (in ASCII) */
44 u_int64_t rpb_version; /* 10 */
45 u_int64_t rpb_size; /* 18: HWRPB size in bytes */
46 u_int64_t rpb_primary_cpu_id; /* 20 */
47 u_int64_t rpb_page_size; /* 28: (8192) */
48 u_int64_t rpb_phys_addr_size; /* 30: (34) */
49 u_int64_t rpb_max_asn; /* 38: (16) */
50 char rpb_ssn[16]; /* 40: only first 10 valid */
51
52 #define ST_ADU 1 /* Alpha Demo. Unit (?) */
53 #define ST_DEC_4000 2 /* "Cobra" (?) */
54 #define ST_DEC_7000 3 /* "Ruby" (?) */
55 #define ST_DEC_3000_500 4 /* "Flamingo" family (TC) */
56 #define ST_DEC_2000_300 6 /* "Jensen" (EISA/ISA) */
57 #define ST_DEC_3000_300 7 /* "Pelican" (TC) */
58 #define ST_AVALON_A12 8 /* XXX Avalon Multicomputer */
59 #define ST_DEC_2100_A500 9 /* "Sable" (?) */
60 #define ST_DEC_APXVME_64 10 /* "AXPvme" (VME?) */
61 #define ST_DEC_AXPPCI_33 11 /* "NoName" (PCI/ISA) */
62 #define ST_DEC_21000 12 /* "TurboLaser" (?) */
63 #define ST_DEC_2100_A50 13 /* "Avanti" (PCI/ISA) */
64 #define ST_DEC_MUSTANG 14 /* "Mustang" (?) */
65 #define ST_DEC_KN20AA 15 /* kn20aa (PCI/EISA) */
66 #define ST_DEC_1000 17 /* "Mikasa" (PCI/ISA?) */
67 #define ST_EB66 19 /* EB66 (PCI/ISA?) */
68 #define ST_EB64P 20 /* EB64+ (PCI/ISA?) */
69 #define ST_DEC_4100 22 /* "Rawhide" (?) */
70 #define ST_DEC_EV45_PBP 23 /* "Lego" (?) */
71 #define ST_DEC_2100A_A500 24 /* "Lynx" (?) */
72 #define ST_EB164 26 /* EB164 (PCI/ISA) */
73 #define ST_DEC_1000A 27 /* "Noritake" (?) */
74 #define ST_DEC_ALPHAVME_224 28 /* "Cortex" (?) */
75
76 u_int64_t rpb_type; /* 50: */
77
78 #define SV_MPCAP 0x00000001 /* multiprocessor capable */
79
80 #define SV_CONSOLE 0x0000001e /* console hardware mask */
81 #define SV_CONSOLE_DETACHED 0x00000002
82 #define SV_CONSOLE_EMBEDDED 0x00000004
83
84 #define SV_POWERFAIL 0x000000e0 /* powerfail mask */
85 #define SV_PF_UNITED 0x00000020
86 #define SV_PF_SEPARATE 0x00000040
87 #define SV_PF_BBACKUP 0x00000060
88 #define SV_PF_ACTION 0x00000100 /* powerfail restart */
89
90 #define SV_GRAPHICS 0x00000200 /* graphic engine present */
91
92 #define SV_ST_MASK 0x0000fc00 /* system type mask */
93 #define SV_ST_RESERVED 0x00000000 /* RESERVED */
94
95 /*
96 * System types for the DEC 3000/500 (Flamingo) Family
97 */
98 #define SV_ST_SANDPIPER 0x00000400 /* Sandpiper; 3000/400 */
99 #define SV_ST_FLAMINGO 0x00000800 /* Flamingo; 3000/500 */
100 #define SV_ST_HOTPINK 0x00000c00 /* "Hot Pink"; 3000/500X */
101 #define SV_ST_FLAMINGOPLUS 0x00001000 /* Flamingo+; 3000/800 */
102 #define SV_ST_ULTRA 0x00001400 /* "Ultra", aka Flamingo+ */
103 #define SV_ST_SANDPLUS 0x00001800 /* Sandpiper+; 3000/600 */
104 #define SV_ST_SANDPIPER45 0x00001c00 /* Sandpiper45; 3000/700 */
105 #define SV_ST_FLAMINGO45 0x00002000 /* Flamingo45; 3000/900 */
106
107 /*
108 * System types for ???
109 */
110 #define SV_ST_SABLE 0x00000400 /* Sable (???) */
111
112 /*
113 * System types for the DEC 3000/300 (Pelican) Family
114 */
115 #define SV_ST_PELICAN 0x00000000 /* Pelican; 3000/300 */
116 #define SV_ST_PELICA 0x00000400 /* Pelica; 3000/300L */
117 #define SV_ST_PELICANPLUS 0x00000800 /* Pelican+; 3000/300X */
118 #define SV_ST_PELICAPLUS 0x00000c00 /* Pelica+; 3000/300LX */
119
120 /*
121 * System types for the AlphaStation Family
122 */
123 #define SV_ST_AVANTI 0x00000000 /* Avanti; 400 4/233 */
124 #define SV_ST_MUSTANG2_4_166 0x00000800 /* Mustang II; 200 4/166 */
125 #define SV_ST_MUSTANG2_4_233 0x00001000 /* Mustang II; 200 4/233 */
126 #define SV_ST_AVANTI_XXX 0x00001400 /* also Avanti; 400 4/233 */
127 #define SV_ST_AVANTI_4_266 0x00002000
128 #define SV_ST_MUSTANG2_4_100 0x00002400 /* Mustang II; 200 4/100 */
129 #define SV_ST_AVANTI_4_233 0x0000a800 /* AlphaStation 255/233 */
130
131 u_int64_t rpb_variation; /* 58 */
132
133 char rpb_revision[8]; /* 60; only first 4 valid */
134 u_int64_t rpb_intr_freq; /* 68; scaled by 4096 */
135 u_int64_t rpb_cc_freq; /* 70: cycle cntr frequency */
136 vm_offset_t rpb_vptb; /* 78: */
137 u_int64_t rpb_reserved_arch; /* 80: */
138 vm_offset_t rpb_tbhint_off; /* 88: */
139 u_int64_t rpb_pcs_cnt; /* 90: */
140 u_int64_t rpb_pcs_size; /* 98; pcs size in bytes */
141 vm_offset_t rpb_pcs_off; /* A0: offset to pcs info */
142 u_int64_t rpb_ctb_cnt; /* A8: console terminal */
143 u_int64_t rpb_ctb_size; /* B0: ctb size in bytes */
144 vm_offset_t rpb_ctb_off; /* B8: offset to ctb */
145 vm_offset_t rpb_crb_off; /* C0: offset to crb */
146 vm_offset_t rpb_memdat_off; /* C8: memory data offset */
147 vm_offset_t rpb_condat_off; /* D0: config data offset */
148 vm_offset_t rpb_fru_off; /* D8: FRU table offset */
149 u_int64_t rpb_save_term; /* E0: terminal save */
150 u_int64_t rpb_save_term_val; /* E8: */
151 u_int64_t rpb_rest_term; /* F0: terminal restore */
152 u_int64_t rpb_rest_term_val; /* F8: */
153 u_int64_t rpb_restart; /* 100: restart */
154 u_int64_t rpb_restart_val; /* 108: */
155 u_int64_t rpb_reserve_os; /* 110: */
156 u_int64_t rpb_reserve_hw; /* 118: */
157 u_int64_t rpb_checksum; /* 120: HWRPB checksum */
158 u_int64_t rpb_rxrdy; /* 128: receive ready */
159 u_int64_t rpb_txrdy; /* 130: transmit ready */
160 vm_offset_t rpb_dsrdb_off; /* 138: HWRPB + DSRDB offset */
161 u_int64_t rpb_tbhint[8]; /* 149: TB hint block */
162 };
163
164 /*
165 * PCS: Per-CPU information.
166 */
167 struct pcs {
168 u_int8_t pcs_hwpcb[128]; /* 0: PAL dependent */
169
170 #define PCS_BIP 0x000001 /* boot in progress */
171 #define PCS_RC 0x000002 /* restart possible */
172 #define PCS_PA 0x000004 /* processor available */
173 #define PCS_PP 0x000008 /* processor present */
174 #define PCS_OH 0x000010 /* user halted */
175 #define PCS_CV 0x000020 /* context valid */
176 #define PCS_PV 0x000040 /* PALcode valid */
177 #define PCS_PMV 0x000080 /* PALcode memory valid */
178 #define PCS_PL 0x000100 /* PALcode loaded */
179
180 #define PCS_HALT_REQ 0xff0000 /* halt request mask */
181 #define PCS_HALT_DEFAULT 0x000000
182 #define PCS_HALT_SAVE_EXIT 0x010000
183 #define PCS_HALT_COLD_BOOT 0x020000
184 #define PCS_HALT_WARM_BOOT 0x030000
185 #define PCS_HALT_STAY_HALTED 0x040000
186 #define PCS_mbz 0xffffffffff000000 /* 24:63 -- must be zero */
187 u_int64_t pcs_flags; /* 80: */
188
189 u_int64_t pcs_pal_memsize; /* 88: PAL memory size */
190 u_int64_t pcs_pal_scrsize; /* 90: PAL scratch size */
191 vm_offset_t pcs_pal_memaddr; /* 98: PAL memory addr */
192 vm_offset_t pcs_pal_scraddr; /* A0: PAL scratch addr */
193 struct {
194 u_int64_t
195 minorrev : 8, /* alphabetic char 'a' - 'z' */
196 majorrev : 8, /* alphabetic char 'a' - 'z' */
197 #define PAL_TYPE_STANDARD 0
198 #define PAL_TYPE_VMS 1
199 #define PAL_TYPE_OSF1 2
200 pal_type : 8, /* PALcode type:
201 * 0 == standard
202 * 1 == OpenVMS
203 * 2 == OSF/1
204 * 3-127 DIGITAL reserv.
205 * 128-255 non-DIGITAL reserv.
206 */
207 sbz1 : 8,
208 compatibility : 16, /* Compatibility revision */
209 proc_cnt : 16; /* Processor count */
210 } pcs_pal_rev; /* A8: */
211 #define pcs_minorrev pcs_pal_rev.minorrev
212 #define pcs_majorrev pcs_pal_rev.majorrev
213 #define pcs_pal_type pcs_pal_rev.pal_type
214 #define pcs_compatibility pcs_pal_rev.compatibility
215 #define pcs_proc_cnt pcs_pal_rev.proc_cnt
216
217 u_int64_t pcs_proc_type; /* B0: processor type */
218
219 #define PCS_PROC_MAJOR 0x00000000ffffffff
220 #define PCS_PROC_MAJORSHIFT 0
221
222 #define PCS_PROC_EV3 1 /* EV3 */
223 #define PCS_PROC_EV4 2 /* EV4: 21064 */
224 #define PCS_PROC_SIMULATION 3 /* Simulation */
225 #define PCS_PROC_LCA4 4 /* LCA4: 2106[68] */
226 #define PCS_PROC_EV5 5 /* EV5: 21164 */
227 #define PCS_PROC_EV45 6 /* EV45: 21064A */
228 #define PCS_PROC_EV56 7 /* EV56: 21164A */
229 #define PCS_PROC_EV6 8 /* EV6: 21264 */
230 #define PCS_PROC_PCA56 9 /* PCA256: 21164PC */
231
232 #define PCS_PROC_MINOR 0xffffffff00000000
233 #define PCS_PROC_MINORSHIFT 32
234
235 /* Minor number interpretation is processor specific. See cpu.c. */
236
237 u_int64_t pcs_proc_var; /* B8: processor variation. */
238
239 #define PCS_VAR_VAXFP 0x0000000000000001 /* VAX FP support */
240 #define PCS_VAR_IEEEFP 0x0000000000000002 /* IEEE FP support */
241 #define PCS_VAR_PE 0x0000000000000004 /* Primary Eligible */
242 #define PCS_VAR_RESERVED 0xfffffffffffffff8 /* Reserved */
243
244 char pcs_proc_revision[8]; /* C0: only first 4 valid */
245 char pcs_proc_sn[16]; /* C8: only first 10 valid */
246 vm_offset_t pcs_machcheck; /* D8: mach chk phys addr. */
247 u_int64_t pcs_machcheck_len; /* E0: length in bytes */
248 vm_offset_t pcs_halt_pcbb; /* E8: phys addr of halt PCB */
249 vm_offset_t pcs_halt_pc; /* F0: halt PC */
250 u_int64_t pcs_halt_ps; /* F8: halt PS */
251 u_int64_t pcs_halt_r25; /* 100: halt argument list */
252 u_int64_t pcs_halt_r26; /* 108: halt return addr list */
253 u_int64_t pcs_halt_r27; /* 110: halt procedure value */
254
255 #define PCS_HALT_RESERVED 0
256 #define PCS_HALT_POWERUP 1
257 #define PCS_HALT_CONSOLE_HALT 2
258 #define PCS_HALT_CONSOLE_CRASH 3
259 #define PCS_HALT_KERNEL_MODE 4
260 #define PCS_HALT_KERNEL_STACK_INVALID 5
261 #define PCS_HALT_DOUBLE_ERROR_ABORT 6
262 #define PCS_HALT_SCBB 7
263 #define PCS_HALT_PTBR 8 /* 9-FF: reserved */
264 u_int64_t pcs_halt_reason; /* 118: */
265
266 u_int64_t pcs_reserved_soft; /* 120: preserved software */
267 u_int64_t pcs_buffer[21]; /* 128: console buffers */
268
269 #define PALvar_reserved 0
270 #define PALvar_OpenVMS 1
271 #define PALvar_OSF1 2
272 u_int64_t pcs_palrevisions[16]; /* 1D0: PALcode revisions */
273
274 u_int64_t pcs_reserved_arch[6]; /* 250: reserved arch */
275 };
276
277 /*
278 * CTB: Console Terminal Block
279 */
280 struct ctb {
281 u_int64_t ctb_type; /* 0: always 4 */
282 u_int64_t ctb_unit; /* 8: */
283 u_int64_t ctb_reserved; /* 16: */
284 u_int64_t ctb_len; /* 24: bytes of info */
285 u_int64_t ctb_ipl; /* 32: console ipl level */
286 vm_offset_t ctb_tintr_vec; /* 40: transmit vec (0x800) */
287 vm_offset_t ctb_rintr_vec; /* 48: receive vec (0x800) */
288
289 #define CTB_GRAPHICS 3 /* graphics device */
290 #define CTB_NETWORK 0xC0 /* network device */
291 #define CTB_PRINTERPORT 2 /* printer port on the SCC */
292 u_int64_t ctb_term_type; /* 56: terminal type */
293
294 u_int64_t ctb_keybd_type; /* 64: keyboard nationality */
295 vm_offset_t ctb_keybd_trans; /* 72: trans. table addr */
296 vm_offset_t ctb_keybd_map; /* 80: map table addr */
297 u_int64_t ctb_keybd_state; /* 88: keyboard flags */
298 u_int64_t ctb_keybd_last; /* 96: last key entered */
299 vm_offset_t ctb_font_us; /* 104: US font table addr */
300 vm_offset_t ctb_font_mcs; /* 112: MCS font table addr */
301 u_int64_t ctb_font_width; /* 120: font width, height */
302 u_int64_t ctb_font_height; /* 128: in pixels */
303 u_int64_t ctb_mon_width; /* 136: monitor width, height */
304 u_int64_t ctb_mon_height; /* 144: in pixels */
305 u_int64_t ctb_dpi; /* 152: monitor dots per inch */
306 u_int64_t ctb_planes; /* 160: # of planes */
307 u_int64_t ctb_cur_width; /* 168: cursor width, height */
308 u_int64_t ctb_cur_height; /* 176: in pixels */
309 u_int64_t ctb_head_cnt; /* 184: # of heads */
310 u_int64_t ctb_opwindow; /* 192: opwindow on screen */
311 vm_offset_t ctb_head_offset; /* 200: offset to head info */
312 vm_offset_t ctb_putchar; /* 208: output char to TURBO */
313 u_int64_t ctb_io_state; /* 216: I/O flags */
314 u_int64_t ctb_listen_state; /* 224: listener flags */
315 vm_offset_t ctb_xaddr; /* 232: extended info addr */
316 u_int64_t ctb_turboslot; /* 248: TURBOchannel slot # */
317 u_int64_t ctb_server_off; /* 256: offset to server info */
318 u_int64_t ctb_line_off; /* 264: line parameter offset */
319 u_int8_t ctb_csd; /* 272: console specific data */
320 };
321
322 /*
323 * CRD: Console Routine Descriptor
324 */
325 struct crd {
326 int64_t descriptor;
327 u_int64_t entry_va;
328 };
329
330 /*
331 * CRB: Console Routine Block
332 */
333 struct crb {
334 struct crd *crb_v_dispatch; /* 0: virtual dispatch addr */
335 vm_offset_t crb_p_dispatch; /* 8: phys dispatch addr */
336 struct crd *crb_v_fixup; /* 10: virtual fixup addr */
337 vm_offset_t crb_p_fixup; /* 18: phys fixup addr */
338 u_int64_t crb_map_cnt; /* 20: phys/virt map entries */
339 u_int64_t crb_page_cnt; /* 28: pages to be mapped */
340 };
341
342 /*
343 * MDDT: Memory Data Descriptor Table
344 */
345 struct mddt {
346 int64_t mddt_cksum; /* 0: 7-N checksum */
347 vm_offset_t mddt_physaddr; /* 8: bank config addr
348 * IMPLEMENTATION SPECIFIC
349 */
350 u_int64_t mddt_cluster_cnt; /* 10: memory cluster count */
351 struct mddt_cluster {
352 vm_offset_t mddt_pfn; /* 0: starting PFN */
353 u_int64_t mddt_pg_cnt; /* 8: 8KB page count */
354 u_int64_t mddt_pg_test; /* 10: tested page count */
355 vm_offset_t mddt_v_bitaddr; /* 18: bitmap virt addr */
356 vm_offset_t mddt_p_bitaddr; /* 20: bitmap phys addr */
357 int64_t mddt_bit_cksum; /* 28: bitmap checksum */
358
359 #define MDDT_NONVOLATILE 0x10 /* cluster is non-volatile */
360 #define MDDT_PALCODE 0x01 /* console and PAL only */
361 #define MDDT_SYSTEM 0x00 /* system software only */
362 #define MDDT_mbz 0xfffffffffffffffc /* 2:63 -- must be zero */
363 int64_t mddt_usage; /* 30: bitmap permissions */
364 } mddt_clusters[1]; /* variable length array */
365 };
366 #endif /* ASSEMBLER */
367