Home | History | Annotate | Line # | Download | only in jensenio
      1  1.4     matt /* $NetBSD: jensenioreg.h,v 1.4 2012/02/06 02:14:14 matt Exp $ */
      2  1.1  thorpej 
      3  1.1  thorpej /*-
      4  1.1  thorpej  * Copyright (c) 1999 The NetBSD Foundation, Inc.
      5  1.1  thorpej  * All rights reserved.
      6  1.1  thorpej  *
      7  1.1  thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  thorpej  * by Jason R. Thorpe.
      9  1.1  thorpej  *
     10  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     11  1.1  thorpej  * modification, are permitted provided that the following conditions
     12  1.1  thorpej  * are met:
     13  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     14  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     15  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     18  1.1  thorpej  *
     19  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.1  thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     30  1.1  thorpej  */
     31  1.1  thorpej 
     32  1.1  thorpej /*
     33  1.1  thorpej  * System register description for the DECpc AXP 150 ("Jensen").
     34  1.1  thorpej  */
     35  1.1  thorpej 
     36  1.4     matt #define	REGVAL(r)	(*(volatile uint64_t *)ALPHA_PHYS_TO_K0SEG(r))
     37  1.1  thorpej 
     38  1.1  thorpej /*
     39  1.1  thorpej  * EISA Interrupt Acknowledge:			1.0000.0000
     40  1.1  thorpej  */
     41  1.1  thorpej #define	JENSEN_EISA_INTA	0x100000000UL
     42  1.1  thorpej 
     43  1.1  thorpej 
     44  1.1  thorpej /*
     45  1.1  thorpej  * FEPROM 0 (256K):				1.8000.0000
     46  1.1  thorpej  */
     47  1.1  thorpej #define	JENSEN_FEPROM0		0x180000000UL
     48  1.1  thorpej 
     49  1.1  thorpej 
     50  1.1  thorpej /*
     51  1.1  thorpej  * FEPROM 1 (1M):				1.a000.0000
     52  1.1  thorpej  */
     53  1.1  thorpej #define	JENSEN_FEPROM1		0x1a0000000UL
     54  1.1  thorpej 
     55  1.1  thorpej 
     56  1.1  thorpej /*
     57  1.1  thorpej  * VLSI VL82C106 junk I/O chip:			1.C000.0000
     58  1.1  thorpej  */
     59  1.1  thorpej #define	JENSEN_VL82C106		0x1c0000000UL
     60  1.1  thorpej 
     61  1.1  thorpej 
     62  1.1  thorpej /*
     63  1.1  thorpej  * Host Address Extension Register:		1.D000.0000
     64  1.1  thorpej  *
     65  1.1  thorpej  *	8-bit register that contains the upper bigs of address
     66  1.1  thorpej  *	destined for the EISA bus.
     67  1.1  thorpej  */
     68  1.1  thorpej #define	JENSEN_HAE		0x1d0000000UL
     69  1.1  thorpej #define	HAE_MASK		0x7		/* EISA <31:25> */
     70  1.1  thorpej #define	HAE_SHIFT		25
     71  1.1  thorpej 
     72  1.1  thorpej 
     73  1.1  thorpej /*
     74  1.1  thorpej  * System Control Register:			1.E000.0000
     75  1.1  thorpej  *
     76  1.1  thorpej  *	8-bit register that contains memory configuration information
     77  1.1  thorpej  *	and the LED display code bits.
     78  1.1  thorpej  *
     79  1.1  thorpej  *	Memory configuration:
     80  1.1  thorpej  *
     81  1.1  thorpej  *		0		4M x 36 SIMMs
     82  1.1  thorpej  *		1		4M x 36 x 2 SIMMs
     83  1.1  thorpej  *		2		16M x 36 SIMMs
     84  1.1  thorpej  *		3		16M x 36 x 2 SIMMs
     85  1.1  thorpej  */
     86  1.1  thorpej #define	JENSEN_SYSCTL		0x1e0000000UL
     87  1.1  thorpej #define	SYSCTL_LEDMASK		0x0f		/* LED codes */
     88  1.1  thorpej #define	SYSCTL_BANK0_CFG	0x30		/* Bank 0 config */
     89  1.1  thorpej #define	SYSCTL_BANK0_CFG_SHIFT	4
     90  1.1  thorpej #define	SYSCTL_BANK1_CFG	0xc0		/* Bank 1 config */
     91  1.1  thorpej #define	SYSCTL_BANK1_CFG_SHIFT	6
     92  1.1  thorpej 
     93  1.1  thorpej 
     94  1.1  thorpej /*
     95  1.1  thorpej  * Spare Register:				1.f000.0000
     96  1.1  thorpej  */
     97  1.1  thorpej #define	JENSEN_SPARE		0x1f0000000UL
     98  1.1  thorpej 
     99  1.1  thorpej 
    100  1.1  thorpej /*
    101  1.1  thorpej  * EISA Memory Space:				2.0000.0000
    102  1.1  thorpej  */
    103  1.1  thorpej #define	JENSEN_EISA_MEM		0x200000000UL
    104  1.1  thorpej 
    105  1.1  thorpej 
    106  1.1  thorpej /*
    107  1.1  thorpej  * EISA I/O Space:				3.0000.0000
    108  1.1  thorpej  */
    109  1.1  thorpej #define	JENSEN_EISA_IO		0x300000000UL
    110