cia.c revision 1.44 1 1.44 ross /* $NetBSD: cia.c,v 1.44 1998/06/24 01:32:06 ross Exp $ */
2 1.42 thorpej
3 1.42 thorpej /*-
4 1.42 thorpej * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.42 thorpej * All rights reserved.
6 1.42 thorpej *
7 1.42 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.42 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.42 thorpej * NASA Ames Research Center.
10 1.42 thorpej *
11 1.42 thorpej * Redistribution and use in source and binary forms, with or without
12 1.42 thorpej * modification, are permitted provided that the following conditions
13 1.42 thorpej * are met:
14 1.42 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.42 thorpej * notice, this list of conditions and the following disclaimer.
16 1.42 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.42 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.42 thorpej * documentation and/or other materials provided with the distribution.
19 1.42 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.42 thorpej * must display the following acknowledgement:
21 1.42 thorpej * This product includes software developed by the NetBSD
22 1.42 thorpej * Foundation, Inc. and its contributors.
23 1.42 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.42 thorpej * contributors may be used to endorse or promote products derived
25 1.42 thorpej * from this software without specific prior written permission.
26 1.42 thorpej *
27 1.42 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.42 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.42 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.42 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.42 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.42 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.42 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.42 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.42 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.42 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.42 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.42 thorpej */
39 1.1 cgd
40 1.1 cgd /*
41 1.4 cgd * Copyright (c) 1995, 1996 Carnegie-Mellon University.
42 1.1 cgd * All rights reserved.
43 1.1 cgd *
44 1.1 cgd * Author: Chris G. Demetriou
45 1.1 cgd *
46 1.1 cgd * Permission to use, copy, modify and distribute this software and
47 1.1 cgd * its documentation is hereby granted, provided that both the copyright
48 1.1 cgd * notice and this permission notice appear in all copies of the
49 1.1 cgd * software, derivative works or modified versions, and any portions
50 1.1 cgd * thereof, and that both notices appear in supporting documentation.
51 1.1 cgd *
52 1.1 cgd * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
53 1.1 cgd * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
54 1.1 cgd * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
55 1.1 cgd *
56 1.1 cgd * Carnegie Mellon requests users of this software to return to
57 1.1 cgd *
58 1.1 cgd * Software Distribution Coordinator or Software.Distribution (at) CS.CMU.EDU
59 1.1 cgd * School of Computer Science
60 1.1 cgd * Carnegie Mellon University
61 1.1 cgd * Pittsburgh PA 15213-3890
62 1.1 cgd *
63 1.1 cgd * any improvements or extensions that they make and grant Carnegie the
64 1.1 cgd * rights to redistribute these changes.
65 1.1 cgd */
66 1.18 cgd
67 1.25 thorpej #include "opt_dec_eb164.h"
68 1.25 thorpej #include "opt_dec_kn20aa.h"
69 1.39 thorpej #include "opt_dec_550.h"
70 1.44 ross #include "opt_dec_1000a.h"
71 1.25 thorpej
72 1.19 cgd #include <sys/cdefs.h> /* RCS ID & Copyright macro defns */
73 1.19 cgd
74 1.44 ross __KERNEL_RCSID(0, "$NetBSD: cia.c,v 1.44 1998/06/24 01:32:06 ross Exp $");
75 1.1 cgd
76 1.1 cgd #include <sys/param.h>
77 1.1 cgd #include <sys/systm.h>
78 1.1 cgd #include <sys/kernel.h>
79 1.1 cgd #include <sys/malloc.h>
80 1.1 cgd #include <sys/device.h>
81 1.1 cgd #include <vm/vm.h>
82 1.1 cgd
83 1.1 cgd #include <machine/autoconf.h>
84 1.1 cgd #include <machine/rpb.h>
85 1.1 cgd
86 1.1 cgd #include <dev/isa/isareg.h>
87 1.1 cgd #include <dev/isa/isavar.h>
88 1.1 cgd
89 1.1 cgd #include <dev/pci/pcireg.h>
90 1.1 cgd #include <dev/pci/pcivar.h>
91 1.1 cgd #include <alpha/pci/ciareg.h>
92 1.1 cgd #include <alpha/pci/ciavar.h>
93 1.17 cgd #ifdef DEC_KN20AA
94 1.1 cgd #include <alpha/pci/pci_kn20aa.h>
95 1.1 cgd #endif
96 1.17 cgd #ifdef DEC_EB164
97 1.13 cgd #include <alpha/pci/pci_eb164.h>
98 1.13 cgd #endif
99 1.39 thorpej #ifdef DEC_550
100 1.39 thorpej #include <alpha/pci/pci_550.h>
101 1.39 thorpej #endif
102 1.44 ross #ifdef DEC_1000A
103 1.44 ross #include <alpha/pci/pci_1000a.h>
104 1.44 ross #endif
105 1.1 cgd
106 1.15 cgd int ciamatch __P((struct device *, struct cfdata *, void *));
107 1.1 cgd void ciaattach __P((struct device *, struct device *, void *));
108 1.1 cgd
109 1.5 cgd struct cfattach cia_ca = {
110 1.5 cgd sizeof(struct cia_softc), ciamatch, ciaattach,
111 1.5 cgd };
112 1.5 cgd
113 1.29 thorpej extern struct cfdriver cia_cd;
114 1.1 cgd
115 1.9 cgd static int ciaprint __P((void *, const char *pnp));
116 1.1 cgd
117 1.1 cgd /* There can be only one. */
118 1.1 cgd int ciafound;
119 1.1 cgd struct cia_config cia_configuration;
120 1.1 cgd
121 1.37 thorpej /*
122 1.37 thorpej * This determines if we attempt to use BWX for PCI bus and config space
123 1.37 thorpej * access. Some systems, notably with Pyxis, don't fare so well unless
124 1.37 thorpej * BWX is used.
125 1.37 thorpej */
126 1.37 thorpej #ifndef CIA_USE_BWX
127 1.37 thorpej #define CIA_USE_BWX 1
128 1.37 thorpej #endif
129 1.37 thorpej
130 1.37 thorpej int cia_use_bwx = CIA_USE_BWX;
131 1.37 thorpej
132 1.1 cgd int
133 1.1 cgd ciamatch(parent, match, aux)
134 1.1 cgd struct device *parent;
135 1.15 cgd struct cfdata *match;
136 1.15 cgd void *aux;
137 1.1 cgd {
138 1.35 thorpej struct mainbus_attach_args *ma = aux;
139 1.1 cgd
140 1.1 cgd /* Make sure that we're looking for a CIA. */
141 1.35 thorpej if (strcmp(ma->ma_name, cia_cd.cd_name) != 0)
142 1.1 cgd return (0);
143 1.1 cgd
144 1.1 cgd if (ciafound)
145 1.1 cgd return (0);
146 1.1 cgd
147 1.1 cgd return (1);
148 1.1 cgd }
149 1.1 cgd
150 1.1 cgd /*
151 1.1 cgd * Set up the chipset's function pointers.
152 1.1 cgd */
153 1.1 cgd void
154 1.14 cgd cia_init(ccp, mallocsafe)
155 1.1 cgd struct cia_config *ccp;
156 1.14 cgd int mallocsafe;
157 1.1 cgd {
158 1.1 cgd
159 1.6 cgd ccp->cc_hae_mem = REGVAL(CIA_CSR_HAE_MEM);
160 1.6 cgd ccp->cc_hae_io = REGVAL(CIA_CSR_HAE_IO);
161 1.36 thorpej ccp->cc_rev = REGVAL(CIA_CSR_REV) & REV_MASK;
162 1.36 thorpej
163 1.36 thorpej /*
164 1.36 thorpej * Determine if we have a Pyxis. Only two systypes can
165 1.36 thorpej * have this: the EB164 systype (AlphaPC164LX and AlphaPC164SX)
166 1.36 thorpej * and the DEC_550 systype (Miata).
167 1.36 thorpej */
168 1.36 thorpej if ((hwrpb->rpb_type == ST_EB164 &&
169 1.36 thorpej (hwrpb->rpb_variation & SV_ST_MASK) >= SV_ST_ALPHAPC164LX_400) ||
170 1.36 thorpej hwrpb->rpb_type == ST_DEC_550)
171 1.36 thorpej ccp->cc_flags |= CCF_ISPYXIS;
172 1.27 thorpej
173 1.27 thorpej /*
174 1.40 thorpej * ALCOR/ALCOR2 Revisions >= 2 and Pyxis have the CNFG register.
175 1.27 thorpej */
176 1.40 thorpej if (ccp->cc_rev >= 2 || (ccp->cc_flags & CCF_ISPYXIS) != 0)
177 1.27 thorpej ccp->cc_cnfg = REGVAL(CIA_CSR_CNFG);
178 1.27 thorpej else
179 1.27 thorpej ccp->cc_cnfg = 0;
180 1.12 cgd
181 1.37 thorpej /*
182 1.37 thorpej * Use BWX iff:
183 1.37 thorpej *
184 1.37 thorpej * - It hasn't been disbled by the user,
185 1.37 thorpej * - it's enabled in CNFG,
186 1.37 thorpej * - we're implementation version ev5,
187 1.37 thorpej * - BWX is enabled in the CPU's capabilities mask (yes,
188 1.37 thorpej * the bit is really cleared if the capability exists...)
189 1.37 thorpej */
190 1.37 thorpej if (cia_use_bwx != 0 &&
191 1.37 thorpej (ccp->cc_cnfg & CNFG_BWEN) != 0 &&
192 1.37 thorpej alpha_implver() == ALPHA_IMPLVER_EV5 &&
193 1.38 thorpej alpha_amask(ALPHA_AMASK_BWX) == 0) {
194 1.38 thorpej u_int32_t ctrl;
195 1.38 thorpej
196 1.37 thorpej ccp->cc_flags |= CCF_USEBWX;
197 1.38 thorpej
198 1.38 thorpej /*
199 1.38 thorpej * For whatever reason, the firmware seems to enable PCI
200 1.38 thorpej * loopback mode if it also enables BWX. Make sure it's
201 1.38 thorpej * enabled if we have an old, buggy firmware rev.
202 1.38 thorpej */
203 1.38 thorpej alpha_mb();
204 1.38 thorpej ctrl = REGVAL(CIA_CSR_CTRL);
205 1.38 thorpej if ((ctrl & CTRL_PCI_LOOP_EN) == 0) {
206 1.38 thorpej REGVAL(CIA_CSR_CTRL) = ctrl | CTRL_PCI_LOOP_EN;
207 1.38 thorpej alpha_mb();
208 1.38 thorpej }
209 1.38 thorpej }
210 1.37 thorpej
211 1.14 cgd if (!ccp->cc_initted) {
212 1.14 cgd /* don't do these twice since they set up extents */
213 1.37 thorpej if (ccp->cc_flags & CCF_USEBWX) {
214 1.37 thorpej cia_bwx_bus_io_init(&ccp->cc_iot, ccp);
215 1.37 thorpej cia_bwx_bus_mem_init(&ccp->cc_memt, ccp);
216 1.37 thorpej } else {
217 1.37 thorpej cia_swiz_bus_io_init(&ccp->cc_iot, ccp);
218 1.37 thorpej cia_swiz_bus_mem_init(&ccp->cc_memt, ccp);
219 1.37 thorpej }
220 1.14 cgd }
221 1.14 cgd ccp->cc_mallocsafe = mallocsafe;
222 1.14 cgd
223 1.14 cgd cia_pci_init(&ccp->cc_pc, ccp);
224 1.14 cgd
225 1.14 cgd ccp->cc_initted = 1;
226 1.1 cgd }
227 1.1 cgd
228 1.1 cgd void
229 1.1 cgd ciaattach(parent, self, aux)
230 1.1 cgd struct device *parent, *self;
231 1.1 cgd void *aux;
232 1.1 cgd {
233 1.1 cgd struct cia_softc *sc = (struct cia_softc *)self;
234 1.1 cgd struct cia_config *ccp;
235 1.5 cgd struct pcibus_attach_args pba;
236 1.28 thorpej char bits[64];
237 1.43 thorpej const char *name;
238 1.43 thorpej int pass;
239 1.1 cgd
240 1.1 cgd /* note that we've attached the chipset; can't have 2 CIAs. */
241 1.1 cgd ciafound = 1;
242 1.1 cgd
243 1.1 cgd /*
244 1.1 cgd * set up the chipset's info; done once at console init time
245 1.21 thorpej * (maybe), but we must do it here as well to take care of things
246 1.21 thorpej * that need to use memory allocation.
247 1.1 cgd */
248 1.1 cgd ccp = sc->sc_ccp = &cia_configuration;
249 1.14 cgd cia_init(ccp, 1);
250 1.1 cgd
251 1.43 thorpej if (ccp->cc_flags & CCF_ISPYXIS) {
252 1.43 thorpej name = "Pyxis";
253 1.43 thorpej pass = ccp->cc_rev;
254 1.43 thorpej } else {
255 1.43 thorpej name = "ALCOR/ALCOR2";
256 1.43 thorpej pass = ccp->cc_rev + 1;
257 1.43 thorpej }
258 1.43 thorpej
259 1.36 thorpej printf(": DECchip 2117x Core Logic Chipset (%s), pass %d\n",
260 1.43 thorpej name, pass);
261 1.28 thorpej if (ccp->cc_cnfg)
262 1.28 thorpej printf("%s: extended capabilities: %s\n", self->dv_xname,
263 1.28 thorpej bitmask_snprintf(ccp->cc_cnfg, CIA_CSR_CNFG_BITS,
264 1.28 thorpej bits, sizeof(bits)));
265 1.37 thorpej #if 1
266 1.37 thorpej if (ccp->cc_flags & CCF_USEBWX)
267 1.37 thorpej printf("%s: using BWX for PCI config and device access\n",
268 1.37 thorpej self->dv_xname);
269 1.37 thorpej #endif
270 1.41 thorpej
271 1.42 thorpej #ifdef DEC_550
272 1.42 thorpej if (hwrpb->rpb_type == ST_DEC_550 &&
273 1.42 thorpej (hwrpb->rpb_variation & SV_ST_MASK) < SV_ST_MIATA_1_5) {
274 1.41 thorpej /*
275 1.42 thorpej * Miata 1 systems have a bug: DMA cannot cross
276 1.41 thorpej * an 8k boundary! Make sure PCI read prefetching
277 1.41 thorpej * is disabled on these chips. Note that secondary
278 1.41 thorpej * PCI busses don't have this problem, because of
279 1.41 thorpej * the way PPBs handle PCI read requests.
280 1.41 thorpej *
281 1.42 thorpej * In the 21174 Technical Reference Manual, this is
282 1.42 thorpej * actually documented as "Pyxis Pass 1", but apparently
283 1.42 thorpej * there are chips that report themselves as "Pass 1"
284 1.42 thorpej * which do not have the bug! Miatas with the Cypress
285 1.42 thorpej * PCI-ISA bridge (i.e. Miata 1.5 and Miata 2) do not
286 1.42 thorpej * have the bug, so we use this check.
287 1.42 thorpej *
288 1.41 thorpej * XXX We also need to deal with this boundary constraint
289 1.41 thorpej * XXX in the PCI bus 0 (and ISA) DMA tags, but some
290 1.41 thorpej * XXX drivers are going to need to be changed first.
291 1.41 thorpej */
292 1.41 thorpej u_int32_t ctrl;
293 1.41 thorpej
294 1.41 thorpej /* XXX no bets... */
295 1.41 thorpej printf("%s: WARNING: Pyxis pass 1 DMA bug; no bets...\n",
296 1.41 thorpej self->dv_xname);
297 1.41 thorpej
298 1.41 thorpej alpha_mb();
299 1.41 thorpej ctrl = REGVAL(CIA_CSR_CTRL);
300 1.41 thorpej ctrl &= ~(CTRL_RD_TYPE|CTRL_RL_TYPE|CTRL_RM_TYPE);
301 1.41 thorpej REGVAL(CIA_CSR_CTRL) = ctrl;
302 1.41 thorpej alpha_mb();
303 1.41 thorpej }
304 1.42 thorpej #endif /* DEC_550 */
305 1.43 thorpej
306 1.43 thorpej cia_dma_init(ccp);
307 1.1 cgd
308 1.1 cgd switch (hwrpb->rpb_type) {
309 1.17 cgd #ifdef DEC_KN20AA
310 1.1 cgd case ST_DEC_KN20AA:
311 1.5 cgd pci_kn20aa_pickintr(ccp);
312 1.1 cgd #ifdef EVCNT_COUNTERS
313 1.1 cgd evcnt_attach(self, "intr", &kn20aa_intr_evcnt);
314 1.1 cgd #endif
315 1.1 cgd break;
316 1.1 cgd #endif
317 1.13 cgd
318 1.17 cgd #ifdef DEC_EB164
319 1.13 cgd case ST_EB164:
320 1.13 cgd pci_eb164_pickintr(ccp);
321 1.13 cgd #ifdef EVCNT_COUNTERS
322 1.13 cgd evcnt_attach(self, "intr", &eb164_intr_evcnt);
323 1.39 thorpej #endif
324 1.39 thorpej break;
325 1.39 thorpej #endif
326 1.39 thorpej
327 1.39 thorpej #ifdef DEC_550
328 1.39 thorpej case ST_DEC_550:
329 1.39 thorpej pci_550_pickintr(ccp);
330 1.39 thorpej #ifdef EVCNT_COUNTERS
331 1.39 thorpej evcnt_attach(self, "intr", &dec_550_intr_evcnt);
332 1.44 ross #endif
333 1.44 ross break;
334 1.44 ross #endif
335 1.44 ross
336 1.44 ross #ifdef DEC_1000A
337 1.44 ross case ST_DEC_1000A:
338 1.44 ross pci_1000a_pickintr(ccp, &ccp->cc_iot, &ccp->cc_memt,
339 1.44 ross &ccp->cc_pc);
340 1.44 ross #ifdef EVCNT_COUNTERS
341 1.44 ross evcnt_attach(self, "intr", &dec_1000a_intr_evcnt);
342 1.13 cgd #endif
343 1.13 cgd break;
344 1.13 cgd #endif
345 1.13 cgd
346 1.1 cgd default:
347 1.1 cgd panic("ciaattach: shouldn't be here, really...");
348 1.1 cgd }
349 1.1 cgd
350 1.5 cgd pba.pba_busname = "pci";
351 1.23 thorpej pba.pba_iot = &ccp->cc_iot;
352 1.23 thorpej pba.pba_memt = &ccp->cc_memt;
353 1.30 thorpej pba.pba_dmat =
354 1.30 thorpej alphabus_dma_get_tag(&ccp->cc_dmat_direct, ALPHA_BUS_PCI);
355 1.5 cgd pba.pba_pc = &ccp->cc_pc;
356 1.5 cgd pba.pba_bus = 0;
357 1.20 cgd pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
358 1.5 cgd config_found(self, &pba, ciaprint);
359 1.1 cgd }
360 1.1 cgd
361 1.1 cgd static int
362 1.1 cgd ciaprint(aux, pnp)
363 1.1 cgd void *aux;
364 1.9 cgd const char *pnp;
365 1.1 cgd {
366 1.5 cgd register struct pcibus_attach_args *pba = aux;
367 1.1 cgd
368 1.1 cgd /* only PCIs can attach to CIAs; easy. */
369 1.1 cgd if (pnp)
370 1.11 christos printf("%s at %s", pba->pba_busname, pnp);
371 1.11 christos printf(" bus %d", pba->pba_bus);
372 1.1 cgd return (UNCONF);
373 1.1 cgd }
374