Home | History | Annotate | Line # | Download | only in pci
cia.c revision 1.67
      1  1.67       dsl /* $NetBSD: cia.c,v 1.67 2009/03/14 14:45:53 dsl Exp $ */
      2  1.42   thorpej 
      3  1.42   thorpej /*-
      4  1.53   thorpej  * Copyright (c) 1998, 2000 The NetBSD Foundation, Inc.
      5  1.42   thorpej  * All rights reserved.
      6  1.42   thorpej  *
      7  1.42   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.42   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  1.42   thorpej  * NASA Ames Research Center.
     10  1.42   thorpej  *
     11  1.42   thorpej  * Redistribution and use in source and binary forms, with or without
     12  1.42   thorpej  * modification, are permitted provided that the following conditions
     13  1.42   thorpej  * are met:
     14  1.42   thorpej  * 1. Redistributions of source code must retain the above copyright
     15  1.42   thorpej  *    notice, this list of conditions and the following disclaimer.
     16  1.42   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.42   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18  1.42   thorpej  *    documentation and/or other materials provided with the distribution.
     19  1.42   thorpej  *
     20  1.42   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21  1.42   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22  1.42   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23  1.42   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24  1.42   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25  1.42   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26  1.42   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27  1.42   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28  1.42   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29  1.42   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30  1.42   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     31  1.42   thorpej  */
     32   1.1       cgd 
     33   1.1       cgd /*
     34   1.4       cgd  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
     35   1.1       cgd  * All rights reserved.
     36   1.1       cgd  *
     37   1.1       cgd  * Author: Chris G. Demetriou
     38   1.1       cgd  *
     39   1.1       cgd  * Permission to use, copy, modify and distribute this software and
     40   1.1       cgd  * its documentation is hereby granted, provided that both the copyright
     41   1.1       cgd  * notice and this permission notice appear in all copies of the
     42   1.1       cgd  * software, derivative works or modified versions, and any portions
     43   1.1       cgd  * thereof, and that both notices appear in supporting documentation.
     44   1.1       cgd  *
     45   1.1       cgd  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     46   1.1       cgd  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     47   1.1       cgd  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     48   1.1       cgd  *
     49   1.1       cgd  * Carnegie Mellon requests users of this software to return to
     50   1.1       cgd  *
     51   1.1       cgd  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     52   1.1       cgd  *  School of Computer Science
     53   1.1       cgd  *  Carnegie Mellon University
     54   1.1       cgd  *  Pittsburgh PA 15213-3890
     55   1.1       cgd  *
     56   1.1       cgd  * any improvements or extensions that they make and grant Carnegie the
     57   1.1       cgd  * rights to redistribute these changes.
     58   1.1       cgd  */
     59  1.18       cgd 
     60  1.25   thorpej #include "opt_dec_eb164.h"
     61  1.25   thorpej #include "opt_dec_kn20aa.h"
     62  1.39   thorpej #include "opt_dec_550.h"
     63  1.44      ross #include "opt_dec_1000a.h"
     64  1.45      ross #include "opt_dec_1000.h"
     65  1.25   thorpej 
     66  1.19       cgd #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
     67  1.19       cgd 
     68  1.67       dsl __KERNEL_RCSID(0, "$NetBSD: cia.c,v 1.67 2009/03/14 14:45:53 dsl Exp $");
     69   1.1       cgd 
     70   1.1       cgd #include <sys/param.h>
     71   1.1       cgd #include <sys/systm.h>
     72   1.1       cgd #include <sys/kernel.h>
     73   1.1       cgd #include <sys/malloc.h>
     74   1.1       cgd #include <sys/device.h>
     75  1.56       mrg 
     76  1.56       mrg #include <uvm/uvm_extern.h>
     77   1.1       cgd 
     78   1.1       cgd #include <machine/autoconf.h>
     79   1.1       cgd #include <machine/rpb.h>
     80  1.53   thorpej #include <machine/sysarch.h>
     81  1.57      ross #include <machine/alpha.h>
     82   1.1       cgd 
     83   1.1       cgd #include <dev/isa/isareg.h>
     84   1.1       cgd #include <dev/isa/isavar.h>
     85   1.1       cgd 
     86   1.1       cgd #include <dev/pci/pcireg.h>
     87   1.1       cgd #include <dev/pci/pcivar.h>
     88   1.1       cgd #include <alpha/pci/ciareg.h>
     89   1.1       cgd #include <alpha/pci/ciavar.h>
     90  1.45      ross 
     91  1.17       cgd #ifdef DEC_KN20AA
     92   1.1       cgd #include <alpha/pci/pci_kn20aa.h>
     93   1.1       cgd #endif
     94  1.17       cgd #ifdef DEC_EB164
     95  1.13       cgd #include <alpha/pci/pci_eb164.h>
     96  1.13       cgd #endif
     97  1.39   thorpej #ifdef DEC_550
     98  1.39   thorpej #include <alpha/pci/pci_550.h>
     99  1.39   thorpej #endif
    100  1.44      ross #ifdef DEC_1000A
    101  1.44      ross #include <alpha/pci/pci_1000a.h>
    102  1.44      ross #endif
    103  1.45      ross #ifdef DEC_1000
    104  1.45      ross #include <alpha/pci/pci_1000.h>
    105  1.45      ross #endif
    106   1.1       cgd 
    107  1.67       dsl int	ciamatch(struct device *, struct cfdata *, void *);
    108  1.67       dsl void	ciaattach(struct device *, struct device *, void *);
    109   1.1       cgd 
    110  1.60   thorpej CFATTACH_DECL(cia, sizeof(struct cia_softc),
    111  1.60   thorpej     ciamatch, ciaattach, NULL, NULL);
    112   1.5       cgd 
    113  1.29   thorpej extern struct cfdriver cia_cd;
    114   1.1       cgd 
    115  1.67       dsl int	cia_bus_get_window(int, int,
    116  1.67       dsl 	    struct alpha_bus_space_translation *);
    117  1.53   thorpej 
    118   1.1       cgd /* There can be only one. */
    119   1.1       cgd int ciafound;
    120   1.1       cgd struct cia_config cia_configuration;
    121   1.1       cgd 
    122  1.37   thorpej /*
    123  1.37   thorpej  * This determines if we attempt to use BWX for PCI bus and config space
    124  1.37   thorpej  * access.  Some systems, notably with Pyxis, don't fare so well unless
    125  1.37   thorpej  * BWX is used.
    126  1.46   thorpej  *
    127  1.46   thorpej  * EXCEPT!  Some devices have a really hard time if BWX is used (WHY?!).
    128  1.46   thorpej  * So, we decouple the uses for PCI config space and PCI bus space.
    129  1.50   thorpej  *
    130  1.50   thorpej  * FURTHERMORE!  The Pyxis, most notably earlier revs, really don't
    131  1.50   thorpej  * do so well if you don't use BWX for bus access.  So we default to
    132  1.50   thorpej  * forcing BWX on those chips.
    133  1.50   thorpej  *
    134  1.50   thorpej  * Geez.
    135  1.37   thorpej  */
    136  1.46   thorpej 
    137  1.46   thorpej #ifndef CIA_PCI_USE_BWX
    138  1.46   thorpej #define	CIA_PCI_USE_BWX	1
    139  1.46   thorpej #endif
    140  1.46   thorpej 
    141  1.46   thorpej #ifndef	CIA_BUS_USE_BWX
    142  1.46   thorpej #define	CIA_BUS_USE_BWX	0
    143  1.37   thorpej #endif
    144  1.37   thorpej 
    145  1.50   thorpej #ifndef CIA_PYXIS_FORCE_BWX
    146  1.52   thorpej #define	CIA_PYXIS_FORCE_BWX 0
    147  1.50   thorpej #endif
    148  1.50   thorpej 
    149  1.46   thorpej int	cia_pci_use_bwx = CIA_PCI_USE_BWX;
    150  1.46   thorpej int	cia_bus_use_bwx = CIA_BUS_USE_BWX;
    151  1.50   thorpej int	cia_pyxis_force_bwx = CIA_PYXIS_FORCE_BWX;
    152  1.37   thorpej 
    153   1.1       cgd int
    154   1.1       cgd ciamatch(parent, match, aux)
    155   1.1       cgd 	struct device *parent;
    156  1.15       cgd 	struct cfdata *match;
    157  1.15       cgd 	void *aux;
    158   1.1       cgd {
    159  1.35   thorpej 	struct mainbus_attach_args *ma = aux;
    160   1.1       cgd 
    161   1.1       cgd 	/* Make sure that we're looking for a CIA. */
    162  1.35   thorpej 	if (strcmp(ma->ma_name, cia_cd.cd_name) != 0)
    163   1.1       cgd 		return (0);
    164   1.1       cgd 
    165   1.1       cgd 	if (ciafound)
    166   1.1       cgd 		return (0);
    167   1.1       cgd 
    168   1.1       cgd 	return (1);
    169   1.1       cgd }
    170   1.1       cgd 
    171   1.1       cgd /*
    172   1.1       cgd  * Set up the chipset's function pointers.
    173   1.1       cgd  */
    174   1.1       cgd void
    175  1.14       cgd cia_init(ccp, mallocsafe)
    176   1.1       cgd 	struct cia_config *ccp;
    177  1.14       cgd 	int mallocsafe;
    178   1.1       cgd {
    179  1.50   thorpej 	int pci_use_bwx = cia_pci_use_bwx;
    180  1.50   thorpej 	int bus_use_bwx = cia_bus_use_bwx;
    181   1.1       cgd 
    182   1.6       cgd 	ccp->cc_hae_mem = REGVAL(CIA_CSR_HAE_MEM);
    183   1.6       cgd 	ccp->cc_hae_io = REGVAL(CIA_CSR_HAE_IO);
    184  1.36   thorpej 	ccp->cc_rev = REGVAL(CIA_CSR_REV) & REV_MASK;
    185  1.36   thorpej 
    186  1.36   thorpej 	/*
    187  1.36   thorpej 	 * Determine if we have a Pyxis.  Only two systypes can
    188  1.36   thorpej 	 * have this: the EB164 systype (AlphaPC164LX and AlphaPC164SX)
    189  1.36   thorpej 	 * and the DEC_550 systype (Miata).
    190  1.36   thorpej 	 */
    191  1.47       cgd 	if ((cputype == ST_EB164 &&
    192  1.36   thorpej 	     (hwrpb->rpb_variation & SV_ST_MASK) >= SV_ST_ALPHAPC164LX_400) ||
    193  1.50   thorpej 	    cputype == ST_DEC_550) {
    194  1.36   thorpej 		ccp->cc_flags |= CCF_ISPYXIS;
    195  1.50   thorpej 		if (cia_pyxis_force_bwx)
    196  1.50   thorpej 			pci_use_bwx = bus_use_bwx = 1;
    197  1.50   thorpej 	}
    198  1.27   thorpej 
    199  1.27   thorpej 	/*
    200  1.40   thorpej 	 * ALCOR/ALCOR2 Revisions >= 2 and Pyxis have the CNFG register.
    201  1.27   thorpej 	 */
    202  1.40   thorpej 	if (ccp->cc_rev >= 2 || (ccp->cc_flags & CCF_ISPYXIS) != 0)
    203  1.27   thorpej 		ccp->cc_cnfg = REGVAL(CIA_CSR_CNFG);
    204  1.27   thorpej 	else
    205  1.27   thorpej 		ccp->cc_cnfg = 0;
    206  1.12       cgd 
    207  1.37   thorpej 	/*
    208  1.37   thorpej 	 * Use BWX iff:
    209  1.37   thorpej 	 *
    210  1.37   thorpej 	 *	- It hasn't been disbled by the user,
    211  1.37   thorpej 	 *	- it's enabled in CNFG,
    212  1.37   thorpej 	 *	- we're implementation version ev5,
    213  1.57      ross 	 *	- BWX is enabled in the CPU's capabilities mask
    214  1.37   thorpej 	 */
    215  1.50   thorpej 	if ((pci_use_bwx || bus_use_bwx) &&
    216  1.37   thorpej 	    (ccp->cc_cnfg & CNFG_BWEN) != 0 &&
    217  1.55   thorpej 	    (cpu_amask & ALPHA_AMASK_BWX) != 0) {
    218  1.38   thorpej 		u_int32_t ctrl;
    219  1.38   thorpej 
    220  1.50   thorpej 		if (pci_use_bwx)
    221  1.46   thorpej 			ccp->cc_flags |= CCF_PCI_USE_BWX;
    222  1.50   thorpej 		if (bus_use_bwx)
    223  1.46   thorpej 			ccp->cc_flags |= CCF_BUS_USE_BWX;
    224  1.38   thorpej 
    225  1.38   thorpej 		/*
    226  1.38   thorpej 		 * For whatever reason, the firmware seems to enable PCI
    227  1.38   thorpej 		 * loopback mode if it also enables BWX.  Make sure it's
    228  1.38   thorpej 		 * enabled if we have an old, buggy firmware rev.
    229  1.38   thorpej 		 */
    230  1.38   thorpej 		alpha_mb();
    231  1.38   thorpej 		ctrl = REGVAL(CIA_CSR_CTRL);
    232  1.38   thorpej 		if ((ctrl & CTRL_PCI_LOOP_EN) == 0) {
    233  1.38   thorpej 			REGVAL(CIA_CSR_CTRL) = ctrl | CTRL_PCI_LOOP_EN;
    234  1.38   thorpej 			alpha_mb();
    235  1.38   thorpej 		}
    236  1.38   thorpej 	}
    237  1.37   thorpej 
    238  1.14       cgd 	if (!ccp->cc_initted) {
    239  1.14       cgd 		/* don't do these twice since they set up extents */
    240  1.46   thorpej 		if (ccp->cc_flags & CCF_BUS_USE_BWX) {
    241  1.37   thorpej 			cia_bwx_bus_io_init(&ccp->cc_iot, ccp);
    242  1.37   thorpej 			cia_bwx_bus_mem_init(&ccp->cc_memt, ccp);
    243  1.53   thorpej 
    244  1.53   thorpej 			/*
    245  1.53   thorpej 			 * We have one window for both PCI I/O and MEM
    246  1.53   thorpej 			 * in BWX mode.
    247  1.53   thorpej 			 */
    248  1.53   thorpej 			alpha_bus_window_count[ALPHA_BUS_TYPE_PCI_IO] = 1;
    249  1.53   thorpej 			alpha_bus_window_count[ALPHA_BUS_TYPE_PCI_MEM] = 1;
    250  1.37   thorpej 		} else {
    251  1.37   thorpej 			cia_swiz_bus_io_init(&ccp->cc_iot, ccp);
    252  1.37   thorpej 			cia_swiz_bus_mem_init(&ccp->cc_memt, ccp);
    253  1.53   thorpej 
    254  1.53   thorpej 			/*
    255  1.53   thorpej 			 * We have two I/O windows and 4 MEM windows in
    256  1.53   thorpej 			 * SWIZ mode.
    257  1.53   thorpej 			 */
    258  1.53   thorpej 			alpha_bus_window_count[ALPHA_BUS_TYPE_PCI_IO] = 2;
    259  1.53   thorpej 			alpha_bus_window_count[ALPHA_BUS_TYPE_PCI_MEM] = 4;
    260  1.37   thorpej 		}
    261  1.53   thorpej 		alpha_bus_get_window = cia_bus_get_window;
    262  1.14       cgd 	}
    263  1.14       cgd 	ccp->cc_mallocsafe = mallocsafe;
    264  1.14       cgd 
    265  1.14       cgd 	cia_pci_init(&ccp->cc_pc, ccp);
    266  1.53   thorpej 	alpha_pci_chipset = &ccp->cc_pc;
    267  1.14       cgd 
    268  1.14       cgd 	ccp->cc_initted = 1;
    269   1.1       cgd }
    270   1.1       cgd 
    271   1.1       cgd void
    272   1.1       cgd ciaattach(parent, self, aux)
    273   1.1       cgd 	struct device *parent, *self;
    274   1.1       cgd 	void *aux;
    275   1.1       cgd {
    276   1.1       cgd 	struct cia_softc *sc = (struct cia_softc *)self;
    277   1.1       cgd 	struct cia_config *ccp;
    278   1.5       cgd 	struct pcibus_attach_args pba;
    279  1.28   thorpej 	char bits[64];
    280  1.43   thorpej 	const char *name;
    281  1.43   thorpej 	int pass;
    282   1.1       cgd 
    283   1.1       cgd 	/* note that we've attached the chipset; can't have 2 CIAs. */
    284   1.1       cgd 	ciafound = 1;
    285   1.1       cgd 
    286   1.1       cgd 	/*
    287   1.1       cgd 	 * set up the chipset's info; done once at console init time
    288  1.21   thorpej 	 * (maybe), but we must do it here as well to take care of things
    289  1.21   thorpej 	 * that need to use memory allocation.
    290   1.1       cgd 	 */
    291   1.1       cgd 	ccp = sc->sc_ccp = &cia_configuration;
    292  1.14       cgd 	cia_init(ccp, 1);
    293   1.1       cgd 
    294  1.43   thorpej 	if (ccp->cc_flags & CCF_ISPYXIS) {
    295  1.43   thorpej 		name = "Pyxis";
    296  1.43   thorpej 		pass = ccp->cc_rev;
    297  1.43   thorpej 	} else {
    298  1.43   thorpej 		name = "ALCOR/ALCOR2";
    299  1.43   thorpej 		pass = ccp->cc_rev + 1;
    300  1.43   thorpej 	}
    301  1.43   thorpej 
    302  1.36   thorpej 	printf(": DECchip 2117x Core Logic Chipset (%s), pass %d\n",
    303  1.43   thorpej 	    name, pass);
    304  1.66  christos 	if (ccp->cc_cnfg) {
    305  1.66  christos 		snprintb(bits, sizeof(bits), CIA_CSR_CNFG_BITS, ccp->cc_cnfg);
    306  1.66  christos 		printf("%s: extended capabilities: %s\n", self->dv_xname, bits);
    307  1.66  christos 	}
    308  1.46   thorpej 
    309  1.46   thorpej 	switch (ccp->cc_flags & (CCF_PCI_USE_BWX|CCF_BUS_USE_BWX)) {
    310  1.46   thorpej 	case CCF_PCI_USE_BWX|CCF_BUS_USE_BWX:
    311  1.46   thorpej 		name = "PCI config and bus";
    312  1.46   thorpej 		break;
    313  1.46   thorpej 	case CCF_PCI_USE_BWX:
    314  1.46   thorpej 		name = "PCI config";
    315  1.46   thorpej 		break;
    316  1.46   thorpej 	case CCF_BUS_USE_BWX:
    317  1.46   thorpej 		name = "bus";
    318  1.46   thorpej 		break;
    319  1.46   thorpej 	default:
    320  1.46   thorpej 		name = NULL;
    321  1.46   thorpej 		break;
    322  1.46   thorpej 	}
    323  1.46   thorpej 	if (name != NULL)
    324  1.46   thorpej 		printf("%s: using BWX for %s access\n", self->dv_xname, name);
    325  1.41   thorpej 
    326  1.42   thorpej #ifdef DEC_550
    327  1.47       cgd 	if (cputype == ST_DEC_550 &&
    328  1.42   thorpej 	    (hwrpb->rpb_variation & SV_ST_MASK) < SV_ST_MIATA_1_5) {
    329  1.41   thorpej 		/*
    330  1.42   thorpej 		 * Miata 1 systems have a bug: DMA cannot cross
    331  1.41   thorpej 		 * an 8k boundary!  Make sure PCI read prefetching
    332  1.41   thorpej 		 * is disabled on these chips.  Note that secondary
    333  1.41   thorpej 		 * PCI busses don't have this problem, because of
    334  1.41   thorpej 		 * the way PPBs handle PCI read requests.
    335  1.41   thorpej 		 *
    336  1.42   thorpej 		 * In the 21174 Technical Reference Manual, this is
    337  1.42   thorpej 		 * actually documented as "Pyxis Pass 1", but apparently
    338  1.42   thorpej 		 * there are chips that report themselves as "Pass 1"
    339  1.42   thorpej 		 * which do not have the bug!  Miatas with the Cypress
    340  1.42   thorpej 		 * PCI-ISA bridge (i.e. Miata 1.5 and Miata 2) do not
    341  1.42   thorpej 		 * have the bug, so we use this check.
    342  1.42   thorpej 		 *
    343  1.51   thorpej 		 * NOTE: This bug is actually worked around in cia_dma.c,
    344  1.51   thorpej 		 * when direct-mapped DMA maps are created.
    345  1.51   thorpej 		 *
    346  1.51   thorpej 		 * XXX WE NEED TO THINK ABOUT HOW TO HANDLE THIS FOR
    347  1.51   thorpej 		 * XXX SGMAP DMA MAPPINGS!
    348  1.41   thorpej 		 */
    349  1.41   thorpej 		u_int32_t ctrl;
    350  1.41   thorpej 
    351  1.41   thorpej 		/* XXX no bets... */
    352  1.41   thorpej 		printf("%s: WARNING: Pyxis pass 1 DMA bug; no bets...\n",
    353  1.41   thorpej 		    self->dv_xname);
    354  1.41   thorpej 
    355  1.49   thorpej 		ccp->cc_flags |= CCF_PYXISBUG;
    356  1.49   thorpej 
    357  1.41   thorpej 		alpha_mb();
    358  1.41   thorpej 		ctrl = REGVAL(CIA_CSR_CTRL);
    359  1.41   thorpej 		ctrl &= ~(CTRL_RD_TYPE|CTRL_RL_TYPE|CTRL_RM_TYPE);
    360  1.41   thorpej 		REGVAL(CIA_CSR_CTRL) = ctrl;
    361  1.41   thorpej 		alpha_mb();
    362  1.41   thorpej 	}
    363  1.42   thorpej #endif /* DEC_550 */
    364  1.43   thorpej 
    365  1.43   thorpej 	cia_dma_init(ccp);
    366   1.1       cgd 
    367  1.47       cgd 	switch (cputype) {
    368  1.17       cgd #ifdef DEC_KN20AA
    369   1.1       cgd 	case ST_DEC_KN20AA:
    370   1.5       cgd 		pci_kn20aa_pickintr(ccp);
    371   1.1       cgd 		break;
    372   1.1       cgd #endif
    373  1.13       cgd 
    374  1.17       cgd #ifdef DEC_EB164
    375  1.13       cgd 	case ST_EB164:
    376  1.13       cgd 		pci_eb164_pickintr(ccp);
    377  1.39   thorpej 		break;
    378  1.39   thorpej #endif
    379  1.39   thorpej 
    380  1.39   thorpej #ifdef DEC_550
    381  1.39   thorpej 	case ST_DEC_550:
    382  1.39   thorpej 		pci_550_pickintr(ccp);
    383  1.44      ross 		break;
    384  1.44      ross #endif
    385  1.44      ross 
    386  1.44      ross #ifdef DEC_1000A
    387  1.44      ross 	case ST_DEC_1000A:
    388  1.44      ross 		pci_1000a_pickintr(ccp, &ccp->cc_iot, &ccp->cc_memt,
    389  1.44      ross 			&ccp->cc_pc);
    390  1.45      ross 		break;
    391  1.13       cgd #endif
    392  1.45      ross 
    393  1.45      ross #ifdef DEC_1000
    394  1.45      ross 	case ST_DEC_1000:
    395  1.45      ross 		pci_1000_pickintr(ccp, &ccp->cc_iot, &ccp->cc_memt,
    396  1.45      ross 			&ccp->cc_pc);
    397  1.13       cgd 		break;
    398  1.13       cgd #endif
    399  1.13       cgd 
    400   1.1       cgd 	default:
    401   1.1       cgd 		panic("ciaattach: shouldn't be here, really...");
    402   1.1       cgd 	}
    403   1.1       cgd 
    404  1.23   thorpej 	pba.pba_iot = &ccp->cc_iot;
    405  1.23   thorpej 	pba.pba_memt = &ccp->cc_memt;
    406  1.30   thorpej 	pba.pba_dmat =
    407  1.30   thorpej 	    alphabus_dma_get_tag(&ccp->cc_dmat_direct, ALPHA_BUS_PCI);
    408  1.62      fvdl 	pba.pba_dmat64 = NULL;
    409   1.5       cgd 	pba.pba_pc = &ccp->cc_pc;
    410   1.5       cgd 	pba.pba_bus = 0;
    411  1.58   thorpej 	pba.pba_bridgetag = NULL;
    412  1.49   thorpej 	pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
    413  1.49   thorpej 	if ((ccp->cc_flags & CCF_PYXISBUG) == 0)
    414  1.49   thorpej 		pba.pba_flags |= PCI_FLAGS_MRL_OKAY | PCI_FLAGS_MRM_OKAY |
    415  1.49   thorpej 		    PCI_FLAGS_MWI_OKAY;
    416  1.63  drochner 	config_found_ia(self, "pcibus", &pba, pcibusprint);
    417  1.53   thorpej }
    418  1.53   thorpej 
    419  1.53   thorpej int
    420  1.53   thorpej cia_bus_get_window(type, window, abst)
    421  1.53   thorpej 	int type, window;
    422  1.53   thorpej 	struct alpha_bus_space_translation *abst;
    423  1.53   thorpej {
    424  1.53   thorpej 	struct cia_config *ccp = &cia_configuration;
    425  1.53   thorpej 	bus_space_tag_t st;
    426  1.53   thorpej 
    427  1.53   thorpej 	switch (type) {
    428  1.53   thorpej 	case ALPHA_BUS_TYPE_PCI_IO:
    429  1.53   thorpej 		st = &ccp->cc_iot;
    430  1.53   thorpej 		break;
    431  1.53   thorpej 
    432  1.53   thorpej 	case ALPHA_BUS_TYPE_PCI_MEM:
    433  1.53   thorpej 		st = &ccp->cc_memt;
    434  1.53   thorpej 		break;
    435  1.53   thorpej 
    436  1.53   thorpej 	default:
    437  1.53   thorpej 		panic("cia_bus_get_window");
    438  1.53   thorpej 	}
    439  1.53   thorpej 
    440  1.53   thorpej 	return (alpha_bus_space_get_window(st, window, abst));
    441  1.54   thorpej }
    442  1.54   thorpej 
    443  1.54   thorpej void
    444  1.54   thorpej cia_pyxis_intr_enable(irq, onoff)
    445  1.54   thorpej 	int irq, onoff;
    446  1.54   thorpej {
    447  1.54   thorpej 	u_int64_t imask;
    448  1.54   thorpej 	int s;
    449  1.54   thorpej 
    450  1.54   thorpej #if 0
    451  1.54   thorpej 	printf("cia_pyxis_intr_enable: %s %d\n",
    452  1.54   thorpej 	    onoff ? "enabling" : "disabling", irq);
    453  1.54   thorpej #endif
    454  1.54   thorpej 
    455  1.54   thorpej 	s = splhigh();
    456  1.54   thorpej 	alpha_mb();
    457  1.54   thorpej 	imask = REGVAL64(PYXIS_INT_MASK);
    458  1.54   thorpej 	if (onoff)
    459  1.54   thorpej 		imask |= (1UL << irq);
    460  1.54   thorpej 	else
    461  1.54   thorpej 		imask &= ~(1UL << irq);
    462  1.54   thorpej 	REGVAL64(PYXIS_INT_MASK) = imask;
    463  1.54   thorpej 	alpha_mb();
    464  1.54   thorpej 	splx(s);
    465   1.1       cgd }
    466