Home | History | Annotate | Line # | Download | only in pci
cia_swiz_bus_io.c revision 1.8
      1 /* $NetBSD: cia_swiz_bus_io.c,v 1.8 1997/04/07 06:36:46 cgd Exp $ */
      2 
      3 /*
      4  * Copyright (c) 1996 Carnegie-Mellon University.
      5  * All rights reserved.
      6  *
      7  * Author: Chris G. Demetriou
      8  *
      9  * Permission to use, copy, modify and distribute this software and
     10  * its documentation is hereby granted, provided that both the copyright
     11  * notice and this permission notice appear in all copies of the
     12  * software, derivative works or modified versions, and any portions
     13  * thereof, and that both notices appear in supporting documentation.
     14  *
     15  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
     16  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
     17  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
     18  *
     19  * Carnegie Mellon requests users of this software to return to
     20  *
     21  *  Software Distribution Coordinator  or  Software.Distribution (at) CS.CMU.EDU
     22  *  School of Computer Science
     23  *  Carnegie Mellon University
     24  *  Pittsburgh PA 15213-3890
     25  *
     26  * any improvements or extensions that they make and grant Carnegie the
     27  * rights to redistribute these changes.
     28  */
     29 
     30 #include <machine/options.h>		/* Pull in config options headers */
     31 
     32 #include <sys/param.h>
     33 #include <sys/systm.h>
     34 #include <sys/malloc.h>
     35 #include <sys/syslog.h>
     36 #include <sys/device.h>
     37 #include <vm/vm.h>
     38 
     39 #include <machine/bus.h>
     40 
     41 #include <alpha/pci/ciareg.h>
     42 #include <alpha/pci/ciavar.h>
     43 
     44 #define	CHIP		cia
     45 
     46 #define	CHIP_EX_MALLOC_SAFE(v)	(((struct cia_config *)(v))->cc_mallocsafe)
     47 #define	CHIP_IO_EXTENT(v)	(((struct cia_config *)(v))->cc_io_ex)
     48 
     49 /* IO region 1 */
     50 #define CHIP_IO_W1_BUS_START(v)						\
     51 	    HAE_IO_REG1_START(((struct cia_config *)(v))->cc_hae_io)
     52 #define CHIP_IO_W1_BUS_END(v)						\
     53 	    (CHIP_IO_W1_BUS_START(v) + HAE_IO_REG1_MASK)
     54 #define CHIP_IO_W1_SYS_START(v)						\
     55 	    CIA_PCI_SIO1
     56 #define CHIP_IO_W1_SYS_END(v)						\
     57 	    (CIA_PCI_SIO1 + ((HAE_IO_REG1_MASK + 1) << 5) - 1)
     58 
     59 /* IO region 2 */
     60 #define CHIP_IO_W2_BUS_START(v)						\
     61 	    HAE_IO_REG2_START(((struct cia_config *)(v))->cc_hae_io)
     62 #define CHIP_IO_W2_BUS_END(v)						\
     63 	    (CHIP_IO_W2_BUS_START(v) + HAE_IO_REG2_MASK)
     64 #define CHIP_IO_W2_SYS_START(v)						\
     65 	    CIA_PCI_SIO2
     66 #define CHIP_IO_W2_SYS_END(v)						\
     67 	    (CIA_PCI_SIO2 + ((HAE_IO_REG2_MASK + 1) << 5) - 1)
     68 
     69 #include "pcs_bus_io_common.c"
     70