cia_swiz_bus_mem.c revision 1.4
1/* $NetBSD: cia_swiz_bus_mem.c,v 1.4 1996/06/11 21:25:30 cgd Exp $ */ 2 3/* 4 * Copyright (c) 1996 Carnegie-Mellon University. 5 * All rights reserved. 6 * 7 * Author: Chris G. Demetriou 8 * 9 * Permission to use, copy, modify and distribute this software and 10 * its documentation is hereby granted, provided that both the copyright 11 * notice and this permission notice appear in all copies of the 12 * software, derivative works or modified versions, and any portions 13 * thereof, and that both notices appear in supporting documentation. 14 * 15 * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS" 16 * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND 17 * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE. 18 * 19 * Carnegie Mellon requests users of this software to return to 20 * 21 * Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU 22 * School of Computer Science 23 * Carnegie Mellon University 24 * Pittsburgh PA 15213-3890 25 * 26 * any improvements or extensions that they make and grant Carnegie the 27 * rights to redistribute these changes. 28 */ 29 30#include <sys/param.h> 31#include <sys/malloc.h> 32#include <sys/syslog.h> 33#include <sys/device.h> 34#include <vm/vm.h> 35 36#include <machine/bus.h> 37 38#include <alpha/pci/ciareg.h> 39#include <alpha/pci/ciavar.h> 40 41#define CHIP cia 42 43/* Dense region 1 */ 44#define CHIP_D_MEM_W1_START(v) 0x00000000 45#define CHIP_D_MEM_W1_END(v) 0xffffffff 46#define CHIP_D_MEM_W1_BASE(v) CIA_PCI_DENSE 47#define CHIP_D_MEM_W1_MASK(v) 0xffffffff 48 49/* Sparse region 1 */ 50#define CHIP_S_MEM_W1_START(v) \ 51 HAE_MEM_REG1_START(((struct cia_config *)(v))->cc_hae_mem) 52#define CHIP_S_MEM_W1_END(v) \ 53 (CHIP_S_MEM_W1_START(v) + HAE_MEM_REG1_MASK) 54#define CHIP_S_MEM_W1_BASE(v) \ 55 CIA_PCI_SMEM1 56#define CHIP_S_MEM_W1_MASK(v) \ 57 HAE_MEM_REG1_MASK 58 59/* Sparse region 2 */ 60#define CHIP_S_MEM_W2_START(v) \ 61 HAE_MEM_REG2_START(((struct cia_config *)(v))->cc_hae_mem) 62#define CHIP_S_MEM_W2_END(v) \ 63 (CHIP_S_MEM_W2_START(v) + HAE_MEM_REG2_MASK) 64#define CHIP_S_MEM_W2_BASE(v) \ 65 CIA_PCI_SMEM2 66#define CHIP_S_MEM_W2_MASK(v) \ 67 HAE_MEM_REG2_MASK 68 69/* Sparse region 3 */ 70#define CHIP_S_MEM_W3_START(v) \ 71 HAE_MEM_REG3_START(((struct cia_config *)(v))->cc_hae_mem) 72#define CHIP_S_MEM_W3_END(v) \ 73 (CHIP_S_MEM_W3_START(v) + HAE_MEM_REG3_MASK) 74#define CHIP_S_MEM_W3_BASE(v) \ 75 CIA_PCI_SMEM3 76#define CHIP_S_MEM_W3_MASK(v) \ 77 HAE_MEM_REG3_MASK 78 79#include "pcs_bus_mem_common.c" 80